

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# **PCF8583**

# Clock and calendar with 240 x 8-bit RAM Rev. 06 — 6 October 2010

**Product data sheet** 

#### **General description** 1.

The PCF8583 is a clock and calendar chip, based on a 2048 bit static CMOS<sup>1</sup> RAM organized as 256 words by 8 bits. Addresses and data are transferred serially via the two-line bidirectional I<sup>2</sup>C-bus. The built-in word address register is incremented automatically after each written or read data byte. Address pin A0 is used for programming the hardware address, allowing the connection of two devices to the bus without additional hardware.

The built-in 32.768 kHz oscillator circuit and the first 8 bytes of the RAM are used for the clock, calendar, and counter functions. The next 8 bytes can be programmed as alarm registers or used as free RAM space. The remaining 240 bytes are free RAM locations.

#### **Features and benefits** 2.

- I<sup>2</sup>C-bus interface operating supply voltage: 2.5 V to 6 V
- Clock operating supply voltage 1.0 V to 6.0 V at 0 °C to +70 °C
- 240 × 8-bit low-voltage RAM
- Data retention voltage: 1.0 V to 6.0 V
- Operating current (at f<sub>SCI</sub> = 0 Hz): max 50 μA
- Clock function with four year calendar
- Universal timer with alarm and overflow indication
- 24 hour or 12 hour format
- 32.768 kHz or 50 Hz time base
- Serial input and output bus (I<sup>2</sup>C-bus)
- Automatic word address incrementing
- Programmable alarm, timer, and interrupt function
- Slave addresses: A1h or A3h for reading, A0h or A2h for writing

The definition of the abbreviations and acronyms used in this data sheet can be found in Section 14.



## Clock and calendar with 240 x 8-bit RAM

# 3. Ordering information

Table 1. Ordering information

| Type number | Package |                                                                                                            |          |  |  |  |  |
|-------------|---------|------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
|             | Name    | Description                                                                                                | Version  |  |  |  |  |
| PCF8583P    | DIP8    | plastic dual in-line package; 8 leads (300 mil)                                                            | SOT97-1  |  |  |  |  |
| PCF8583T    | SO8     | plastic small outline package; 8 leads;<br>body width 7.5 mm                                               | SOT176-1 |  |  |  |  |
| PCF8583BS   | HVQFN20 | plastic thermal enhanced very thin quad flat package; no leads; 20 terminals; body $5\times5\times0.85$ mm | SOT662-1 |  |  |  |  |

# 4. Marking

Table 2. Marking codes

| Type number | Marking code |
|-------------|--------------|
| PCF8583P    | PCF8583P     |
| PCF8583T    | 8583T        |
| PCF8583BS   | 8583S        |

# 5. Block diagram



Clock and calendar with 240 x 8-bit RAM

# 6. Pinning information

## 6.1 Pinning



## Clock and calendar with 240 x 8-bit RAM

# 6.2 Pin description

Table 3. Pin description

| Symbol   | Pin                |                   |                         | Туре         | Description                                                  |
|----------|--------------------|-------------------|-------------------------|--------------|--------------------------------------------------------------|
|          | DIP8<br>(PCF8583P) | SO8<br>(PCF8583T) | HVQFN20<br>(PCF8583BS)  |              |                                                              |
| OSCI     | 1                  | 1                 | 2                       | input        | oscillator input, 50 Hz or event-pulse input                 |
| OSCO     | 2                  | 2                 | 3                       | output       | oscillator output                                            |
| A0       | 3                  | 3                 | 4                       | input        | address input                                                |
| $V_{SS}$ | 4                  | 4                 | 5 <u>[1]</u>            | supply       | ground supply voltage                                        |
| SDA      | 5                  | 5                 | 12                      | input/output | serial data line                                             |
| SCL      | 6                  | 6                 | 13                      | input        | serial clock line                                            |
| INT      | 7                  | 7                 | 14                      | output       | open-drain interrupt output (active LOW)                     |
| $V_{DD}$ | 8                  | 8                 | 15                      | supply       | supply voltage                                               |
| n.c.     | -                  | -                 | 1, 6 to 11, 16 to<br>20 | -            | not connected; do not connect and do not use as feed through |

<sup>[1]</sup> The die paddle (exposed pad) is connected to  $V_{\rm SS}$  and should be electrically isolated.

#### Clock and calendar with 240 x 8-bit RAM

## 7. Functional description

The PCF8583 contains a 256 by 8 bit RAM with an 8 bit auto-increment address register, an on-chip 32.768 kHz oscillator circuit, a frequency divider, a serial two-line bidirectional  $I^2C$ -bus interface, and a Power-On Reset (POR) circuit.

The first 16 bytes of the RAM (memory addresses 00h to 0Fh) are designed as addressable 8 bit parallel special function registers. The first register (memory address 00h) is used as a control and status register. The memory addresses 01h to 07h are used as counters for the clock function. The memory addresses 08h to 0Fh may be programmed as alarm registers or used as free RAM locations, when the alarm is disabled.

#### 7.1 Counter function modes

When the control and status register is programmed, a 32.768 kHz clock mode, a 50 Hz clock mode or an event-counter mode can be selected.

In the clock modes the hundredths of a second, seconds, minutes, hours, date, month (four year calendar) and weekday are stored in a Binary Coded Decimal (BCD) format. The timer register stores up to 99 days. The event counter mode is used to count pulses applied to the oscillator input (OSCO left open-circuit). The event counter stores up to 6 digits of data.

When one of the counters is read (memory locations 01h to 07h), the contents of all counters are strobed into capture latches at the beginning of a read cycle. Therefore, faulty reading of the counter during a carry condition is prevented.

When a counter is written, other counters are not affected.

## 7.2 Alarm function modes

By setting the alarm enable bit of the control and status register the alarm control register (address 08h) is activated.

By setting the alarm control register, a dated alarm, a daily alarm, a weekday alarm, or a timer alarm may be programmed. In the clock modes, the timer register (address 07h) may be programmed to count hundredths of a second, seconds, minutes, hours, or days. Days are counted when an alarm is not programmed.

Whenever an alarm event occurs the alarm flag of the control and status register is set. A timer alarm event will set the alarm flag and an overflow condition of the timer will set the timer flag. The open-drain interrupt output is switched on (active LOW) when the alarm or timer flag is set (enabled). The flags remain set until directly reset by a write operation.

When the alarm is disabled (bit 2 of control and status register set logic 0) the alarm registers at addresses 08h to 0Fh may be used as free RAM.

## Clock and calendar with 240 x 8-bit RAM

## 7.3 Control and status register

The control and status register is defined as the memory location 00h with free access for reading and writing via the I<sup>2</sup>C-bus. All functions and options are controlled by the contents of the control and status register (see Figure 5).



#### Clock and calendar with 240 x 8-bit RAM

## 7.4 Counter registers

The format for 24 hour or 12 hour clock modes can be selected by setting the most significant bit of the hours counter register. The format of the hours counter is shown in Figure 6.



The year and date are stored in memory location 05h (see <u>Figure 7</u>). The weekdays and months are in memory location 06h (see <u>Figure 8</u>).





When reading these memory locations the year and weekdays are masked out when the mask flag of the control and status register is set. This allows the user to read the date and month count directly. In the event-counter mode, events are stored in BCD format. D5 is the most significant and D0 the least significant digit. The divider is by-passed.

## Clock and calendar with 240 x 8-bit RAM

In the different modes the counter registers are programmed and arranged as shown in Figure 9. Counter cycles are listed in Table 4.



## Clock and calendar with 240 x 8-bit RAM

Table 4. Cycle length of the time counters, clock modes

| Unit                   | Counting cycle | Carry to next unit | Contents of month calendar |
|------------------------|----------------|--------------------|----------------------------|
| hundredths of a second | 00 to 99       | 99 to 00           | -                          |
| seconds                | 00 to 59       | 59 to 00           | -                          |
| minutes                | 00 to 59       | 59 to 00           | -                          |
| hours (24)             | 00 to 23       | 23 to 00           | -                          |
| hours (12)             | 12 am          | -                  | -                          |
|                        | 01 am to 11 am | -                  | -                          |
|                        | 12 pm          | -                  | -                          |
|                        | 01 pm to 11 pm | 11 pm to 12 am     | -                          |
| date                   | 01 to 31       | 31 to 01           | 1, 3, 5, 7, 8, 10, and 12  |
|                        | 01 to 30       | 30 to 01           | 4, 6, 9, and 11            |
|                        | 01 to 29       | 29 to 01           | 2, year = 0                |
|                        | 01 to 28       | 28 to 01           | 2, year = 1, 2, and $3$    |
| months                 | 01 to 12       | 12 to 01           | -                          |
| year                   | 0 to 3         | -                  | -                          |
| weekdays               | 0 to 6         | 6 to 0             | -                          |
| timer                  | 00 to 99       | no carry           | -                          |

## 7.5 Alarm control register

When the alarm enable bit of the control and status register is set (address 00h, bit 2) the alarm control register (address 08h) is activated. All alarm, timer, and interrupt output functions are controlled by the contents of the alarm control register (see Figure 10).

#### Clock and calendar with 240 x 8-bit RAM



## 7.6 Alarm registers

All alarm registers are allocated with a constant address offset of 08h to the corresponding counter registers (see Figure 9).

An alarm signal is generated when the contents of the alarm registers match bit-by-bit the contents of the involved counter registers. The year and weekday bits are ignored in a dated alarm. A daily alarm ignores the month and date bits. When a weekday alarm is selected, the contents of the alarm weekday and month register selects the weekdays on which an alarm is activated (see <u>Figure 11</u>).

**Remark:** In the 12 hour mode, bits 6 and 7 of the alarm hours register must be the same as the hours counter.

#### Clock and calendar with 240 x 8-bit RAM



## 7.7 Timer

The timer (location 07h) is enabled by setting the control and status register to XX0X X1XX. The timer counts up from 0 (or a programmed value) to 99. On overflow, the timer resets to 0. The timer flag (LSB of control and status register) is set on overflow of the timer. This flag must be reset by software. The inverted value of this flag can be transferred to the external interrupt by setting bit 3 of the alarm control register.

Additionally, a timer alarm can be programmed by setting the timer alarm enable (bit 6 of the alarm control register). When the value of the timer equals a pre-programmed value in the alarm timer register (location 0Fh), the alarm flag is set (bit 1 of the control and status register). The inverted value of the alarm flag can be transferred to the external interrupt by enabling the alarm interrupt (bit 6 of the alarm control register).

Resolution of the timer is programmed via the 3 LSBs of the alarm control register (see Figure 12).

#### Clock and calendar with 240 x 8-bit RAM



#### 7.8 Event counter mode

Event counter mode is selected by bits 4 and 5 which are logic 10 in the control and status register. The event counter mode is used to count pulses externally applied to the oscillator input (OSCO left open-circuit).

The event counter stores up to 6 digits of data, which are stored as 6 hexadecimal values located in the registers 1h, 2h, and 3h. Therefore, up to 1 million events may be recorded.

An event counter alarm occurs when the event counter registers match the value programmed in the registers 9h, Ah, and Bh, and the event alarm is enabled (bits 4 and 5 which are logic 01 in the alarm control register). In this event, the alarm flag (bit 1 of the control and status register) is set. The inverted value of this flag can be transferred to the interrupt pin (pin 7) by setting the alarm interrupt enable in the alarm control register. In

#### Clock and calendar with 240 x 8-bit RAM

this mode, the timer (location 07h) increments once for every one, one hundred, ten thousand, or 1 million events, depending on the value programmed in bits 0, 1 and 2 of the alarm control register. In all other events, the timer functions are as in the clock mode.



## 7.9 Interrupt output

The conditions for activating the output  $\overline{\text{INT}}$  (active LOW) are determined by appropriate programming of the alarm control register. These conditions are clock alarm, timer alarm, timer overflow, and event counter alarm. An interrupt occurs when the alarm flag or the timer flag is set, and the corresponding interrupt is enabled. In all events, the interrupt is cleared only by software resetting of the flag which initiated the interrupt.

In the clock mode, if the alarm enable is not activated (alarm enable bit of the control and status register is logic 0), the interrupt output toggles at 1 Hz with a 50 % duty cycle (may be used for calibration). This is the default power-on state of the device. The OFF voltage of the interrupt output may exceed the supply voltage, up to a maximum of 6.0 V. A logic diagram of the interrupt output is shown in <a href="Figure 12">Figure 12</a>.

## 7.10 Oscillator and divider

A 32.768 kHz quartz crystal has to be connected to OSCI and OSCO. A trimmer capacitor between OSCI and  $V_{DD}$  is used for tuning the oscillator (see Section 11.1). A 100 Hz clock signal is derived from the quartz oscillator for the clock counters.

#### Clock and calendar with 240 x 8-bit RAM

In the 50 Hz clock mode or event-counter mode the oscillator is disabled and the oscillator input is switched to a high-impedance state. This allows the user to feed the 50 Hz reference frequency or an external high speed event signal into the input OSCI.

## 7.11 Initialization

When power-on occurs the I<sup>2</sup>C-bus interface, the control and status register and all clock counters are reset. The device starts time-keeping in the 32.768 kHz clock mode with the 24 hour format on the first of January at 0.00.00:00. A 1 Hz square wave with 50 % duty cycle appears at the interrupt output pin (starts HIGH).

The stop counting flag of the control and status register must be set before loading the actual time into the counters. Loading of illegal states leads to a temporary clock malfunction.

Clock and calendar with 240 x 8-bit RAM

## 8. Characteristics of the I<sup>2</sup>C-bus

## 8.1 Characteristics

The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a Serial DAta line (SDA) and a Serial Clock Line (SCL). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer is initiated only when the bus is not busy.

## 8.1.1 Bit transfer

One data bit is transferred during each clock pulse (see <u>Figure 14</u>). The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time are interpreted as a control signal.



## 8.1.2 Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy.

A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START condition - S.

A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition - P (see Figure 15).



## 8.1.3 System configuration

A device generating a message is a transmitter; a device receiving a message is the receiver (see <u>Figure 16</u>). The device that controls the message is the master; and the devices which are controlled by the master are the slaves.

#### Clock and calendar with 240 x 8-bit RAM



## 8.1.4 Acknowledge

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge cycle.

- A slave receiver, which is addressed, must generate an acknowledge after the reception of each byte.
- Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.
- The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration).
- A master receiver must signal an end of data to the transmitter by not generating an
  acknowledge on the last byte that has been clocked out of the slave. In this event, the
  transmitter must leave the data line HIGH to enable the master to generate a STOP
  condition.

Acknowledgement on the I<sup>2</sup>C-bus is illustrated in Figure 17.



#### Clock and calendar with 240 x 8-bit RAM

## 8.2 I<sup>2</sup>C-bus protocol

## 8.2.1 Addressing

Before any data is transmitted on the I<sup>2</sup>C-bus, the device which must respond is addressed first. The addressing is always carried out with the first byte transmitted after the start procedure.

The clock and calendar acts as a slave receiver or slave transmitter. The clock signal SCL is only an input signal but the data signal SDA is a bidirectional line.

The clock and calendar slave address is shown in <u>Table 5</u>. Bit A0 corresponds to hardware address pin A0. Connecting this pin to  $V_{DD}$  or  $V_{SS}$  allows the device to have one of two different addresses.

Table 5. I<sup>2</sup>C slave address byte

|     | Slave ac | Slave address |   |   |   |   |    |     |
|-----|----------|---------------|---|---|---|---|----|-----|
| Bit | 7        | 6             | 5 | 4 | 3 | 2 | 1  | 0   |
|     | MSB      |               |   |   |   |   |    | LSB |
|     | 1        | 0             | 1 | 0 | 0 | 0 | A0 | R/W |

## 8.2.2 Clock and calendar READ or WRITE cycles

The I<sup>2</sup>C-bus configuration for the different PCF8583 READ and WRITE cycles is shown in Figure 18, Figure 19 and Figure 20.



#### Clock and calendar with 240 x 8-bit RAM





## Clock and calendar with 240 x 8-bit RAM

## 9. Limiting values

Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions       |     | Min             | Max            | Unit |
|------------------|-------------------------|------------------|-----|-----------------|----------------|------|
| $V_{DD}$         | supply voltage          |                  |     | -0.8            | +7.0           | V    |
| $I_{DD}$         | supply current          |                  |     | -               | 50             | mA   |
| $I_{SS}$         | ground supply current   |                  |     | -               | 50             | mA   |
| $V_{I}$          | input voltage           |                  |     | -0.8            | $V_{DD} + 0.8$ | V    |
| I <sub>I</sub>   | input current           |                  |     | -               | 10             | mA   |
| Io               | output current          |                  |     | -               | 10             | mA   |
| $P_{tot}$        | total power dissipation |                  |     | -               | 300            | mW   |
| Po               | output power            |                  |     | -               | 50             | mW   |
| $V_{ESD}$        | electrostatic discharge | HBM              | [1] | -               | ±3000          | V    |
|                  | voltage                 | MM               | [2] | -               | ±200           | V    |
| I <sub>lu</sub>  | latch-up current        |                  | [3] | -               | 100            | mA   |
| T <sub>stg</sub> | storage temperature     |                  | [4] | <del>-</del> 65 | +150           | °C   |
| T <sub>amb</sub> | ambient temperature     | operating device |     | -40             | +85            | °C   |

<sup>[1]</sup> Pass level; Human Body Model (HBM), according to Ref. 5 "JESD22-A114".

<sup>[2]</sup> Pass level; Machine Model (MM), according to Ref. 6 "JESD22-A115".

<sup>[3]</sup> Pass level; latch-up testing according to Ref. 7 "JESD78" at maximum ambient temperature (T<sub>amb(max)</sub>).

<sup>[4]</sup> According to the NXP store and transport requirements (see Ref. 9 "NX3-00092") the devices have to be stored at a temperature of +8 °C to +45 °C and a humidity of 25 % to 75 %. For long term storage products deviant conditions are described in that document.

## Clock and calendar with 240 x 8-bit RAM

## 10. Characteristics

## 10.1 Static characteristics

Table 7. Static characteristics

 $V_{DD}$  = 2.5 V to 6.0 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C unless otherwise specified.

| Symbol          | Parameter                | Conditions                                                           |     | Min         | Typ[1] | Max            | Unit |
|-----------------|--------------------------|----------------------------------------------------------------------|-----|-------------|--------|----------------|------|
| $V_{DD}$        | supply voltage           | operating mode                                                       |     |             |        |                |      |
|                 |                          | I <sup>2</sup> C-bus active                                          |     | 2.5         | -      | 6.0            | V    |
|                 |                          | I <sup>2</sup> C-bus inactive                                        |     | 1.0         | -      | 6.0            | V    |
|                 |                          | quartz oscillator                                                    |     |             |        |                |      |
|                 |                          | $T_{amb} = 0  ^{\circ}C \text{ to } +70  ^{\circ}C$                  | [2] | 1.0         | -      | 6.0            | V    |
| I <sub>DD</sub> | supply current           | operating mode                                                       |     |             |        |                |      |
|                 |                          | f <sub>SCL</sub> = 100 kHz clock mode                                | [3] | -           | -      | 200            | μΑ   |
|                 |                          | clock mode; f <sub>SCL</sub> = 0 Hz                                  |     |             |        |                |      |
|                 |                          | V <sub>DD</sub> = 5.0 V                                              | [4] | -           | 10     | 50             | μΑ   |
|                 |                          | V <sub>DD</sub> = 1.0 V                                              | [4] | -           | 2      | 10             | μΑ   |
|                 |                          | data retention;<br>f <sub>OSCI</sub> = 0 Hz; V <sub>DD</sub> = 1.0 V |     |             |        |                |      |
|                 |                          | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$  |     | -           | -      | 5              | μΑ   |
|                 |                          | $T_{amb} = -25  ^{\circ}\text{C} \text{ to } +70  ^{\circ}\text{C}$  |     | -           | -      | 2              | μΑ   |
| V <sub>en</sub> | enable voltage           | I <sup>2</sup> C-bus enable level                                    | [5] | 1.5         | 1.9    | 2.3            | V    |
| Pin SDA         |                          |                                                                      |     |             |        |                |      |
| $V_{IL}$        | LOW-level input voltage  |                                                                      | [6] | -0.8        | -      | $0.3V_{DD}$    | V    |
| V <sub>IH</sub> | HIGH-level input voltage |                                                                      | [6] | $0.7V_{DD}$ | -      | $V_{DD} + 0.8$ | V    |
| I <sub>OL</sub> | LOW-level output current |                                                                      |     | 3.0         | -      | -              | mA   |
| I <sub>LI</sub> | input leakage current    |                                                                      |     | -1          | -      | +1             | μΑ   |
| C <sub>I</sub>  | input capacitance        |                                                                      | [7] | -           | -      | 7              | pF   |
| Pins A0 an      | d OSCI                   |                                                                      |     |             |        |                |      |
| I <sub>LI</sub> | input leakage current    | $V_I = V_{DD}$ or $V_{SS}$                                           |     | -250        | -      | +250           | nA   |
| Pin INT         |                          |                                                                      |     |             |        |                |      |
| I <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.4 V                                              |     | 3           | -      | -              | mA   |
| ILI             | input leakage current    | $V_I = V_{DD}$ or $V_{SS}$                                           |     | -1          | -      | +1             | μА   |
| Pin SCL         |                          |                                                                      |     |             |        |                |      |
| I <sub>LI</sub> | input leakage current    | $V_I = V_{DD}$ or $V_{SS}$                                           |     | -1          | -      | +1             | μА   |
| C <sub>I</sub>  | input capacitance        |                                                                      | [7] | -           | -      | 7              | pF   |

<sup>[1]</sup> Typical values measured at  $T_{amb} = 25 \, ^{\circ}C$ .

PCF8583

<sup>[2]</sup> When the device is powered on,  $V_{DD}$  must exceed 1.5 V until the stable operation of the oscillator is established.

<sup>[3]</sup> Event counter mode: supply current dependant upon input frequency.

<sup>[4]</sup> See <u>Figure 21</u>.

<sup>[5]</sup> The  $I^2C$ -bus logic is disabled if  $V_{DD} < V_{en}$ .

<sup>[6]</sup> When the voltages are above or below the supply voltages  $V_{DD}$  or  $V_{SS}$ , an input current will flow; this current must not exceed  $\pm 0.5$  mA.

<sup>[7]</sup> Tested on a sample basis.

## Clock and calendar with 240 x 8-bit RAM



## Clock and calendar with 240 x 8-bit RAM

## 10.2 Dynamic characteristics

Table 8. Dynamic characteristics

 $V_{DD}$  = 2.5 V to 6.0 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C unless otherwise specified.

| Symbol                           | Parameter                                                               | Conditions                                                        | Mir   | т Тур | Max | Unit |
|----------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------|-------|-------|-----|------|
| Oscillator                       |                                                                         |                                                                   |       |       |     |      |
| Cosco                            | capacitance on pin OSCO                                                 |                                                                   | -     | 40    | -   | pF   |
| $\Delta f_{\rm osc}/f_{\rm osc}$ | relative oscillator frequency variation                                 | for $\Delta V_{DD}$ = 100 mV; $T_{amb}$ = 25 °C; $V_{DD}$ = 1.5 V | -     | 0.2   | -   | ppm  |
| f <sub>clk(ext)</sub>            | external clock frequency                                                | on pin OSCI                                                       | [1] - | -     | 1   | MHz  |
| Quartz crys                      | tal parameters (f = 32.768 kHz)                                         |                                                                   |       |       |     |      |
| R <sub>S</sub>                   | series resistance                                                       |                                                                   | -     | -     | 40  | kΩ   |
| C <sub>L</sub>                   | parallel load capacitance                                               |                                                                   | -     | 10    | -   | pF   |
| $C_{trim}$                       | trimmer capacitance                                                     |                                                                   | 5     | -     | 25  | pF   |
| I <sup>2</sup> C-bus timi        | ng (see <u>Figure 21</u> ) <sup>[2]</sup>                               |                                                                   |       |       |     |      |
| f <sub>SCL</sub>                 | SCL clock frequency                                                     |                                                                   | -     | -     | 100 | kHz  |
| t <sub>SP</sub>                  | pulse width of spikes that<br>must be suppressed by the<br>input filter |                                                                   | -     | -     | 100 | ns   |
| t <sub>BUF</sub>                 | bus free time between a STOP and START condition                        |                                                                   | 4.7   | -     | -   | μS   |
| t <sub>SU;STA</sub>              | set-up time for a repeated START condition                              |                                                                   | 4.7   | -     | -   | μS   |
| t <sub>HD;STA</sub>              | hold time (repeated) START condition                                    |                                                                   | 4.0   | -     | -   | μS   |
| $t_{LOW}$                        | LOW period of the SCL clock                                             |                                                                   | 4.7   | -     | -   | μS   |
| t <sub>HIGH</sub>                | HIGH period of the SCL clock                                            |                                                                   | 4.0   | -     | -   | μS   |
| t <sub>r</sub>                   | rise time of both SDA and SCL signals                                   |                                                                   | -     | -     | 1.0 | μS   |
| t <sub>f</sub>                   | fall time of both SDA and SCL signals                                   |                                                                   | -     | -     | 0.3 | μS   |
| t <sub>SU;DAT</sub>              | data set-up time                                                        |                                                                   | 250   | ) -   | -   | ns   |
| t <sub>HD;DAT</sub>              | data hold time                                                          |                                                                   | 0     | -     | -   | ns   |
| t <sub>VD;DAT</sub>              | data valid time                                                         |                                                                   | -     | -     | 3.4 | μS   |
| t <sub>SU;STO</sub>              | set-up time for STOP condition                                          |                                                                   | 4.0   | -     | -   | μS   |

<sup>[1]</sup> Event counter mode only.

<sup>[2]</sup> All timing values are valid within the operating supply voltage, ambient temperature range, reference to  $V_{IL}$  and  $V_{IH}$  and with an input voltage swing of  $V_{SS}$  to  $V_{DD}$ .

## Clock and calendar with 240 x 8-bit RAM



#### Clock and calendar with 240 x 8-bit RAM

## 11. Application information

## 11.1 Quartz frequency adjustment

## 11.1.1 Method 1: Fixed OSCI capacitor

By evaluating the average capacitance necessary for the application layout, a fixed capacitor can be used. The frequency is measured using the 1 Hz signal available after power-on at the interrupt output (pin 7). The frequency tolerance depends on the quartz crystal tolerance, the capacitor tolerance and the device-to-device tolerance. Average deviations of  $\pm 5$  minutes per year are possible.

## 11.1.2 Method 2: OSCI trimmer

Using the alarm function (via the I<sup>2</sup>C-bus) a signal faster than the 1 Hz is generated at the interrupt output for fast setting of a trimmer.

#### Procedure:

- · Power the device on
- Initialize the device (alarm functions).

#### Routine:

- Set clock to time t and set alarm to time t + Δt
- at time  $t + \Delta t$  (interrupt) repeat routine.

#### 11.1.3 Method 3: Direct measurement

Direct measurement of oscillator output (allowing for test probe capacitance).

## Clock and calendar with 240 x 8-bit RAM

