

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







## PCKEP14

# 2.5 V/3.3 V 1:5 differential ECL/PECL/HSTL clock driver Rev. 01 — 30 October 2002 Produ

**Product data** 

#### **Description** 1.

The PCKEP14 is a low skew 1-to-5 differential driver, designed with clock distribution in mind, accepting two clock sources into an input multiplexer. The ECL/PECL input signals can be either differential or single-ended (if the V<sub>BB</sub> output is used). HSTL inputs can be used when the PCKEP14 is operating under PECL conditions.

The PCKEP14 specifically guarantees low output-to-output skew. Optimal design, layout, and processing minimize skew within a device, and from device to device.

To ensure that the tight skew specification is realized, both sides of any differential output need to be terminated identically into 50  $\Omega$  resistors, even if only one output is being used. If an output pair is unused, both outputs may be left open (unterminated) without affecting skew.

The common enable (EN) is synchronous, outputs are enabled/disabled in the LOW state. This avoids a runt clock pulse when the device is enabled/disabled, as can happen with an asynchronous control. The internal flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.

The PCKEP14, as with most other ECL devices, can be operated from a positive V<sub>CC</sub> supply in PECL mode. This allows the PCKEP14 to be used for high performance clock distribution in +3.3 V or +2.5 V systems.

#### **Features**

- 100 ps device-to-device skew
- 25 ps within device skew
- 400 ps typical propagation delay
- Maximum frequency > 2 GHz (typical)
- Contains temperature compensation
- PECL and HSTL mode: V<sub>CC</sub> = 2.375 V to 3.8 V with V<sub>EE</sub> = 0 V
- NECL mode:  $V_{CC} = 0 \text{ V}$  with  $V_{EE} = -2.375 \text{ V}$  to -3.8 V
- LVDS input compatible
- Open input default state.





#### 2.5 V/3.3 V 1:5 differential ECL/PECL/HSTL clock driver

## 3. Pinning information

## 3.1 Pinning



## 3.2 Pin description

Table 1: Pin description

| Symbol          | Pin            | Description                                                                     |
|-----------------|----------------|---------------------------------------------------------------------------------|
| Q0-Q4           | 1, 3, 5, 7, 9  | Positive ECL/PECL output                                                        |
| Q0-Q4           | 2, 4, 6, 8, 10 | Negative ECL/PECL output                                                        |
| V <sub>EE</sub> | 11             | Negative supply                                                                 |
| CLK_SEL         | 12             | ECL/PECL active clock select input. Pin will default LOW when left open.        |
| CLK0, CLK1      | 13, 16         | ECL/PECL/HSTL CLK input. Pins will default LOW when left open.                  |
| CLK0, CLK1      | 14, 17         | ECL/PECL/HSTL CLK input. Pins will default to $V_{\text{CC}}/2$ when left open. |
| V <sub>BB</sub> | 15             | Reference voltage output                                                        |
| V <sub>CC</sub> | 18, 20         | Positive supply                                                                 |
| EN              | 19             | ECL synchronous enable                                                          |

### 3.2.1 Power supply connection

#### **CAUTION**



All  $V_{\text{CC}}$  and  $V_{\text{EE}}$  pins must be connected to power supply to guarantee proper operation.

#### 2.5 V/3.3 V 1:5 differential ECL/PECL/HSTL clock driver

## 4. Ordering information

**Table 2: Ordering information** 

| Type number | Package |                                                                        |          |
|-------------|---------|------------------------------------------------------------------------|----------|
|             | Name    | Description                                                            | Version  |
| PCKEP14D    | SO20    | plastic small outline package 8 leads; body width 7.5 mm               | SOT163-1 |
| PCKEP14PW   | TSSOP20 | plastic thin shrink small outline package; 20 leads; body width 4.4 mm | SOT360-1 |

## 5. Logic diagram



#### **CAUTION**



All  $V_{\text{CC}}$  and  $V_{\text{EE}}$  pins must be connected to power supply to guarantee proper operation.

#### 2.5 V/3.3 V 1:5 differential ECL/PECL/HSTL clock driver

## 6. Function table

Table 3: Function table

| CLK0 | CLK1 | CLK_SEL | EN | Q    |
|------|------|---------|----|------|
| L    | Χ    | L       | L  | L    |
| Н    | Χ    | L       | L  | Н    |
| X    | L    | Н       | L  | L    |
| X    | Н    | Н       | L  | Н    |
| X    | X    | X       | Н  | լ[1] |

<sup>[1]</sup> On next negative transition of CLK0 or CLK1.

## 7. Attributes

Table 4: Attributes

| Characteristic                            |                              | Value    |
|-------------------------------------------|------------------------------|----------|
| internal input pull-down resistor         |                              | 75 kΩ    |
| internal input pull-up resistor           |                              | 37.5 kΩ  |
| ESD protection                            | Human Body Model             | > 2.5 kV |
|                                           | Machine Model                | > 100 V  |
|                                           | Charged Device Model         | > 1 kV   |
| moisture sensitivity, indefinite time out | of drypack                   | Level 1  |
| flammability rating                       | UL-94 code V-0 A 1/8"        |          |
| Meets or exceeds JEDEC Specification      | n EIA/JEDS78 IC latch-up tes | t.       |

#### 2.5 V/3.3 V 1:5 differential ECL/PECL/HSTL clock driver

## 8. Limiting values

Table 5: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                                   | Conditions                         | Min | Max  | Unit |
|----------------------|---------------------------------------------|------------------------------------|-----|------|------|
| $V_{CC}$             | PECL mode power supply                      | $V_{EE} = 0 V$                     | -   | 4.1  | V    |
| V <sub>EE</sub>      | NECL mode power supply                      | $V_{CC} = 0 V$                     | -   | -4.1 | V    |
| VI                   | PECL mode input voltage                     | $V_{EE} = 0 V; V_{I} \le V_{CC}$   | -   | 4.1  | V    |
|                      | NECL mode input voltage                     | $V_{CC} = 0 \ V; \ V_I \ge V_{EE}$ | -   | -4.1 | V    |
| l <sub>out</sub>     | output current                              | continuous                         | -   | 50   | mA   |
|                      |                                             | surge                              | -   | 100  | mA   |
| I <sub>BB</sub>      | V <sub>BB</sub> source current              |                                    | 0   | 0.1  | mA   |
| T <sub>amb</sub>     | operating ambient temperature               |                                    | -40 | +85  | °C   |
| T <sub>stg</sub>     | storage temperature range                   |                                    | -65 | +150 | °C   |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | 0 LFPM                             | -   | 140  | °C/W |
|                      |                                             | 500 LFPM                           | -   | 100  | °C/W |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case    |                                    | 23  | 41   | °C/W |
| T <sub>sld</sub>     | soldering temperature                       |                                    | -   | 265  | °C   |

## 9. Static characteristics

Table 6: PECL DC characteristics<sup>[1]</sup>

 $V_{CC} = 2.5 \text{ V}; V_{EE} = 0 \text{ V}^{[2]}$ 

| Symbol             | Parameter                                                        | Conditions   |     | Tam  | <sub>b</sub> = -40 | ) °C | T <sub>amb</sub> = +25 °C |      |      | Tam  | Unit |      |    |
|--------------------|------------------------------------------------------------------|--------------|-----|------|--------------------|------|---------------------------|------|------|------|------|------|----|
|                    |                                                                  |              |     | Min  | Тур                | Max  | Min                       | Тур  | Max  | Min  | Тур  | Max  |    |
| I <sub>EE</sub>    | power supply current                                             |              |     | 45   | 60                 | 75   | 45                        | 60   | 75   | 45   | 60   | 75   | mA |
| V <sub>OH</sub>    | HIGH-level output voltage                                        |              | [3] | 1355 | 1480               | 1605 | 1355                      | 1500 | 1605 | 1355 | 1510 | 1605 | mV |
| $V_{OL}$           | LOW-level output voltage                                         |              | [3] | 555  | 720                | 805  | 555                       | 700  | 805  | 555  | 710  | 805  | mV |
| $V_{IH}$           | HIGH-level input voltage                                         | single-ended |     | 1335 | -                  | 1620 | 1335                      | -    | 1620 | 1275 | -    | 1620 | mV |
| $V_{IL}$           | LOW-level input voltage                                          | single-ended |     | 555  | -                  | 875  | 555                       | -    | 875  | 555  | -    | 875  | mV |
| V <sub>IHCMR</sub> | HIGH-level input voltage,<br>common mode range<br>(differential) |              | [4] | 1.2  | _                  | 2.5  | 1.2                       | -    | 2.5  | 1.2  | -    | 2.5  | V  |
| I <sub>IH</sub>    | HIGH-level input current                                         |              |     | -    | -                  | 150  | -                         | -    | 150  | -    | -    | 150  | μΑ |
| I <sub>IL</sub>    | LOW-level input current                                          | CLK          |     | 0.5  | -                  | -    | 0.5                       | -    | -    | 0.5  | -    | -    | μΑ |
|                    |                                                                  | CLK          |     | -150 | -                  | -    | -150                      | -    | -    | -150 | -    | -    | μΑ |
| $V_{BB}$           | output reference voltage                                         |              |     | 1075 | 1165               | 1265 | 1065                      | 1165 | 1265 | 1085 | 1180 | 1270 | mV |

<sup>[1]</sup> Devices are designed to meet the DC specifications shown in this table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 LFPM is maintained.

9397 750 09565

<sup>[2]</sup> Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary +0.125 V to -1.3 V.

<sup>[3]</sup> All loading with 50  $\Omega$  to  $V_{CC}$  – 2 V.

<sup>[4]</sup> V<sub>IHCMR(min)</sub> varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR(max)</sub> varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

#### 2.5 V/3.3 V 1:5 differential ECL/PECL/HSTL clock driver

Table 7: PECL DC characteristics<sup>[1]</sup>

 $V_{CC} = 3.3 \text{ V}; V_{EE} = 0 \text{ V}^{[2]}$ 

| Symbol             | Parameter                                                        | Conditions   | Tan  | <sub>nb</sub> = -40 | 0 °C | Tam  | <sub>ib</sub> = +2 | 5 °C | Tam  | 5 °C | Unit |    |
|--------------------|------------------------------------------------------------------|--------------|------|---------------------|------|------|--------------------|------|------|------|------|----|
|                    |                                                                  |              | Min  | Тур                 | Max  | Min  | Тур                | Max  | Min  | Тур  | Max  |    |
| I <sub>EE</sub>    | power supply current                                             |              | 45   | 60                  | 75   | 45   | 60                 | 75   | 45   | 60   | 75   | mA |
| V <sub>OH</sub>    | HIGH-level output voltage                                        | [3]          | 2155 | 2280                | 2405 | 2155 | 2300               | 2405 | 2155 | 2310 | 2405 | mV |
| V <sub>OL</sub>    | LOW-level output voltage                                         | [3]          | 1355 | 1515                | 1605 | 1355 | 1500               | 1605 | 1355 | 1500 | 1605 | mV |
| $V_{IH}$           | HIGH-level input voltage                                         | single-ended | 2135 | -                   | 2420 | 2135 | -                  | 2420 | 2135 | -    | 2420 | mV |
| $V_{IL}$           | LOW-level input voltage                                          | single-ended | 1355 | -                   | 1675 | 1355 | -                  | 1675 | 1355 | -    | 1675 | mV |
| $V_{BB}$           | output reference voltage                                         | [4]          | 1875 | 1965                | 2065 | 1865 | 1965               | 2065 | 1885 | 1980 | 2070 | mV |
| V <sub>IHCMR</sub> | HIGH-level input<br>voltage, common mode<br>range (differential) | [5]          | 1.2  | -                   | 3.3  | 1.2  | -                  | 3.3  | 1.2  | -    | 3.3  | V  |
| I <sub>IH</sub>    | HIGH-level input current                                         |              | -    | -                   | 150  | -    | -                  | 150  | -    | -    | 150  | μΑ |
| I <sub>IL</sub>    | LOW-level input current                                          | CLK          | 0.5  | -                   | -    | 0.5  | -                  | -    | 0.5  | -    | -    | μΑ |
|                    |                                                                  | CLK          | -150 | -                   | -    | -150 | -                  | -    | -150 | -    | -    | μΑ |

<sup>[1]</sup> Devices are designed to meet the DC specifications shown in this table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 LFPM is maintained.

<sup>[2]</sup> Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary +0.925 V to -0.5 V.

<sup>[3]</sup> All loading with 50  $\Omega$  to  $V_{CC}$  – 2 V.

<sup>[4]</sup> Single-ended input operation is limited to  $V_{CC} \ge 3.0 \text{ V}$  in PECL mode.

<sup>[5]</sup> V<sub>IHCMR(min)</sub> varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR(max)</sub> varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

#### 2.5 V/3.3 V 1:5 differential ECL/PECL/HSTL clock driver

Table 8: NECL DC characteristics<sup>[1]</sup>  $V_{CC} = 0 \ V; \ V_{EE} = -3.8 \ V \ to \ -2.375 \ V^{[2]}$ 

| Symbol             | Parameter                                                           | Conditions   | Tan             | <sub>nb</sub> = -40  | ) °C  | Tan             | <sub>nb</sub> = +25 | °C    | Tan             | <sub>nb</sub> = +85 | °C    | Uni |
|--------------------|---------------------------------------------------------------------|--------------|-----------------|----------------------|-------|-----------------|---------------------|-------|-----------------|---------------------|-------|-----|
|                    |                                                                     |              | Min             | Тур                  | Max   | Min             | Тур                 | Max   | Min             | Тур                 | Max   |     |
| I <sub>EE</sub>    | power supply current                                                |              | 45              | 60                   | 75    | 45              | 60                  | 75    | 45              | 60                  | 95    | mA  |
| V <sub>OH</sub>    | HIGH-level output voltage                                           | [3]          | -1145           | -1020                | -895  | -1145           | -1000               | -895  | -1145           | -990                | -895  | mV  |
| $V_{OL}$           | LOW-level output voltage                                            | [3]          | -1945           | -1785                | -1695 | -1945           | -1800               | -1695 | -1945           | -1800               | -1695 | mV  |
| V <sub>IH</sub>    | HIGH-level input voltage                                            | single-ended | -1165           | -                    | -880  | -1165           | -                   | -880  | -1165           | -                   | -880  | mV  |
| $V_{IL}$           | LOW-level input voltage                                             | single-ended | -1945           | -                    | -1625 | -1945           | -                   | -1625 | -1945           | -                   | -1625 | mV  |
| $V_{BB}$           | output reference voltage                                            | [4]          | -1425           | -1335                | -1235 | -1435           | -1335               | -1235 | -1415           | -1320               | -1230 | mV  |
| V <sub>IHCMR</sub> | HIGH-level input<br>voltage, common<br>mode range<br>(differential) | [5]          | V <sub>EE</sub> | V <sub>EE</sub> +1.2 |       | V <sub>EE</sub> | +1.2                | 0     | V <sub>EE</sub> | +1.2                | 0     | V   |
| I <sub>IH</sub>    | HIGH-level input current                                            |              | -               | -                    | 150   | -               | -                   | 150   | -               | -                   | 150   | μΑ  |
| I <sub>IL</sub>    | LOW-level input                                                     | CLK          | 0.5             | -                    | -     | 0.5             | -                   | -     | 0.5             | -                   | -     | μΑ  |
|                    | current                                                             | CLK          | -150            | -                    | -     | -150            | -                   | -     | -150            | -                   | -     | μΑ  |

<sup>[1]</sup> Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 LFPM is maintained.

- [2] Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary +0.925 V to -0.5 V.
- [3] All loading with 50  $\Omega$  to  $V_{CC}$  2 V.
- [4] Single-ended input operation is limited to  $V_{EE} \le 3.0 \text{ V}$  in NECL mode.
- [5] V<sub>IHCMR(min)</sub> varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR(max)</sub> varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

Table 9: HSTL DC characteristics

 $V_{CC} = 2.375 \ V \ to \ 3.8 \ V; \ V_{EE} = 0 \ V.$ 

| Symbol          | Parameter                | Conditions | T <sub>amb</sub> = −40 °C |     |     | Tan  | <sub>1b</sub> = +25 | °C  | Tan  | Unit |     |    |
|-----------------|--------------------------|------------|---------------------------|-----|-----|------|---------------------|-----|------|------|-----|----|
|                 |                          |            | Min                       | Тур | Max | Min  | Тур                 | Max | Min  | Тур  | Max |    |
| V <sub>IH</sub> | HIGH-level input voltage |            | 1200                      | -   | -   | 1200 | -                   | -   | 1200 | -    | -   | mV |
| $V_{IL}$        | LOW-level input voltage  |            | -                         | -   | 400 | -    | -                   | 400 | -    | -    | 400 | mV |

#### 2.5 V/3.3 V 1:5 differential ECL/PECL/HSTL clock driver

## 10. Dynamic characteristics

Table 10: AC characteristics

 $(V_{CC} = 0 \text{ V}; V_{EE} = -2.375 \text{ V to } -3.8 \text{ V}) \text{ or } (V_{CC} = 2.375 \text{ V to } 3.8 \text{ V}; V_{EE} = 0 \text{ V})$  [1]

| Symbol                              | Parameter                                | Conditions       | Tam | <sub>b</sub> = -4 | 0 °C | T <sub>am</sub> | <sub>ib</sub> = +2 | 5 °C | T <sub>am</sub> | 5 °C | Unit |     |
|-------------------------------------|------------------------------------------|------------------|-----|-------------------|------|-----------------|--------------------|------|-----------------|------|------|-----|
|                                     |                                          |                  | Min | Тур               | Max  | Min             | Тур                | Max  | Min             | Тур  | Max  |     |
| f <sub>max(PECL/</sub><br>HSTL)     | maximum toggle frequency                 | see Figure 4     | -   | > 2               | -    | -               | > 2                | -    | -               | > 2  | -    | GHz |
| t <sub>PLH</sub> , t <sub>PHL</sub> | propagation delay to output differential |                  | 250 | 345               | 425  | 275             | 360                | 475  | 300             | 430  | 525  | ps  |
| t <sub>SKEW</sub>                   | skew time                                | within-device    | -   | 10                | 25   | -               | 15                 | 25   | -               | 15   | 25   | ps  |
|                                     |                                          | part-to-part [2] | -   | 100               | 125  | -               | 150                | 175  | -               | 200  | 225  | ps  |
| t <sub>JITTER</sub>                 | cycle-to-cycle jitter                    | see Figure 4     | -   | 0.2               | < 1  | -               | 0.2                | < 1  | -               | 0.2  | < 1  | ps  |
| t <sub>su</sub>                     | EN set-up time                           |                  | 100 | 50                | -    | 100             | 50                 | -    | 100             | 50   | -    | ps  |
| t <sub>h</sub>                      | EN hold time                             |                  | 200 | 140               | -    | 200             | 140                | -    | 200             | 140  | -    | ps  |
| V <sub>i(p-p)</sub>                 | minimum input swing                      |                  | 150 | 800               | 1200 | 150             | 800                | 1200 | 150             | 800  | 1200 | mV  |
| $t_r/t_f$                           | output rise/fall times                   | (20% - 80%)      | 125 | 205               | 250  | 125             | 200                | 250  | 125             | 200  | 275  | ps  |

- [1] Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50  $\Omega$  to  $V_{CC}$  2.0 V.
- [2] Skew is measured between outputs under identical transitions.



#### 2.5 V/3.3 V 1:5 differential ECL/PECL/HSTL clock driver

## 11. Application information



#### 2.5 V/3.3 V 1:5 differential ECL/PECL/HSTL clock driver

## 12. Package outline

#### SO20: plastic small outline package; 20 leads; body width 7.5 mm

SOT163-1



#### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |        | EUROPEAN | ISSUE DATE |            |                                  |
|----------|--------|----------|------------|------------|----------------------------------|
| VERSION  | IEC    | JEDEC    | EIAJ       | PROJECTION | ISSUE DATE                       |
| SOT163-1 | 075E04 | MS-013   |            |            | <del>-97-05-22</del><br>99-12-27 |

Fig 6. SO20 package outline (SOT163-1).

PCKEP14 **Philips Semiconductors** 

#### TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm

SOT360-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E (2)      | е    | HE         | L   | Lp           | Q          | v   | w    | у   | Z (1)      | θ        |
|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------|------|------------|-----|--------------|------------|-----|------|-----|------------|----------|
| mm   | 1.10      | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4       | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2 | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |        |      |  | EUROPEAN   | ISSUE DATE                       |
|--------------------|------------|--------|------|--|------------|----------------------------------|
|                    | IEC        | JEDEC  | EIAJ |  | PROJECTION | ISSUE DATE                       |
| SOT360-1           |            | MO-153 |      |  |            | <del>-95-02-04</del><br>99-12-27 |

Fig 7. TSSOP20 package outline (SOT360-1).

9397 750 09565

#### 2.5 V/3.3 V 1:5 differential ECL/PECL/HSTL clock driver

## 13. Soldering

#### 13.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### 13.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C small/thin packages.

#### 13.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

#### 2.5 V/3.3 V 1:5 differential ECL/PECL/HSTL clock driver

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 13.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

#### 13.5 Package related soldering information

Table 11: Suitability of surface mount IC packages for wave and reflow soldering methods

| Package <sup>[1]</sup>                                              | Soldering method                  |                       |  |
|---------------------------------------------------------------------|-----------------------------------|-----------------------|--|
|                                                                     | Wave                              | Reflow <sup>[2]</sup> |  |
| BGA, LBGA, LFBGA, SQFP, TFBGA, VFBGA                                | not suitable                      | suitable              |  |
| HBCC, HBGA, HLQFP, HSQFP, HSOP,<br>HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable <sup>[3]</sup>       | suitable              |  |
| PLCC <sup>[4]</sup> , SO, SOJ                                       | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                                                     | not recommended <sup>[4][5]</sup> | suitable              |  |
| SSOP, TSSOP, VSO                                                    | not recommended <sup>[6]</sup>    | suitable              |  |

- [1] For more detailed information on the BGA packages refer to the (*LF*)BGA Application Note (AN01026); order a copy from your Philips Semiconductors sales office.
- [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.
- [3] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- [4] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [5] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [6] Wave soldering is suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

## 14. Revision history

Table 12: Revision history

| Rev | Date     | CPCN | Description                                               |
|-----|----------|------|-----------------------------------------------------------|
| 01  | 20021030 | -    | Product data (9397 750 09565)                             |
|     |          |      | Engineering Change Notice 853-2373 28877 (date: 20020909) |

9397 750 09565

#### 2.5 V/3.3 V 1:5 differential ECL/PECL/HSTL clock driver

#### 15. Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product status <sup>[2][3]</sup> | Definition                                                                                                                                                                                                                                                                                     |
|-------|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                      | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                    |
| II    | Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                     | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

- [1] Please consult the most recently issued data sheet before initiating or completing a design.
- [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### 16. Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### 17. Disclaimers

**Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### **Contact information**

For additional information, please visit http://www.semiconductors.philips.com.
For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com.

Fax: +31 40 27 24825

#### 2.5 V/3.3 V 1:5 differential ECL/PECL/HSTL clock driver

#### **Contents**

| 1     | Description                                      |
|-------|--------------------------------------------------|
| 2     | Features 1                                       |
| 3     | Pinning information                              |
| 3.1   | Pinning                                          |
| 3.2   | Pin description                                  |
| 3.2.1 | Power supply connection                          |
| 4     | Ordering information                             |
| 5     | Logic diagram                                    |
| 6     | Function table                                   |
| 7     | Attributes                                       |
| 8     | Limiting values                                  |
| 9     | Static characteristics                           |
| 10    | Dynamic characteristics                          |
| 11    | Application information                          |
| 12    | Package outline                                  |
| 13    | Soldering                                        |
| 13.1  | Introduction to soldering surface mount packages |
| 13.2  | Reflow soldering                                 |
| 13.3  | Wave soldering                                   |
| 13.4  | Manual soldering                                 |
| 13.5  | Package related soldering information 13         |
| 14    | Revision history                                 |
| 15    | Data sheet status                                |
| 16    | Definitions 14                                   |
| 17    | Disclaimers                                      |

## © Koninklijke Philips Electronics N.V. 2002. Printed in the U.S.A

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Document order number: 9397 750 09565

Date of release: 30 October 2002

