

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









#### **Features**

- → Converts low-swing AC coupled differential input to HDMI™ rev 1.3 compliant open-drain current steering Rx terminated differential output
- → HDMI Level shifting operation up to 2.5Gbps per lane (250MHz pixel clock)
- → Integrated 50-ohm termination resistors for AC-coupled differential inputs.
- → Provide Output Squelch function to turn off TMDS common mode output buffer when TMDS clock is not present
- → Enable/Disable feature to turn off TMDS outputs to enter low-power state.
- → Output slew rate control on TMDS outputs to minimize EMI
- → Integrated Active / Passive DDC level shifters (3.3V source to 5V sink)
- → Transparent operation: no re-timing or configuration required
- → Level shifter for HPD signal from HDMI/DVI connector
- → Integrated pull-down on HPD\_SINK input guarantees "input low" when no display is plugged in
- → 3.3V Power supply required
- → TMDS output enable control
- → ESD protection on all I/O pins
  - 4kV HBM
  - □ ±8kV contact ESD protection on the following pins
    - → OUT Dx±
    - → SDA\_SINK, SCL\_SINK
    - → HPD SINK
- → Packaging (Pb-free & Green available):
  - □ 48 TQFN, 7mm × 7mm (ZBE)

#### **Description**

1

Pericom Semiconductor's PI3VDP411LSA provides the ability to use a Dual-mode DisplayPort™ transmitter in HDMI™ mode. This flexibility provides the user a choice of how to connect to their favorite display. All signal paths accept AC coupled video signals. The PI3VDP411LSA converts this AC coupled signal into an HDMI rev 1.3 compliant signal with proper signal swing. This conversion is automatic and transparent to the user.

Output squelch function is provided for each channel. When output channel is enable (OE#=0) and operating, that TMDS pixel clock input signal determines whether the output is enabled. When no TMDS pixel clock is present, TMDS output channel will be disabled.

The PI3VDP411LSA supports up to 2.5Gbps, which provides 12-bits of color depth per channel, as indicated in HDMI rev 1.3.

## Pin Configuration (48-Pin TQFN)





## **Block Diagram**





# Pin Description

| Pin                                     | Name              | I/O Type | Description                                                                                                                   | ıs       |          |                                                                                                       |  |                                                   |  |
|-----------------------------------------|-------------------|----------|-------------------------------------------------------------------------------------------------------------------------------|----------|----------|-------------------------------------------------------------------------------------------------------|--|---------------------------------------------------|--|
| 1, 5, 12, 18, 24,<br>27, 31, 36, 37, 43 | GND               | POWER    | GROUND                                                                                                                        | GROUND   |          |                                                                                                       |  |                                                   |  |
| 2, 11, 15, 21, 26, 33, 40, 46           | $V_{\mathrm{DD}}$ | POWER    | POWER, 3.3V ±10%                                                                                                              |          |          |                                                                                                       |  |                                                   |  |
| 3, 4                                    | SR0, SR1          | I        | Slew Rate Control. Acceptable connections to SRx pin are: resistor to 3.3V or short to GND. (internal 200K $\Omega$ pull-LOW) |          |          |                                                                                                       |  |                                                   |  |
| 6, 35                                   | NC                | О        | No Connect                                                                                                                    |          |          |                                                                                                       |  |                                                   |  |
| 7                                       | HPD_SOURCE        | О        |                                                                                                                               |          |          | (nominal) output signal. HPD_Sink input can be as Source will output no higher than 3.3V.             |  |                                                   |  |
|                                         |                   |          | 3.3V DDC Da                                                                                                                   | ata I/O  | . Pulled | l up by external termination to 3.3V.                                                                 |  |                                                   |  |
|                                         |                   |          | DDC_EN                                                                                                                        | DDC      | BSEL     | DDC level shifter type                                                                                |  |                                                   |  |
|                                         |                   |          | Low                                                                                                                           | X        |          | DISABLE DDC level shifter                                                                             |  |                                                   |  |
|                                         |                   |          |                                                                                                                               |          |          | Passive level shifter ENABLE                                                                          |  |                                                   |  |
| 8                                       | SDA_SOURCE        | I/O      | High                                                                                                                          | Low      |          | Connected to SDA_SINK through voltage-<br>limiting integrated NMOS passgate                           |  |                                                   |  |
|                                         |                   |          |                                                                                                                               |          |          | Active level shifter ENABLE                                                                           |  |                                                   |  |
|                                         |                   |          | High                                                                                                                          | High     |          | High                                                                                                  |  | Connected to SDA_SINK through bi-direction buffer |  |
|                                         |                   |          | 3.3V DDC Data I/O. Pulled up by 6                                                                                             |          | . Pulled | l up by external termination to 3.3V.                                                                 |  |                                                   |  |
|                                         |                   | I/O      | DDC_EN                                                                                                                        | N DDCBSI |          | DDC level shifter type                                                                                |  |                                                   |  |
|                                         |                   |          | Low                                                                                                                           | X        |          | DISABLE DDC level shifter                                                                             |  |                                                   |  |
| 9                                       | SCL_SOURCE        |          | High                                                                                                                          | Low      |          | Passive level shifter ENABLE Connected to SCL_SINK through voltage- limiting integrated NMOS passgate |  |                                                   |  |
|                                         |                   |          | High                                                                                                                          | High     |          | Active level shifter ENABLE Connected to SCL_SINK through bi-direction buffer                         |  |                                                   |  |
|                                         |                   |          | Active DDC                                                                                                                    | level sh | ifter en | able pin. (internal 200KΩ pull-LOW)                                                                   |  |                                                   |  |
|                                         |                   |          | DDCBSEL                                                                                                                       |          | DDC path |                                                                                                       |  |                                                   |  |
| 10                                      | DDCBSEL           | I        | Low (0V)                                                                                                                      |          |          | Passive DDC level shifter                                                                             |  |                                                   |  |
|                                         |                   |          | High (3.3V)                                                                                                                   |          | Active   | e DDC level shifter                                                                                   |  |                                                   |  |
| 13                                      | OUT_D4+           | О        | HDMI 1.3 compliant TMDS output. OUT_D4+ makes a differential output signal with OUT_D4                                        |          |          | S output. OUT_D4+ makes a differential output                                                         |  |                                                   |  |
| 14                                      | OUT_D4-           | О        | + -                                                                                                                           | mplian   | t TMD    | S output. OUT_D4- makes a differential output                                                         |  |                                                   |  |
| 16                                      | OUT_D3+           | О        | HDMI 1.3 co<br>signal with O                                                                                                  |          |          | S output. OUT_D3+ makes a differential output                                                         |  |                                                   |  |
| 17                                      | OUT_D3-           | О        | HDMI 1.3 co<br>signal with C                                                                                                  |          |          | S output. OUT_D3- makes a differential output                                                         |  |                                                   |  |



| Pin         | Name     | I/O Type      | Description                                                                                                                                                                                                                                 | ns                                                                                     |                                                                                                     |                                                                                                      |                  |  |  |  |
|-------------|----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------|--|--|--|
| 19          | OUT_D2+  | О             |                                                                                                                                                                                                                                             | HDMI 1.3 compliant TMDS output. OUT_D2+ makes a differential output signal with OUT_D2 |                                                                                                     |                                                                                                      |                  |  |  |  |
| 20          | OUT_D2-  | O             | HDMI 1.3 co                                                                                                                                                                                                                                 | •                                                                                      | OS output.                                                                                          | OUT_D2- makes a diff                                                                                 | Gerential output |  |  |  |
| 22          | OUT_D1+  | О             | HDMI 1.3 compliant TMDS output. OUT_D1+ makes a differential output signal with OUT_D1                                                                                                                                                      |                                                                                        |                                                                                                     |                                                                                                      |                  |  |  |  |
| 23          | OUT_D1-  | О             | HDMI 1.3 compliant TMDS output. OUT_D1- makes a differential output signal with OUT_D1+                                                                                                                                                     |                                                                                        |                                                                                                     |                                                                                                      |                  |  |  |  |
|             |          | Enable for le | vel shifter patl                                                                                                                                                                                                                            | h.                                                                                     |                                                                                                     |                                                                                                      |                  |  |  |  |
| 25 OE#      |          | OE#           | IN_D Tern                                                                                                                                                                                                                                   | nination                                                                               | OUT_D Outputs                                                                                       |                                                                                                      |                  |  |  |  |
|             | I        | 1             | > 100KΩ                                                                                                                                                                                                                                     |                                                                                        | High-Z                                                                                              |                                                                                                      |                  |  |  |  |
|             |          | 0             | 50Ω                                                                                                                                                                                                                                         |                                                                                        | Active                                                                                              |                                                                                                      |                  |  |  |  |
|             |          |               | 5V DDC Clo                                                                                                                                                                                                                                  | ock I/O. Pulled                                                                        | l up by ext                                                                                         | ternal termination to 5\                                                                             | 7.               |  |  |  |
| 28 SCL_SINK |          | DDC_EN        | DDCBSEL                                                                                                                                                                                                                                     | DDC le                                                                                 | vel shifter type                                                                                    |                                                                                                      |                  |  |  |  |
|             |          | Low           | X                                                                                                                                                                                                                                           | DISABI                                                                                 | LE DDC level shifter                                                                                |                                                                                                      |                  |  |  |  |
|             | I/O      | High          | Low                                                                                                                                                                                                                                         | Connec                                                                                 | Passive level shifter ENABLE Connected to SCL_SOURCE through voltalimiting integrated NMOS passgate |                                                                                                      |                  |  |  |  |
|             |          |               | High                                                                                                                                                                                                                                        | High                                                                                   | Connec                                                                                              | Active level shifter ENABLE Connected to SCL_SOURCE through bi- direction buffer                     |                  |  |  |  |
|             |          |               | 5V DDC Dat                                                                                                                                                                                                                                  | ta I/O. Pulled                                                                         | up by exte                                                                                          | ernal termination to 5V.                                                                             |                  |  |  |  |
|             |          |               | DDC_EN                                                                                                                                                                                                                                      | DDC_EN DDCBSEL DDC level shifter type                                                  |                                                                                                     |                                                                                                      |                  |  |  |  |
|             |          |               | Low                                                                                                                                                                                                                                         | X                                                                                      | -                                                                                                   | LE DDC level shifter                                                                                 |                  |  |  |  |
| 29          | SDA_SINK | I/O           | High                                                                                                                                                                                                                                        | Low                                                                                    | Connec                                                                                              | Passive level shifter ENABLE Connected to SDA_SOURCE through volta limiting integrated NMOS passgate |                  |  |  |  |
|             |          |               | High                                                                                                                                                                                                                                        | High                                                                                   | Active level shifter ENABLE Connected to SDA_SOURCE through bi- direction buffer                    |                                                                                                      |                  |  |  |  |
| 30          | HPD_SINK | I             | Low Frequency, 0V to 5V (nominal) input signal. This signal comes from the TMDS connector. Voltage High indicates "plugged" state; voltage low indicated "unplugged". HPD_SINK is pulled down by an integrated 100K ohm pull-down resistor. |                                                                                        |                                                                                                     |                                                                                                      |                  |  |  |  |
|             |          |               | Enables DD0                                                                                                                                                                                                                                 | C level shifter                                                                        | path                                                                                                |                                                                                                      |                  |  |  |  |
|             |          |               | DDC_EN                                                                                                                                                                                                                                      |                                                                                        |                                                                                                     | Passgate                                                                                             |                  |  |  |  |
| 32          | DDC_EN   | I             | Low (0V)                                                                                                                                                                                                                                    |                                                                                        |                                                                                                     | Disable                                                                                              |                  |  |  |  |
|             |          |               | High (3.3V)                                                                                                                                                                                                                                 |                                                                                        |                                                                                                     |                                                                                                      |                  |  |  |  |

4



| Pin | Name   | I/O Type | Descriptions                                                                           |  |  |  |  |  |
|-----|--------|----------|----------------------------------------------------------------------------------------|--|--|--|--|--|
|     |        |          | TMDS clock detection setting                                                           |  |  |  |  |  |
|     |        |          | Pulled up by external termination to 3.3V or short to GND.                             |  |  |  |  |  |
|     |        |          | SQSEL   Clock Monitor Pin                                                              |  |  |  |  |  |
| 34  | SQSEL  | I        | Device monitor HDMI pixel clock on Pin38/39                                            |  |  |  |  |  |
|     |        |          | (Channel IN_D1±)                                                                       |  |  |  |  |  |
|     |        |          | Device monitor DVI pixel clock on Pin 47/48                                            |  |  |  |  |  |
|     |        |          | (Channel IN_D4±)                                                                       |  |  |  |  |  |
| 38  | IN_D1- | I        | Low-swing diff input from DP Tx outputs. IN_D1- makes a differential pair with IN_D1+. |  |  |  |  |  |
| 39  | IN_D1+ | I        | Low-swing diff input from DP Tx outputs. IN_D1+ makes a differential pair with IN_D1   |  |  |  |  |  |
| 41  | IN_D2- | I        | Low-swing diff input from DP Tx outputs. IN_D2- makes a differential pair with IN_D2+. |  |  |  |  |  |
| 42  | IN_D2+ | I        | Low-swing diff input from DP Tx outputs. IN_D2+ makes a differential pair with IN_D2   |  |  |  |  |  |
| 44  | IN_D3- | I        | Low-swing diff input from DP Tx outputs. IN_D3- makes a differential pair with IN_D3+. |  |  |  |  |  |
| 45  | IN_D3+ | I        | Low-swing diff input from DP Tx outputs. IN_D3+ makes a differential pair with IN_D3   |  |  |  |  |  |
| 47  | IN_D4- | I        | Low-swing diff input from DP Tx outputs. IN_D4- makes a differential pair with IN_D4+. |  |  |  |  |  |
| 48  | IN_D4+ | I        | Low-swing diff input from DP Tx outputs. IN_D4+ makes a differential pair with IN_D4   |  |  |  |  |  |

5



## Truth Table (Slew Rate control function)

| SR1 | SR0 | Rise/Fall Time (Typ) |
|-----|-----|----------------------|
| 1   | 1   | 140ps                |
| 1   | 0   | 130ps                |
| 0   | 1   | 120ps                |
| 0   | 0   | 110ps                |

## **Test Setup Condition**

 $V_{\rm DD}$  = 3.3V, Ambient temperature 25°C

Rise/Fall time is from 20% to 80% on Rising/Falling edge

Date rate: 620 Mbps

Input: 1V differential peak-to-peak clock pattern

Equalization: 3dB

## **Table 1: OE Pin Description**

| OE#                       | Device State                                                                                                                                                                                                                                                               | Comments                                                                                                                                                                                                                                                                   |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Asserted (low voltage)    | Differential input buffers and output buffers enabled. Input impedance = $50\Omega$                                                                                                                                                                                        | Normal functioning state for IN_D to OUT_D level shifting function.                                                                                                                                                                                                        |
| Unasserted (high voltage) | Low-power state.  Differential input buffers and termination are disabled. Differential inputs are in a high impedance state.  OUT_D level-shifting outputs are disabled. OUT_D level-shifting outputs are in high impedance state. Internal bias currents are turned off. | Intended for lowest power condition when:  "No display is plugged in or "The level shifted data path is disabled HPD_SINK input and HPD_SOURCE output are not affected by OE# SCL_ SOURCE, SCL_SINK, SDA_SOURCE and SDA_SINK signals and functions are not affected by OE# |

6



## Absolute Maximum Ratings (Over operating free-air temperature range)

| Item                               | Rating                         |
|------------------------------------|--------------------------------|
| Supply Voltage to Ground Potential | 5.5V                           |
| All Inputs and Outputs             | -0.5V to V <sub>DD</sub> +0.5V |
| Ambient Operating Temperature      | -40 to +85°C                   |
| Storage Temperature                | -65 to +150°C                  |
| Junction Temperature               | 150°C                          |
| Soldering Temperature              | 260°C                          |

Stress beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device.

#### **Electrical Characteristics**

## Table: Power Supplies and Temperature Range

| Symbol                  | Parameter                                       | Min | Тур | Max | Units       | Comments   |
|-------------------------|-------------------------------------------------|-----|-----|-----|-------------|------------|
| $V_{\mathrm{DD}}$       | 3.3V Power supply                               | 3.0 | 3.3 | 3.6 | V           |            |
| $I_{CC}$                | Max Current                                     |     |     | 100 | mA          |            |
| I <sub>CC_squelch</sub> | Supply Current when no TMDS clock present       |     | 8   |     | mA          |            |
| I <sub>CCQ</sub>        | Standby Current                                 |     |     | 2   | mA          | OE# = HIGH |
| T <sub>CASE</sub>       | Case temperature range for operation with spec. | -40 |     | 85  | Celsius (°) |            |

7



| Table: Diffe           | Table: Differential Input Characteristics for IN_Dx signals |       |     |       |       |                                                                                                                                                             |  |
|------------------------|-------------------------------------------------------------|-------|-----|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol                 | Parameter                                                   | Min   | Тур | Max   | Units | Comments                                                                                                                                                    |  |
| T <sub>bit</sub>       | UI, Unit Interval                                           | 360   |     |       | ps    | $T_{bit}$ is determined by the display mode. Nominal bit rate ranges from 250Mbps to 2.5Gbps per lane. Nominal Tbit at 2.5 Gbps = 400 ps. 360ps = 400ps-10% |  |
| V <sub>RX_DIFF</sub>   | Input Differential Voltage Level                            | 0.175 |     | 1.200 | V     | See note 1 below                                                                                                                                            |  |
| T <sub>RX_EYE</sub>    | Minimum Eye Width at IN_D input pair                        | 0.8   |     |       | Tbit  |                                                                                                                                                             |  |
| V <sub>CM-ACp-p</sub>  | AC Peak Common<br>Mode Input Voltage                        |       |     | 100   | mV    | See note 2 below                                                                                                                                            |  |
| Z <sub>RX_DC</sub>     |                                                             | 40    | 50  | 60    | Ω     | Required IN_D+ as well as IN_D- DC impedance (50 ±20% tolerance).                                                                                           |  |
| Z <sub>RX-Bias</sub>   |                                                             | 0     |     | 2.0   | V     | Intended to limit power-up stress on chipset's PCIE output buffers.                                                                                         |  |
| Z <sub>RX_HIGH-Z</sub> |                                                             | 100   |     |       | kΩ    | Differential inputs must be in a high impedance state when OE# is HIGH.                                                                                     |  |

<sup>1.</sup>  $V_{RX-DIFF} = 2x|V_{RX-D-}V_{RX-D-}|$  Applies to  $IN_Dx$  signals

 $V_{RX-CM-DC} = DC(avg)$  of  $|V_{RX-D+} + V_{RX-D-}|/2$ 

 $V_{CM\text{-}AC\text{-}p\text{-}p}$  includes all frequencies above 30 kHz.

#### **TMDS Outputs**

The level shifter's TMDS outputs are required to meet HDMI 1.3 specifications.

The HDMI 1.3 Specification is assumed to be the correct reference in instances where this document conflicts with the HDMI 1.3 specification.

<sup>2.</sup>  $V_{CM-AC-p-p} = |V_{RX-D} - V_{RX-D}|/2 - V_{RX-CM-DC}$ 



Table 2: Differential Output Characteristics for TMDS\_OUT signals Min Units **Symbol Parameter** Typ Max **Comments** V<sub>DD</sub> is the DC termination voltage Single-ended high V  $V_{H}$  $V_{DD}$ -10mV V<sub>DD</sub>+10mV in the HDMI or DVI Sink.  $V_{DD}$  is  $V_{DD}$ level output voltage nominally 3.3V Single-ended low level The open-drain output pulls down V  $V_{L}$  $V_{DD}$ -600mV  $V_{DD}$ -500mV  $V_{DD}$ -400mV output voltage from V<sub>DD</sub>. Single ended output Swing down from TMDS termina-425 500 600 mV  $V_{SWING}$ swing voltage tion voltage (3.3V ±10%) Measured with TMDS outputs Single-ended current 50 pulled up to V<sub>DD</sub> Max \_(3.6V)  $I_{OFF}$ μΑ in high-Z state through  $50\Omega$  resistors. This differential skew budget is in addition to the skew presented be-Intra-pair differential  $T_{SKEW\text{-}INTRA}$ 30 ps tween D+ and D- paired input pins. skew HDMI revision 1.3 source allowable intrapair skew is 0.15 T<sub>bit</sub>. This lane-to-lane skew budget is in Inter-pair lane-to-lane 100 addition to skew between differenps T<sub>SKEW-INTER</sub> output skew tial input pairs Jitter budget for TMDS signals as Jitter added to TMDS 25 they pass through the level shifter.  $T_{JIT}$ ps signals 25ps = 0.056 at 2.25 Gbps

#### TMDS output oscillation elimination

The inputs already incorporate a squelch circuit. Therefore, nothing is needed from application standpoint to eliminate TMDS output oscillation when there is no TMDS input present. The IC will do this automatically.

| Table 3: H           | Table 3: HPD Characteristics                 |     |     |                   |       |                                                                                                                                    |  |
|----------------------|----------------------------------------------|-----|-----|-------------------|-------|------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol               | Parameter                                    | Min | Тур | Max               | Units | Comments                                                                                                                           |  |
| V <sub>IH-HPD</sub>  | Input High Level                             | 2.0 | 5.0 | 5.3               | V     | Low-speed input changes state on cable plug/unplug                                                                                 |  |
| V <sub>IL-HPD</sub>  | HPD_SINK Input Low<br>Level                  | 0   |     | 0.8               | V     |                                                                                                                                    |  |
| I <sub>IN-HPD</sub>  | HPD_SINK Input Leakage<br>Current            |     |     | 70                | μΑ    | Measured with HPD_SINK at $V_{\text{IH-HPD}}$ max and $V_{\text{IL-HPD}}$ min                                                      |  |
| V <sub>OH-HPD</sub>  | HPD_source Output<br>High-Level              | 2.5 |     | $V_{\mathrm{DD}}$ | V     | $V_{DD} = 3.3V \pm 10\%$<br>$I_{OH} = -4mA(MIN) / -8mA(MAX)$                                                                       |  |
| V <sub>OL-HPD</sub>  | HPD_source Output Low-<br>Level              | 0   |     | 0.4               | V     | $I_{OL} = 4mA(MIN) / 8mA(MAX)$                                                                                                     |  |
| T <sub>HPD</sub>     | HPD_SINK to HPD_<br>source propagation delay |     |     | 200               | ns    | Time from HPD_SINK changing state to HPD_source changing state. Includes HPD_source rise/fall time                                 |  |
| T <sub>RF-HPDB</sub> | HPD_source rise/ fall time                   | 1   |     | 20                | ns    | Time required to transition from $V_{OH\text{-}HPDB}$ to $V_{OL\text{-}HPDB}$ or from $V_{OL\text{-}HPDB}$ to $V_{OH\text{-}HPDB}$ |  |



| Table 4: OE# Input, SQSEL and DDC_EN |                                    |      |     |                   |       |                                                                          |
|--------------------------------------|------------------------------------|------|-----|-------------------|-------|--------------------------------------------------------------------------|
| Symbol                               | Parameter                          | Min  | Тур | Max               | Units | Comments                                                                 |
| $V_{\mathrm{IH}}$                    | Input High Level                   | 2.0  |     | $V_{\mathrm{DD}}$ | V     | TMDS enable input changes state on cable plug/unplug                     |
| $V_{\mathrm{IL}}$                    | Input Low Level                    | 0    |     | 0.8               | V     |                                                                          |
| ${ m I_{IN}}$                        | Input Leakage Current              |      |     | 10                | μΑ    | Measured with input at $V_{\text{IH-EN}}$ max and $V_{\text{IL-EN}}$ min |
| Table 5: Te                          | rmination Resistor                 |      |     |                   |       |                                                                          |
| Symbol                               | Parameter                          | Min  | Тур | Max               | Units | Comments                                                                 |
| $R_{HPD}$                            | HPD_SINK input pull-down resistor. | 100K |     |                   | Ω     | Guarantees HPD_SINK is LOW when no display is plugged in.                |



### Packaging Mechanical: 48-Pin TQFN (ZB)



09-0091

#### Note:

1. For latest package info, please check: http://www.pericom.com/support/packaging/packaging-mechanicals-and-thermal-characteristics

11

- 2. The exposed die paddle size is 3.6x3.6mm for PI3VDP411LSAZBE
- 3. Pad size (D2 \* E2) is 157 x 157 mm

Pericom Semiconductor Corporation • 1-800-435-2336



#### **Related Products**

| Part Number  | Product Description                                                                                    |
|--------------|--------------------------------------------------------------------------------------------------------|
| PI3EQXDP1201 | DisplayPort 1.2 Re-driver with built-in AUX listener                                                   |
| PI3VDP1430   | Dual Mode DisplayPort to HDMI Level Shifter and Re-driver                                              |
| PI3HDMI511   | 3.4G HDMI1.4 Re-driver for Source-side application, supporting Dual Mode DisplayPort                   |
| PI3HDMI611   | 3.4G HDMI1.4 Re-driver for Sink-side application, supporting Dual Mode DisplayPort                     |
| PI3VDP3212   | 2-Lane DisplayPort1.2 Compliant Switch                                                                 |
| PI3VDP12412  | 4-Lane DisplayPort1.2 Compliant Switch                                                                 |
| PI3HDMI412AD | 1:2 Active 3.4Gbps HDMI1.4 compliant Splitter/Re-driver                                                |
| PI3HDMI521   | 2:1 3.4Gbps HDMI1.4 Switch/Re-driver with built-in ARC and Fast Switching support for Sink Application |
| PI3HDMI621   | 2:1 3.4Gbps HDMI1.4 Switch/Re-driver with built-in ARC and Fast Switching support for Sink Application |
| PI3HDMI336   | 3:1 Active 3.4Gbps HDMI Switch/Re-driver with I <sup>2</sup> C control and ARC Transmitter             |

#### **Reference Information**

| Document | Description                                                                                                         |
|----------|---------------------------------------------------------------------------------------------------------------------|
|          | VESA DisplayPort Standard Version 1 Revision 2, Video Electronics Standards Association, January 5, 2010            |
| VESA     | VESA DisplayPort Dual-Mode Standard Version 1, Video Electronics Standards Association, February 10, 2012           |
|          | VESA DisplayPort Interoperability Guideline Version 1.1a, Video Electronics Standards Association, February 5, 2009 |
| HDMI     | High-Definition Multimedia Interface Specification Version 1.4, HDMI Licensing, LLC, June 5, 2009                   |

# **Ordering Information**

| Ordering Code   | Package Code | Package Type                 |
|-----------------|--------------|------------------------------|
| PI3VDP411LSAZBE | ZB           | Pb-free & Green, 48-pin TQFN |

- 1. Thermal characteristics can be found on the company web site at www.pericom.com/packaging/
- 2. E = Pb-free and Green
- 3. Adding an X suffix = Tape/Reel





## **Revision History**

| Date      | Changes                                          |  |
|-----------|--------------------------------------------------|--|
| 7/28/2012 | Actual pad size 157 x 157 mil in package drawing |  |