

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# PI7C9X20303SL

# PCI EXPRESS® PACKET SWITCH

DATASHEET REVISION 1.1 July 2009



3545 North 1<sup>ST</sup> Street, San Jose, CA 95134 Telephone: 1-877-PERICOM, (1-877-737-4266) FAX: 408-435-1100

**Internet:** <a href="http://www.pericom.com">http://www.pericom.com</a>



#### **DISCLAIMER**

The information contained in this document is proprietary and confidential to Pericom Semiconductor Cooperation (PSC). No part of this document may be copied or reproduced in any form or by any means without prior written consent of PSC.

The information in this document is subjected to change without notice. PSC retains the right to make changes to this document at any time without notice. While the information contained in this document has been checked for accuracy, such information is preliminary, and PSC does not warrant the accuracy and completeness of such information. PSC does not assume any liability or responsibility for damages arising from any use of the information contained in this document.

#### LIFE SUPPORT POLICY

Pericom Semiconductor Corporation's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the manufacturer and an officer of PSC.

- 1) Life support devices or system are devices or systems which:
  - a) Are intended for surgical implant into the body or
  - b) Support or sustain life and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2) A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. Pericom Semiconductor Corporation reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best possible product. Pericom Semiconductor does not assume any responsibility for use of any circuitry described other than the circuitry embodied in a Pericom Semiconductor product. The Company makes no representations that circuitry described herein is free from patent infringement or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent, patent rights or other rights, of Pericom Semiconductor Corporation.

All other trademarks are of their respective companies.



# **REVISION HISTORY**

| Date     | Revision Number | Description                                                                                                                              |  |  |  |
|----------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 9/13/07  | 0.1             | Drafted Preliminary Datasheet                                                                                                            |  |  |  |
| 10/04/07 | 0.2             | Corrected Chapter 3 Pin Description (DTX's and DEQ's default values)                                                                     |  |  |  |
| 10/04/07 | 0.2             | Updated Chapter 3.5 JTAG Signals description                                                                                             |  |  |  |
|          |                 | Updated Chapter 7.2.53 bit                                                                                                               |  |  |  |
|          |                 | Remove VDDP, VDDAUX from Chapter 10 Power Management and                                                                                 |  |  |  |
|          |                 | Chapter 11.1 Absolute Maximum Ratings                                                                                                    |  |  |  |
|          |                 | Revised Chapter 10 Power Management                                                                                                      |  |  |  |
|          |                 | Corrected Chapter 3 Pin Description (PERP/PERN, PETP/PETN,                                                                               |  |  |  |
|          |                 | WAKEUP L, SLOT IMP, SLOTCLK, EEPD, SMBDATA, SCAN EN,                                                                                     |  |  |  |
|          |                 | PORTACT to PORTERR, DTX, DEQ)                                                                                                            |  |  |  |
|          |                 | Updated 5.1 Physical Layer Circuit and Chapter 5.6 Queue                                                                                 |  |  |  |
|          |                 | Updated Disclaimer                                                                                                                       |  |  |  |
|          |                 | Corrected Chapter 2 General Description                                                                                                  |  |  |  |
|          |                 | Updated Chapter 13 Ordering Information                                                                                                  |  |  |  |
|          |                 | Corrected Chapter 3 Pin Description (DWNRST L, SLOT IMP,                                                                                 |  |  |  |
|          |                 | PORTERR, NC)                                                                                                                             |  |  |  |
|          |                 | Corrected Chapter 4 Pin Assignment (DWNRST L[3], SLOT IMP[3],                                                                            |  |  |  |
|          |                 | PORTERR[3])                                                                                                                              |  |  |  |
|          |                 | Removed Virtual Channel 1 related information in Chapter 2 General                                                                       |  |  |  |
|          |                 | Description and Chapter 5 (5.5 TC/VC Mapping, 5.6 Queue, 5.7 Transaction                                                                 |  |  |  |
|          |                 | Ordering, 5.9 VC Arbitration)                                                                                                            |  |  |  |
| 10/31/07 | 0.3             | Updated Footer                                                                                                                           |  |  |  |
|          |                 | Updated Chapter 5.8 Port Arbitration                                                                                                     |  |  |  |
|          |                 | Updated Chapter 6.1.3 EEPROM Space Address Map                                                                                           |  |  |  |
|          |                 | Added Chapter 6.2 SMBus                                                                                                                  |  |  |  |
|          |                 | Fixed Chapter 6.1.4 Mapping EEPROM table format                                                                                          |  |  |  |
|          |                 | Updated Chapter 7 Registers (Offset 08h, 100h, 140h to 1BCh, B0h bit 31)                                                                 |  |  |  |
| 2/20/08  | 0.4             | Updated Chapter 6 EEPROM (50h, 52h, 54h Reserved)                                                                                        |  |  |  |
|          |                 | Updated 7.2.91 [7:0] (Removed VC1 description)                                                                                           |  |  |  |
|          |                 | Corrected Chapter 5 Functional Description (multiple virtual channels)                                                                   |  |  |  |
|          |                 | Updated Chapter 6 EEPROM (0Ch)                                                                                                           |  |  |  |
|          |                 | Modified Chapter 7 Registers (7.2.2 Device ID Register, 7.2.50 Bit[13:15]                                                                |  |  |  |
|          |                 | Replay Time-Out Counter, 7.2.52 Bit[14:15] Switch Operation Mode, 7.2.64                                                                 |  |  |  |
|          |                 | PCI Express Capability Bit[24], 7.2.70 Link Status Bit[28], 7.2.99 Power                                                                 |  |  |  |
|          |                 | Budgeting Data, 7.2.100 Power Budget Capability)                                                                                         |  |  |  |
|          |                 | Updated 9.5 JTAG Boundary Scan Register Order                                                                                            |  |  |  |
|          |                 | Updated Chapter 3.5 Power Pins (VDDC, VDDA, VDDAUX, VTT)                                                                                 |  |  |  |
|          |                 | Updated Chapter 6 EEPROM (A0h, A2h, A4h)                                                                                                 |  |  |  |
|          |                 | Updated Chapter 1 Features (Power Dissipation)                                                                                           |  |  |  |
|          |                 | Updated Chapter 11.1 AC Specification (VDDAUX)                                                                                           |  |  |  |
| 1        |                 | Updated Chapter 11.2 DC Specification (Power Consumption, VDDAUX)                                                                        |  |  |  |
| 5/20/00  | 0.5             | Updated Chapter 10 Power Management (VDDAUX)                                                                                             |  |  |  |
| 5/28/08  | 0.5             | Updated 1 Features (typical latency, removed peer-to-peer switching, power                                                               |  |  |  |
|          |                 | consumption)                                                                                                                             |  |  |  |
|          |                 | Updated Chapter 3.1 PCI Express Interface Signals (REFCLKP, REFCLKN,                                                                     |  |  |  |
|          |                 | PRSNT) Undeted Chapter 4.1 DIN List of 129 DIN LOED (DDSNT)                                                                              |  |  |  |
|          |                 | Updated Chapter 4.1 PIN List of 128-PIN LQFP (PRSNT)                                                                                     |  |  |  |
|          |                 | Modified 5.1 Physical Layer Circuit                                                                                                      |  |  |  |
|          |                 | Updated Chapter 6.1.3 EEPROM Space Address Map (10h to 14h, 50h to 54h)                                                                  |  |  |  |
|          |                 | 54h) Modified 6.1.4 Mapping EEPROM Contents To Configuration Registers                                                                   |  |  |  |
|          |                 |                                                                                                                                          |  |  |  |
|          |                 | (0Ch: Ordering Frozen, TX SOF Latency, Surprise Down Capability Enable, Power Management Data Select, 20h, 22h, 24h: Removed LPVC, Added |  |  |  |
|          |                 |                                                                                                                                          |  |  |  |
|          |                 | PMCSR, 51h, 52h, 53h, 54h, 55h, 56h) Undeted Charter 7.2 Transparent Mode Configuration Registers (A4h, B4h)                             |  |  |  |
|          |                 | Updated Chapter 7.2 Transparent Mode Configuration Registers (A4h, B4h,                                                                  |  |  |  |



|          | T   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |     | B8, BCh, C0h, C4h) Updated 7.2.5 Revision ID Register, 7.2.27 Interrupt Pin Register, 7.2.32 Power Management Data Register Bit[3], 7.2.46 Next Item Pointer Register, 7.2.50 Replay Time-Out Counter, 7.2.51 Acknowledge Latency Timer, 7.5.52 Switch Operation Mode, 7.2.53 Switch Operation Mode (Downstream Port) Bit[16:31], 7.2.54 XPIP CSR2, 7.2.55 SSID/SSVID Capability ID Register, 7.2.56 Next Item Pointer Register, 7.2.57 Subsystem Vendor ID Register, 7.2.58 Subsystem ID Register, 7.2.65 PCI Express Capabilities Register Bit[19:16], 7.2.69 Link Capabilities Register Bit 19, 7.2.86 Capability Version Bit[19:16], 7.2.93 VC Resource Control Register Bit [26:24], 7.2.97 Capability Version Bit[19:16] |
| 7/10/08  | 0.6 | Modified 1. Features Modified 3.3 Miscellaneous Signals (DEQ[3] to P0_CTCDIS, HIDRV to P1_CTCDIS, LODRV to P2_CTCDIS, DTX[3] to TEST7) Modified 4.1 Pin List (DEQ[3] to P0_CTCDIS, HIDRV to P1_CTCDIS, LODRV to P2_CTCDIS[2], DTX[3] to TEST7) Modified 6.1.4 Mapping EEPROM Contents To Configuration Registers (0Ch, 10h, 12h, 14h) Corrected 7.2.27 Interrupt Pin Register Added 7.2.55 TL CSR Modified 11.2 Power Consumption                                                                                                                                                                                                                                                                                              |
| 9/5/08   | 0.7 | Updated Chapter 1 Features (updated Industrial Temperature Range) Updated Section 11.1 Absolute Maximum Ratings: Ambient Temperature with power applied Updated Figure 12-1 Package outline drawing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 10/3/08  | 0.8 | Updated Chapter 1 Features (power dissipation) Modified 11.2 Power Consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 11/24/08 | 1.0 | Corrected Chapter 7.2 (8Ch - Next Item Pointer) Updated Figure 12-1 Package outline drawing Updated Chapter 13 Ordering Information Removed "Preliminary" and "Confidential" references                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7/20/09  | 1.1 | Updated Chapter 3.2 Port Configuration Signals (PRSNT, SLOTCLK) Updated Chapter 3.3 Miscellaneous Signals (updated PWR_SAV pin, SMBCLK, SMBDATA, PWR_SAV, CTCDIS, EEPD) Updated Chapter 3.4 JTAG Boundary Scan Signals (TMS, TDI, TRST_L) Updated Chapter 7.2.52 Switch Operation Mode (Bit[31:16]) Updated Chapter 13 Ordering Information                                                                                                                                                                                                                                                                                                                                                                                    |



# TABLE OF CONTENTS

| 1 | 1 FEATURES                                                                        | 10 |
|---|-----------------------------------------------------------------------------------|----|
| 2 | 2 GENERAL DESCRIPTION                                                             | 11 |
| 3 | 3 PIN DESCRIPTION                                                                 | 12 |
|   | 3.1 PCI EXPRESS INTERFACE SIGNALS                                                 |    |
|   | 3.2 PORT CONFIGURATION SIGNALS                                                    |    |
|   | 3.3 MISCELLANEOUS SIGNALS                                                         |    |
|   | 3.4 JTAG BOUNDARY SCAN SIGNALS                                                    |    |
|   | 3.5 POWER PINS                                                                    | 14 |
| 4 | 4 PIN ASSIGNMENTS                                                                 | 15 |
|   | 4.1 PIN LIST OF 128-PIN LQFP                                                      | 15 |
| 5 | 5 FUNCTIONAL DESCRIPTION                                                          | 16 |
|   | 5.1 PHYSICAL LAYER CIRCUIT                                                        |    |
|   | 5.2 DATA LINK LAYER (DLL)                                                         | 18 |
|   | 5.3 TRANSACTION LAYER RECEIVE BLOCK (TLP DECAPSULATION)                           |    |
|   | 5.4 ROUTING                                                                       |    |
|   | 5.5 TC/VC MAPPING<br>5.6 QUEUE                                                    |    |
|   | 5.6.1 PH                                                                          |    |
|   | 5.6.2 PD                                                                          |    |
|   | 5.6.3 NPHD                                                                        |    |
|   | 5.6.4 CPLH                                                                        |    |
|   | 5.6.5 CPLD                                                                        |    |
|   | 5.7 TRANSACTION ORDERING                                                          |    |
|   | 5.8 PORT ARBITRATION                                                              |    |
|   | 5.9 FLOW CONTROL                                                                  |    |
| _ | 6 EEPROM INTERFACE AND SYSTEM MANAGEMENT BUS                                      |    |
| U |                                                                                   |    |
|   | 6.1 EEPROM INTERFACE                                                              |    |
|   | 6.1.2 EEPROM MODE AT RESET                                                        |    |
|   | 6.1.3 EEPROM SPACE ADDRESS MAP                                                    |    |
|   | 6.1.4 MAPPING EEPROM CONTENTS TO CONFIGURATION REGISTERS                          |    |
|   | 6.2 SMBus INTERFACE                                                               |    |
| 7 | 7 REGISTER DESCRIPTION                                                            |    |
|   | 7.1 REGISTER TYPES                                                                |    |
|   | 7.2 TRANSPARENT MODE CONFIGURATION REGISTERS                                      |    |
|   | 7.2.1 VENDOR ID REGISTER – OFFSET 00h                                             |    |
|   | 7.2.2 DEVICE ID REGISTER – OFFSET 00h                                             |    |
|   | 7.2.3 COMMAND REGISTER – OFFSET 04h<br>7.2.4 PRIMARY STATUS REGISTER – OFFSET 04h |    |
|   | 7.2.4 PRIMARY STATUS REGISTER – OFFSET 04h                                        |    |
|   | 7.2.6 CLASS CODE REGISTER – OFFSET 08h                                            |    |
|   | 7.2.7 CACHE LINE REGISTER – OFFSET 0Ch                                            |    |
|   |                                                                                   |    |



| 7.2.8  | PRIMARY LATENCY TIMER REGISTER – OFFSET 0Ch                           | 34 |
|--------|-----------------------------------------------------------------------|----|
| 7.2.9  | HEADER TYPE REGISTER – OFFSET 0Ch                                     | 34 |
| 7.2.10 | PRIMARY BUS NUMBER REGISTER – OFFSET 18h                              | 34 |
| 7.2.11 | SECONDARY BUS NUMBER REGISTER – OFFSET 18h                            | 34 |
| 7.2.12 | SUBORDINATE BUS NUMBER REGISTER – OFFSET 18h                          | 34 |
| 7.2.13 | SECONDARY LATENCY TIMER REGISTER – OFFSET 18h                         |    |
| 7.2.14 | I/O BASE ADDRESS REGISTER – OFFSET 1Ch                                |    |
| 7.2.15 | I/O LIMIT ADDRESS REGISTER – OFFSET 1Ch                               |    |
| 7.2.16 | SECONDARY STATUS REGISTER – OFFSET 1Ch                                |    |
| 7.2.17 | MEMORY BASE ADDRESS REGISTER – OFFSET 20h                             |    |
| 7.2.18 | MEMORY LIMIT ADDRESS REGISTER – OFFSET 20h                            |    |
| 7.2.19 | PREFETCHABLE MEMORY BASE ADDRESS REGISTER – OFFSET 24h                |    |
| 7.2.20 | PREFETCHABLE MEMORY LIMIT ADDRESS REGISTER – OFFSET 24h               |    |
| 7.2.21 | PREFETCHABLE MEMORY BASE ADDRESS UPPER 32-BITS REGISTER – OFFSET 28h  |    |
| 7.2.22 | PREFETCHABLE MEMORY LIMIT ADDRESS UPPER 32-BITS REGISTER – OFFSET 2Ch |    |
| 7.2.23 | I/O BASE ADDRESS UPPER 16-BITS REGISTER – OFFSET 30h                  |    |
| 7.2.24 | I/O LIMIT ADDRESS UPPER 16-BITS REGISTER – OFFSET 30h                 |    |
| 7.2.25 | CAPABILITY POINTER REGISTER – OFFSET 34h                              |    |
| 7.2.26 | INTERRUPT LINE REGISTER – OFFSET 3Ch                                  |    |
| 7.2.27 | INTERRUPT PIN REGISTER – OFFSET 3Ch                                   |    |
| 7.2.28 | BRIDGE CONTROL REGISTER – OFFSET 3Ch                                  |    |
| 7.2.29 | POWER MANAGEMENT CAPABILITY ID REGISTER – OFFSET 80h                  |    |
| 7.2.30 | NEXT ITEM POINTER REGISTER – OFFSET 80h                               |    |
| 7.2.31 | POWER MANAGEMENT CAPABILITIES REGISTER – OFFSET 80h                   |    |
| 7.2.32 | POWER MANAGEMENT DATA REGISTER – OFFSET 84h                           |    |
| 7.2.33 | PPB SUPPORT EXTENSIONS – OFFSET 84h                                   |    |
| 7.2.34 | DATA REGISTER – OFFSET 84h                                            |    |
| 7.2.35 | MSI CAPABILITY ID REGISTER – OFFSET 8Ch (Downstream Port Only)        |    |
| 7.2.36 | NEXT ITEM POINTER REGISTER – OFFSET 8Ch (Downstream Port Only)        |    |
| 7.2.37 | MESSAGE CONTROL REGISTER – OFFSET 8Ch (Downstream Port Only)          | 41 |
| 7.2.38 | MESSAGE ADDRESS REGISTER – OFFSET 90h (Downstream Port Only)          | 41 |
| 7.2.39 | MESSAGE UPPER ADDRESS REGISTER – OFFSET 94h (Downstream Port Only)    | 41 |
| 7.2.40 | MESSAGE DATA REGISTER – OFFSET 98h (Downstream Port Only)             | 41 |
| 7.2.41 | VPD CAPABILITY ID REGISTER – OFFSET 9Ch (Upstream Port Only)          | 41 |
| 7.2.42 | NEXT ITEM POINTER REGISTER – OFFSET 9Ch (Upstream Port Only)          | 42 |
| 7.2.43 | VPD REGISTER – OFFSET 9Ch (Upstream Port Only)                        | 42 |
| 7.2.44 | VPD DATA REGISTER – OFFSET A0h (Upstream Port Only)                   | 42 |
| 7.2.45 | VENDOR SPECIFIC CAPABILITY ID REGISTER – OFFSET A4h                   |    |
| 7.2.46 | NEXT ITEM POINTER REGISTER – OFFSET A4h                               |    |
| 7.2.47 | LENGTH REGISTER – OFFSET A4h                                          |    |
| 7.2.48 | XPIP CSR0 – OFFSET A8h (Test Purpose Only)                            |    |
| 7.2.49 | XPIP CSR1 – OFFSET ACh (Test Purpose Only)                            |    |
| 7.2.50 | REPLAY TIME-OUT COUNTER – OFFSET B0h (Upstream Port)                  |    |
| 7.2.51 | ACKNOWLEDGE LATENCY TIMER – OFFSET B0h                                |    |
| 7.2.52 | SWITCH OPERATION MODE – OFFSET B4h (Upstream Port)                    |    |
| 7.2.53 | SWITCH OPERATION MODE – OFFSET B4h (Downstream Port)                  |    |
| 7.2.54 | XPIP CSR2 – OFFSET B8h (Test Purpose Only)                            |    |
| 7.2.55 | TL CSR – OFFSET BCh                                                   |    |
| 7.2.56 | SSID/SSVID CAPABILITY ID REGISTER – OFFSET C0h                        |    |
| 7.2.57 | NEXT ITEM POINTER REGISTER – OFFSET COh                               |    |
| 7.2.58 | SUBSYSTEM VENDOR ID REGISTER – OFFSET C4h                             |    |
| 7.2.59 | SUBSYSTEM ID REGISTER – OFFSET C4h                                    |    |
| 7.2.60 | GPIO CONTROL REGISTER – OFFSET D8h (Upstream Port Only)               |    |
|        | \ - I \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \                               | ,  |



| 7.2.61  | EEPROM CONTROL REGISTER - OFFSET DCh (Upstream Port Only)                       | 48           |
|---------|---------------------------------------------------------------------------------|--------------|
| 7.2.62  | EEPROM ADDRESS REGISTER - OFFSET DCh (Upstream Port Only)                       | 49           |
| 7.2.63  | EEPROM DATA REGISTER - OFFSET DCh (Upstream Port Only)                          | 49           |
| 7.2.64  | PCI EXPRESS CAPABILITY ID REGISTER – OFFSET E0h                                 | 49           |
| 7.2.65  | NEXT ITEM POINTER REGISTER – OFFSET E0h                                         | 49           |
| 7.2.66  | PCI EXPRESS CAPABILITIES REGISTER – OFFSET E0h                                  | 49           |
| 7.2.67  | DEVICE CAPABILITIES REGISTER – OFFSET E4h                                       |              |
| 7.2.68  | DEVICE CONTROL REGISTER – OFFSET E8h                                            |              |
| 7.2.69  | DEVICE STATUS REGISTER – OFFSET E8h                                             | 51           |
| 7.2.70  | LINK CAPABILITIES REGISTER – OFFSET ECh                                         |              |
| 7.2.71  | LINK CONTROL REGISTER – OFFSET F0h                                              | 53           |
| 7.2.72  | LINK STATUS REGISTER – OFFSET F0h                                               |              |
| 7.2.73  | SLOT CAPABILITIES REGISTER (Downstream Port Only) – OFFSET F4h                  |              |
| 7.2.74  | SLOT CONTROL REGISTER (Downstream Port Only) – OFFSET F8h                       | 55           |
| 7.2.75  | SLOT STATUS REGISTER (Downstream Port Only) – OFFSET F8h                        | 5 <i>t</i>   |
| 7.2.76  | PCI EXPRESS ADVANCED ERROR REPORTING CAPABILITY ID REGISTER – OFFSET            | 100h.57      |
| 7.2.77  | CAPABILITY VERSION – OFFSET 100h                                                | 57           |
| 7.2.78  | NEXT ITEM POINTER REGISTER – OFFSET 100h                                        | 57           |
| 7.2.79  | UNCORRECTABLE ERROR STATUS REGISTER – OFFSET 104h                               | 57           |
| 7.2.80  | UNCORRECTABLE ERROR MASK REGISTER – OFFSET 108h                                 |              |
| 7.2.81  | UNCORRECTABLE ERROR SEVERITY REGISTER – OFFSET 10Ch                             | 59           |
| 7.2.82  | CORRECTABLE ERROR STATUS REGISTER – OFFSET 110 h                                | 59           |
| 7.2.83  | CORRECTABLE ERROR MASK REGISTER – OFFSET 114 h                                  | 60           |
| 7.2.84  | ADVANCE ERROR CAPABILITIES AND CONTROL REGISTER – OFFSET 118h                   | 60           |
| 7.2.85  | HEADER LOG REGISTER – OFFSET From 11Ch to 128h                                  | 61           |
| 7.2.86  | PCI EXPRESS VIRTUAL CHANNEL CAPABILITY ID REGISTER – OFFSET 140h (Upstrea<br>61 | ım Only,     |
| 7.2.87  | CAPABILITY VERSION – OFFSET 140h (Upstream Only)                                | 61           |
| 7.2.88  | NEXT ITEM POINTER REGISTER – OFFSET 140h (Upstream Only)                        | 61           |
| 7.2.89  | PORT VC CAPABILITY REGISTER 1 – OFFSET 144h (Upstream Only)                     | 61           |
| 7.2.90  | PORT VC CAPABILITY REGISTER 2 – OFFSET 148h (Upstream Only)                     |              |
| 7.2.91  | PORT VC CONTROL REGISTER – OFFSET 14Ch (Upstream Only)                          |              |
| 7.2.92  | PORT VC STATUS REGISTER – OFFSET 14Ch (Upstream Only)                           |              |
| 7.2.93  | VC RESOURCE CAPABILITY REGISTER (0) – OFFSET 150h (Upstream Only)               |              |
| 7.2.94  | VC RESOURCE CONTROL REGISTER (0) – OFFSET 154h (Upstream Only)                  | 63           |
| 7.2.95  | VC RESOURCE STATUS REGISTER (0) – OFFSET 158h (Upstream Only)                   |              |
| 7.2.96  | PORT ARBITRATION TABLE REGISTER (0) – OFFSET 180h-1BCh (Upstream Only)          |              |
| 7.2.97  | PCI EXPRESS POWER BUDGETING CAPABILITY ID REGISTER – OFFSET 20Ch                |              |
| 7.2.98  | CAPABILITY VERSION – OFFSET 20Ch                                                |              |
| 7.2.99  | NEXT ITEM POINTER REGISTER – OFFSET 20Ch                                        |              |
| 7.2.100 | DATA SELECT REGISTER – OFFSET 210h                                              |              |
| 7.2.101 | POWER BUDGETING DATA REGISTER – OFFSET 214h                                     |              |
| 7.2.101 | POWER BUDGET CAPABILITY REGISTER – OFFSET 218h                                  |              |
|         | S SCHEME                                                                        |              |
|         |                                                                                 |              |
|         | 49.1 COMPATIBLE JTAG CONTROLLER                                                 |              |
|         | STRUCTION REGISTER                                                              |              |
|         | PASS REGISTER                                                                   |              |
|         | VICE ID REGISTER                                                                |              |
|         | UNDARY SCAN REGISTER                                                            |              |
| 0.5 JT  | AG BOUNDARY SCAN REGISTER ORDER                                                 | 69           |
| POWFI   | R MANAGEMENT                                                                    | 7            |
| 10111   | ₹ 171/1171/12171121/1 1                                                         | •••••••• / . |

8

**10** 



| 11 EL | ECTRICAL AND TIMING SPECIFICATIONS | 72 |
|-------|------------------------------------|----|
| 11.1  | ABSOLUTE MAXIMUM RATINGS           | 72 |
| 11.2  | POWER CONSUMPTION                  | 72 |
| 11.3  | DC SPECIFICATIONS                  | 72 |
| 11.4  | AC SPECIFICATIONS                  | 73 |
| 12 PA | CKAGE INFORMATION                  | 7  |
| 13 OR | DERING INFORMATION                 | 7  |



# **TABLE OF FIGURES**

| FIGURE 6-1 SMBUS ARCHITECTURE IMPLEMENTATION ON PI7C9X20303SL | 29 |
|---------------------------------------------------------------|----|
| FIGURE 12-1 PACKAGE OUTLINE DRAWING                           | 75 |
|                                                               |    |
|                                                               |    |
|                                                               |    |
| LIST OF TABLES                                                |    |
| TABLE 5-1 NOMINAL DRIVER CURRENT VALUES (INOM)                | 16 |
| TABLE 5-2 RATIO OF ACTUAL CURRENT AND NOMINAL CURRENT         | 16 |
| TABLE 5-3 DE-EMPHASIS LEVEL VERSUS DEQ [3:0]                  | 17 |
| TABLE 5-4 SUMMARY OF PCI EXPRESS ORDERING RULES               | 20 |
| TABLE 6-1 SMBUS ADDRESS PIN CONFIGURATION                     | 29 |
| TABLE 7-1 TABLE ENTRY SIZE IN 4 BITS                          | 64 |
| TABLE 8-1 INPUT CLOCK REQUIREMENTS                            | 67 |
| TABLE 9-1 INSTRUCTION REGISTER CODES                          | 68 |
| TABLE 9-2 JTAG DEVICE ID REGISTER                             |    |
| TABLE 9-3 JTAG BOUNDARY SCAN REGISTER DEFINITION              | 69 |
| TABLE 11-1 ABSOLUTE MAXIMUM RATINGS                           | 72 |
| TABLE 11-2 PI7C9X303SL POWER DISSIPATION                      | 72 |
| TABLE 11-3 DC ELECTRICAL CHARACTERISTICS                      | 72 |
| TABLE 11-4 TRANSMITTER CHARACTERISTICS.                       | 73 |
| TABLE 11-5 RECEIVER CHARACTERISTICS                           | 74 |





## 1 Features

- 3-lane PCI Express Switch with 3 PCI Express ports
- Non-blocking full-wired switching capability at 12 Gbps when all 3 ports are enabled
- Supports "Cut-through" (Default) as well as "Store and Forward" mode for packet switching
- 150 ns typical latency for packet routed through Switch without blocking
- Strapped pins configurable with optional EEPROM or SMBus
- SMBus interface support
- Compliant with System Management (SM) Bus, Version 1.0
- Compliant with PCI Express Base Specification Revision 1.1
- Compliant with PCI Express CEM Specification Revision 1.1
- Compliant with PCI-to-PCI Bridge Architecture Specification Revision 1.2
- Compliant with Advanced Configuration Power Interface (ACPI) Specification
- Reliability, Availability and Serviceability
  - Supports Data Poisoning and End-to-End CRC
  - Advanced Error Reporting and Logging
  - IEEE 1149.6 JTAG interface support
- Advanced Power Saving
  - Empty downstream ports are set to idle state to minimize power consumption
- Link Power Management
  - Supports L0, L0s, L1, L2, L2/L3<sub>Ready</sub> and L3 link power states
  - Active state power management for L0s and L1 states
  - Beacon or Wake# support in L2 state
- Device State Power Management
  - Supports D0, D3<sub>Hot</sub> and D3<sub>Cold</sub> device power states
  - 3.3V Aux Power support in D3<sub>Cold</sub> power state
- Port Arbitration: Round Robin (RR), Weighted RR and Time-based Weighted RR
- Supports up to 256-byte maximum payload size
- Programmable driver current and de-emphasis level at each individual port
- Low Power Dissipation at 360 mW typical in L0 normal mode, 210 mW typical in L1 standby mode
- Industrial Temperature Range -40° to 85°C
- 128-pin LQFP 14mm x 14mm package





# 2 GENERAL DESCRIPTION

Similar to the role of PCI/PCIX Bridge in PCI/PCIX bus architecture, the function of PCI Express (PCIE) Switch is to expand the connectivity to allow more end devices to be reached by host controllers in PCIE serial interconnect architecture. The 3-lane PCIE Switch can be configured as 3-port type combinations. It provides users the flexibility to expand or fan-out the PCI Express lanes based on their application needs. For some systems that do not need all the 3 lanes, the unused lanes can be disabled to reduce power consumption.

In the PCI Express Architecture, the PCIE Switch forwards posted and non-posted requests and completion packets in either downstream or upstream direction concurrently as if a virtual PCI Bridge is in operation on each port. By visualizing the port as a virtual Bridge, the Switch can be logically viewed as two-level cascaded multiple virtual PCI-to-PCI Bridges, where one upstream-port Bridge sits on all downstream-port Bridges. Similar to a PCI Bridge during enumeration, each port is given a unique bus number, device number, and function number by the initiating software. The bus number, device number, and function number are combined to form a destination ID for each specific port. In addition to that, the memory-map and IO address ranges are exclusively allocated to each port as well. After the software enumeration is finished, the packets are routed to the dedicated port based on the embedded address or destination ID. To ensure the packet integrity during forwarding, the Switch is not allowed to split the packets to multiple small packets or merge the received packets into a large transmit packet. Also, the IDs of the requesters and completers are kept unchanged along the path between ingress and egress port.

The Switch employs the architecture of Combined Input and Output Queue (CIOQ) in implementation. The main reason for choosing CIOQ is that the required memory bandwidth of input queue equals to the bandwidth of ingress port rather than increasing proportionally with port numbers as an output queue Switch does. The CIOQ at each ingress port contains separate dedicated queues to store packets. The packets are arbitrated to the egress port based on the PCIe transaction-ordering rule. For the packets without ordering information, they are permitted to pass over each other in case that the addressed egress port is available to accept them. As to the packets required to follow the ordering rule, the Head-Of-Line (HOL) issue becomes unavoidable for packets destined to different egress ports since the operation of producer-consumer model has to be retained; otherwise the system might occur hang-up problem. On the other hand, the Switch places replay buffer at each egress port to defer the packets before sending it out. This can assure the maximum throughput being achieved and therefore the Switch works efficiently. Another advantage of implementing CIOQ in PCIe Switch is that the credit announcement to the counterpart is simplified and streamlined because of the credit-based flow control protocol. The protocol requires that each ingress port maintains the credits independently without checking other ports' credit availability, which is otherwise required by pure output queue architecture.



# 3 PIN DESCRIPTION

# 3.1 PCI EXPRESS INTERFACE SIGNALS

| NAME            | PIN         | TYPE | DESCRIPTION                                                                                       |
|-----------------|-------------|------|---------------------------------------------------------------------------------------------------|
| REFCLKP         | 91          | I    | Reference Clock Input Pairs: Connect to external 100MHz                                           |
| REFCLKN         | 93          |      | differential clock.                                                                               |
|                 |             |      |                                                                                                   |
|                 |             |      | The input clock signals must be delivered to the clock buffer cell                                |
|                 |             |      | through an AC-coupled interface so that only the AC information of                                |
|                 |             |      | the clock is received, converted, and buffered. It is recommended that a                          |
| PERP [2:0]      | 104, 87, 70 | Ĭ    | 0.1uF be used in the AC-coupling.  PCI Express Data Serial Input Pairs: Differential data receive |
| FEKF [2.0]      | 104, 67, 70 | 1    | signals in three ports.                                                                           |
|                 |             |      | signals in three ports.                                                                           |
|                 |             |      | Port 0 (Upstream Port) is PERP[0] and PERN[0]                                                     |
| PERN [2:0]      | 103, 88, 69 | I    | Port 1 (Downstream Port) is PERP[1] and PERN[1]                                                   |
|                 | ,,          |      | Port 2 (Downstream Port) is PERP[2] and PERN[2]                                                   |
|                 |             |      |                                                                                                   |
|                 |             |      |                                                                                                   |
| PETP [2:0]      | 107, 84, 73 | O    | PCI Express Data Serial Output Pairs: Differential data transmit                                  |
|                 |             |      | signals in three ports.                                                                           |
| DECEMBER 150 03 | 100 02 54   | 0    | D (O(I) (D) DETENDED I DETENDO                                                                    |
| PETN [2:0]      | 108, 83, 74 | О    | Port 0 (Upstream Port) is PETP[0] and PETN[0] Port 1 (Downstream Port) is PETP[1] and PETN[1]     |
|                 |             |      | Port 2 (Downstream Port) is PETP[1] and PETN[1] Port 2 (Downstream Port) is PETP[2] and PETN[2]   |
| WAKEUP L        | 6           | I    | Wakeup Signal (Active LOW): When WAKEUP L is asserted, the                                        |
| William L       |             | 1    | upstream port has to generate a Beacon that is propagated to the Root                             |
|                 |             |      | Complex/Power Management Controller. Pin has an internal pull-up.                                 |
| PERST_L         | 43          | I    | System Reset (Active LOW): When PERST_L is asserted, the                                          |
| _               |             |      | internal states of whole chip except sticky logics are initialized.                               |
| DWNRST_L [2:1]  | 97, 96      | O    | Downstream Device Reset (Active LOW): It provides a reset signal                                  |
|                 |             |      | to the devices connected to the downstream ports of Switch. The signal                            |
|                 |             |      | is active when either PERST_L is asserted or the device is just plugged                           |
|                 |             |      | into the Switch. DWNRST_L $[x]$ corresponds to Portx, where $x=1,2$ .                             |

## 3.2 PORT CONFIGURATION SIGNALS

| NAME        | PIN    | TYPE | DESCRIPTION                                                                   |
|-------------|--------|------|-------------------------------------------------------------------------------|
| PRSNT [2:1] | 7, 128 | I    | <b>Present:</b> When asserted low, it represents the device is present in the |
|             |        |      | slot of downstream ports. Otherwise, it represents the absence of the         |
|             |        |      | device. PRSNT [x] is correspondent to Port x, where $x=1,2$ . The pins        |
|             |        |      | have internal pull-down.                                                      |
| SLOTCLK     | 127    | I    | Slot Clock Configuration: It determines if the downstream component           |
|             |        |      | uses the same physical reference clock that the platform provides on          |
|             |        |      | the connector. When SLOTCLK is high, the platform reference clock is          |
|             |        |      | employed. By default, all downstream ports use the same physical              |
|             |        |      | reference clock provided by platform. The pin has internal pull-down.         |

## 3.3 MISCELLANEOUS SIGNALS

| NAME    | PIN | TYPE | DESCRIPTION                                                              |
|---------|-----|------|--------------------------------------------------------------------------|
| EECLK   | 40  | О    | <b>EEPROM Clock:</b> Clock signal to the EEPROM interface.               |
| EEPD    | 41  | I/O  | <b>EEPROM Data:</b> Bi-directional serial data interface to and from the |
|         |     |      | EEPROM. The pin has internal pull-up.                                    |
| SMBCLK  | 13  | I    | SMBus Clock: System management Bus Clock. The pin has internal           |
|         |     |      | pull-up.                                                                 |
| SMBDATA | 16  | I/O  | SMBus Data: Bi-directional System Management Bus Data. The pin           |
|         |     |      | has internal pull-up.                                                    |



| NAME                   | PIN             | TYPE | DESCRIPTION                                                                                                                                |
|------------------------|-----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------|
| SCAN_EN                | 56              | I/O  | Full-Scan Enable Control: For normal operation, SCAN_EN is an                                                                              |
|                        |                 |      | output with a value of "0". SCAN_EN becomes an input during                                                                                |
|                        |                 |      | manufacturing testing.                                                                                                                     |
| PORTERR [2:0]          | 51, 47, 45      | O    | Port PHY Error Status: These pins are used to display the PHY Error                                                                        |
|                        |                 |      | status of the ports. When PORTERR is flashing (alternating high and                                                                        |
|                        |                 |      | low signals), it indicates that a PHY error is detected. When it is low, no PHY error is detected. PORTERR [x] is correspondent to Port x, |
|                        |                 |      | where $x=0,1,2$ .                                                                                                                          |
| GPIO [7:0]             | 28, 27, 26, 25, | I/O  | General Purpose Input and Output: These eight general-purpose                                                                              |
| GI 10 [7.0]            | 24, 23, 22, 21  | 1/0  | pins are programmed as either input-only or bi-directional pins by                                                                         |
|                        | 2 1, 23, 22, 21 |      | writing the GPIO output enable control register.                                                                                           |
|                        |                 |      | When SMBus is implemented, GPIO[7:5] act as the SMBus address                                                                              |
|                        |                 |      | pins, which set Bit 2 to 0 of the SMBus address.                                                                                           |
| PWR_SAV                | 17              | I    | Power Saving Mode: PWR_SAV is a strapping pin. When this pin is                                                                            |
|                        |                 |      | pulled high when system is reset, the Power Saving Mode is enabled.                                                                        |
|                        |                 |      | When this pin is pulled low when system is reset, the Power Saving                                                                         |
|                        |                 |      | Mode is disabled. When this pin is pulled low, it should be tied to                                                                        |
|                        |                 |      | ground through a pull-down resistor. When this pin is pulled high, a                                                                       |
|                        |                 |      | pull-up resistor should be used. The suggested value for the pull-up and                                                                   |
| DO CECDIO              | 10              | •    | pull-down resistor is 5.1K. Pin has an internal pull-down.                                                                                 |
| P0_CTCDIS              | 18              | I    | <b>P0/P1/P2 CTC Disable:</b> These pins should be tied to ground through a                                                                 |
| P1_CTCDIS<br>P2_CTCDIS | 32<br>33        |      | pull-down resistor. The suggested value for the pull-down resistor is 5.1K. The pins have internal pull-down.                              |
| TEST1/3/4/5/6/7        | 31, 12, 11, 10, |      | Test1/3/4/5/6/7: These pins are for internal test purpose.                                                                                 |
| 11.311/3/4/3/0//       | 126, 38         |      | Test1/3/4/5/6/7 should be tied to ground through a pull-down resistor.                                                                     |
|                        | 120, 30         |      | The suggested value for the pull-down resistor is 5.1K.                                                                                    |
| TEST2                  | 66              | I    | Test2: This pin is for internal test purpose. Test2 should be tied to                                                                      |
|                        |                 | -    | 3.3V through a pull-up resistor. The suggested value for the pull-up                                                                       |
|                        |                 |      | resistor is 5.1K.                                                                                                                          |
| NC                     | 9, 54, 98, 116, |      | Not Connected: These pins can be left floating.                                                                                            |
|                        | 117, 120, 121   |      |                                                                                                                                            |
|                        |                 |      |                                                                                                                                            |

# 3.4 JTAG BOUNDARY SCAN SIGNALS

| NAME   | PIN | TYPE | DESCRIPTION                                                                |
|--------|-----|------|----------------------------------------------------------------------------|
| TCK    | 59  | I    | Test Clock: Used to clock state information and data into and out of       |
|        |     |      | the chip during boundary scan. When JTAG boundary scan function is         |
|        |     |      | not implemented, this pin should be left open (NC).                        |
| TMS    | 63  | I    | <b>Test Mode Select:</b> Used to control the state of the Test Access Port |
|        |     |      | controller. The pin has internal pull-up. When JTAG boundary scan          |
|        |     |      | function is not implemented, this pin should be pulled low through a       |
|        |     |      | 5.1K pull-down resistor.                                                   |
| TDO    | 58  | О    | <b>Test Data Output:</b> When SCAN_EN is high, it is used (in conjunction  |
|        |     |      | with TCK) to shift data out of the Test Access Port (TAP) in a serial bit  |
|        |     |      | stream. When JTAG boundary scan function is not implemented, this          |
|        |     |      | pin should be left open (NC).                                              |
| TDI    | 64  | I    | <b>Test Data Input:</b> When SCAN_EN is high, it is used (in conjunction   |
|        |     |      | with TCK) to shift data and instructions into the TAP in a serial bit      |
|        |     |      | stream. The pin has internal pull-up. When JTAG boundary scan              |
|        |     |      | function is not implemented, this pin should be left open (NC).            |
| TRST_L | 65  | I    | <b>Test Reset</b> (Active LOW): Active LOW signal to reset the TAP         |
|        |     |      | controller into an initialized state. The pin has internal pull-up. When   |
|        |     |      | JTAG boundary scan function is not implemented, this pin should be         |
|        |     |      | pulled low through a 5.1K pull-down resistor.                              |



# 3.5 POWER PINS

| NAME   | PIN                                                                                                                                                      | TYPE | DESCRIPTION                                                                                                                                       |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| VDDC   | 1, 15, 29, 37,<br>42, 46, 49, 52,<br>61, 72, 85,<br>101, 106, 118,<br>123                                                                                | Р    | VDDC Supply (1.0V): Used as digital core power pins.                                                                                              |
| VDDR   | 8, 20, 35, 39,<br>48, 55, 99,<br>124                                                                                                                     | P    | VDDR Supply (3.3V): Used as digital I/O power pins.                                                                                               |
| VDDA   | 78, 79, 80, 92,<br>112, 113                                                                                                                              | P    | VDDA Supply (1.0V): Used as analog power pins.                                                                                                    |
| VDDAUX | 4, 76, 110                                                                                                                                               | P    | <b>VDDAUX Supply (1.0V):</b> Used as auxiliary core power pins.                                                                                   |
| VAUX   | 5                                                                                                                                                        | P    | VAUX Supply (3.3V): Used as auxiliary I/O power pins.                                                                                             |
| VTT    | 75, 82, 109,<br>115                                                                                                                                      | Р    | <b>Transmit Termination Voltage (1.5V):</b> Provides driver termination voltage at transmitter. Should be given the same consideration as VDDAUX. |
| VSS    | 2, 3, 14, 19,<br>30, 34, 36, 44,<br>50, 53, 57, 60,<br>62, 67, 68, 71,<br>77, 81, 86, 89,<br>90, 94, 95,<br>100, 102, 105,<br>111, 114, 119,<br>122, 125 | Р    | VSS Ground: Used as ground pins.                                                                                                                  |



# 4 PIN ASSIGNMENTS

# 4.1 PIN LIST of 128-PIN LQFP

| PIN | NAME      | PIN | NAME       | PIN | NAME        | PIN | NAME        |
|-----|-----------|-----|------------|-----|-------------|-----|-------------|
| 1   | VDDC      | 33  | P2_CTCDIS  | 65  | TRST_L      | 97  | DWNRST_L[2] |
| 2   | VSS       | 34  | VSS        | 66  | TEST2       | 98  | NC          |
| 3   | VSS       | 35  | VDDR       | 67  | VSS         | 99  | VDDR        |
| 4   | VDDAUX    | 36  | VSS        | 68  | VSS         | 100 | VSS         |
| 5   | VAUX      | 37  | VDDC       | 69  | PERN[0]     | 101 | VDDC        |
| 6   | WAKEUP_L  | 38  | TEST7      | 70  | PERP[0]     | 102 | VSS         |
| 7   | PRSNT[2]  | 39  | VDDR       | 71  | VSS         | 103 | PERN[2]     |
| 8   | VDDR      | 40  | EECLK      | 72  | VDDC        | 104 | PERP[2]     |
| 9   | NC        | 41  | EEPD       | 73  | PETP[0]     | 105 | VSS         |
| 10  | TEST5     | 42  | VDDC       | 74  | PETN[0]     | 106 | VDDC        |
| 11  | TEST4     | 43  | PERST_L    | 75  | VTT         | 107 | PETP[2]     |
| 12  | TEST3     | 44  | VSS        | 76  | VDDAUX      | 108 | PETN[2]     |
| 13  | SMBCLK    | 45  | PORTERR[0] | 77  | VSS         | 109 | VTT         |
| 14  | VSS       | 46  | VDDC       | 78  | VDDA        | 110 | VDDAUX      |
| 15  | VDDC      | 47  | PORTERR[1] | 79  | VDDA        | 111 | VSS         |
| 16  | SMBDATA   | 48  | VDDR       | 80  | VDDA        | 112 | VDDA        |
| 17  | PWR_SAV   | 49  | VDDC       | 81  | VSS         | 113 | VDDA        |
| 18  | P0 CTCDIS | 50  | VSS        | 82  | VTT         | 114 | VSS         |
| 19  | VSS       | 51  | PORTERR[2] | 83  | PETN[1]     | 115 | VTT         |
| 20  | VDDR      | 52  | VDDC       | 84  | PETP[1]     | 116 | NC          |
| 21  | GPIO[0]   | 53  | VSS        | 85  | VDDC        | 117 | NC          |
| 22  | GPIO[1]   | 54  | NC         | 86  | VSS         | 118 | VDDC        |
| 23  | GPIO[2]   | 55  | VDDR       | 87  | PERP[1]     | 119 | VSS         |
| 24  | GPIO[3]   | 56  | SCAN_EN    | 88  | PERN[1]     | 120 | NC          |
| 25  | GPIO[4]   | 57  | VSS        | 89  | VSS         | 121 | NC          |
| 26  | GPIO[5]   | 58  | TDO        | 90  | VSS         | 122 | VSS         |
| 27  | GPIO[6]   | 59  | TCK        | 91  | REFCLKP     | 123 | VDDC        |
| 28  | GPIO[7]   | 60  | VSS        | 92  | VDDA        | 124 | VDDR        |
| 29  | VDDC      | 61  | VDDC       | 93  | REFCLKN     | 125 | VSS         |
| 30  | VSS       | 62  | VSS        | 94  | VSS         | 126 | TEST6       |
| 31  | TEST1     | 63  | TMS        | 95  | VSS         | 127 | SLOTCLK     |
| 32  | P1 CTCDIS | 64  | TDI        | 96  | DWNRST L[1] | 128 | PRSNT[1]    |



## 5 FUNCTIONAL DESCRIPTION

Multiple virtual PCI-to-PCI Bridges (VPPB), connected by a virtual PCI bus, reside in the Switch. Each VPPB contains the complete PCIe architecture layers that consist of the physical, data link, and transaction layer. The packets entering the Switch via one of VPPBs are first converted from serial bit-stream into parallel bus signals in physical layer, stripped off the link-related header by data link layer, and then relayed up to the transaction layer to extract out the transaction header. According to the address or ID embedded in the transaction header, the entire transaction packets are forwarded to the destination VPPB for formatting as a serial-type PCIe packet through the transmit circuits in the data link layer and physical layer. The following sections describe these function elements for processing PCIe packets within the Switch.

### 5.1 PHYSICAL LAYER CIRCUIT

The physical layer circuit design is based on the PHY Interface for PCI Express Architecture (PIPE). It contains Physical Media Attachment (PMA) and Physical Coding Sub-layer (PCS) blocks. PMA includes Serializer/ Deserializer (SERDES), PLL¹, Clock Recovery module, receiver detection circuits, beacon transmitter, electrical idle detector, and input/output buffers. PCS consists of framer, 8B/10B encoder/decoder, receiver elastic buffer, and PIPE PHY control/status circuitries. To provide the flexibility for port configuration, each lane has its own control and status signals for MAC to access individually. In addition, a pair of PRBS generator and checker is included for PHY built-in self test. The main functions of physical layer circuits include the conversion between serial-link and parallel bus, provision of clock source for the Switch, resolving clock difference in receiver end, and detection of physical layer errors.

In order to meet the different application needs, the driving current and equalization of each transmitting channels can be adjusted using EEPROM individually. The driver current of each channel is set to 20mA in default mode. To change the current value, the user can program the EEPROM for nominal value (HIDRV, LODRV) or actual value (DTX [3:0]), which is a scaled multiple of Inom. The following tables illustrate the possible transmitted current values the chip provides.

**Table 5-1 Nominal Driver Current Values (Inom)** 

| HIDRV | LODRV | NOMINAL DRIVER CURENT |
|-------|-------|-----------------------|
| 0     | 0     | 20 mA                 |
| 0     | 1     | 10 mA                 |
| 1     | 0     | 28 mA                 |
| 1     | 1     | Reserved              |

Table 5-2 Ratio of Actual Current and Nominal Current

| DTX [3:0] | ACTUAL CURRENT / NOMINAL CURRENT |
|-----------|----------------------------------|
| 0000      | 1.00                             |
| 0001      | 1.05                             |
| 0010      | 1.10                             |
| 0011      | 1.15                             |
| 0100      | 1.20                             |
| 0101      | 1.25                             |
| 0110      | 1.30                             |

<sup>&</sup>lt;sup>1</sup> Multiple lanes could share the PLL.

-



| DTX [3:0] | ACTUAL CURRENT / NOMINAL CURRENT |
|-----------|----------------------------------|
| 0111      | 1.35                             |
| 1000      | 0.60                             |
| 1001      | 0.65                             |
| 1010      | 0.70                             |
| 1011      | 0.75                             |
| 1100      | 0.80                             |
| 1101      | 0.85                             |
| 1110      | 0.90                             |
| 1111      | 0.95                             |

The equalization function of transmitting channels can optimize the driver current for different back-plane lengths and materials. The table shown below lists the combinations of de-emphasized driver current ( $I_{TX}$  – $I_{EQ}$ ) to non-de-emphasized driver current ( $I_{TX}$ ) for different values of DEQ [3:0].

Table 5-3 De-emphasis Level versus DEQ [3:0]

| DEQ [3:0] | $(\mathbf{I}_{\mathrm{TX}} - \mathbf{I}_{\mathrm{EQ}}) / \mathbf{I}_{\mathrm{TX}}$ | De-emphasis (dB) |
|-----------|------------------------------------------------------------------------------------|------------------|
| 0000      | 1.00                                                                               | 0.00             |
| 0001      | 0.96                                                                               | -0.35            |
| 0010      | 0.92                                                                               | -0.72            |
| 0011      | 0.88                                                                               | -1.11            |
| 0100      | 0.84                                                                               | -1.51            |
| 0101      | 0.80                                                                               | -1.94            |
| 0110      | 0.76                                                                               | -2.38            |
| 0111      | 0.72                                                                               | -2.85            |
| 1000      | 0.68                                                                               | -3.35            |
| 1001      | 0.64                                                                               | -3.88            |
| 1010      | 0.60                                                                               | -4.44            |
| 1011      | 0.56                                                                               | -5.04            |
| 1100      | 0.52                                                                               | -5.68            |
| 1101      | 0.48                                                                               | -6.38            |
| 1110      | 0.44                                                                               | -7.13            |
| 1111      | 0.40                                                                               | -7.96            |

By default, the DEQ is set to "1000" to conform to the PCI Express specification, which calls for a de-emphasis level of between -3 dB and -4 dB.

In order to improve the data stream integrity across the channels, the receiver of each port of the Switch includes a reception equalizer to mitigate the effects of ISI. The reception equalizer is implemented as a selectable high-pass filter at the input node, and it is capable of removing as much as 0.4UI of ISI related jitter. The following table shows a simple guideline for selecting the appropriate value to adapt with different lengths or connector numbers in various applications.

**Table 5-4 Rx Equalizer Settings (RXEQCTL)** 

| RXEQCTL [1] | RXEQCTL [0] | Rx Eq Setting | Input Jitter   | Channel Length                  |
|-------------|-------------|---------------|----------------|---------------------------------|
| 0           | 0           | Max Rx Eq     | > 0.25 UI      | > 20" and two or more           |
|             |             |               |                | connectors                      |
| 0           | 1           | Min Rx Eq     | Between 0.1 UI | Between 8" and 20" and up to    |
|             |             | _             | and 0.25 UI    | two connectors                  |
| 1           | X           |               | < 0.1 UI       | 8" or less, up to one connector |





# 5.2 DATA LINK LAYER (DLL)

The Data Link Layer (DLL) provides a reliable data transmission between two PCI Express points. An ACK/NACK protocol is employed to guarantee the integrity of the packets delivered. Each Transaction Layer Packet (TLP) is protected by a 32-bit LCRC for error detection. The DLL receiver performs LCRC calculation to determine if the incoming packet is corrupted in the serial link. If an LCRC error is found, the DLL transmitter would issue a NACK data link layer packet (DLLP) to the opposite end to request a re-transmission, otherwise an ACK DLLP would be sent out to acknowledge on reception of a good TLP.

In the transmitter, a retry buffer is implemented to store the transmitted TLPs whose corresponding ACK/NACK DLLP have not been received yet. When an ACK is received, the TLPs with sequence number equals to and smaller than that carried in the ACK would be flushed out from the buffer. If a NACK is received or no ACK/NACK is returned from the link partner after the replay timer expires, then a replay mechanism built in DLL transmitter is triggered to re-transmit the corresponding packet that receives NACK or time-out and any other TLP transmitted after that packet.

Meanwhile, the DLL is also responsible for the initialization, updating, and monitoring of the flow-control credit. All of the flow control information is carried by DLLP to the other end of the link. Unlike TLP, DLLP is guarded by 16-bit CRC to detect if data corruption occurs.

In addition, the Media Access Control (MAC) block, which is consisted of LTSSM, multiple lanes deskew, scrambler/de-scrambler, clock correction from inserting skip order-set, and PIPE-related control/status circuits, is implemented to interface physical layer with data link layer.

## 5.3 TRANSACTION LAYER RECEIVE BLOCK (TLP DECAPSULATION)

The receiving end of the transaction layer performs header information retrieval and TC/VC mapping (see section 5.5), and it validates the correctness of the transaction type and format. If the TLP is found to contain illegal header or the indicated packet length mismatches with the actual packet length, then a Malformed TLP is reported as an error associated with the receiving port. To ensure end-to-end data integrity, a 32-bit ECRC is checked against the TLP at the receiver if the digest bit is set in header.

#### 5.4 ROUTING

The transaction layer implements three types of routing protocols: ID-based, address-based, and implicit routing. For configuration reads, configuration writes, transaction completion, and user-defined messages, the packets are routed by their destination ID constituted of bus number, device number, and function number. Address routing is employed to forward I/O or memory transactions to the destination port, which is located within the address range indicated by the address field carried in the packet header. The packet header indicates the packet types including memory read, memory write, IO read, IO write, Message Signaling Interrupt (MSI) and user-defined message. Implicit routing is mainly used to forward system message transactions such as virtual interrupt line, power management, and so on. The message type embedded in the packet header determines the routing mechanism.

If the incoming packet can not be forwarded to any other port due to a miss to hit the defined address range or targeted ID, this is considered as Unsupported Request (UR) packet, which is similar to a master abort event in PCI protocol.





## 5.5 TC/VC MAPPING

The 3-bit TC field defined in the header identifies the traffic class of the incoming packets. To enable the differential service, a TC/VC mapping table at destination port that is pre-programmed by system software or EEPROM pre-load is utilized to cast the TC labeled packets into the desired virtual channel. Note that all the traffic classes are mapped to VC0, since only VC0 is available on the Switch. After the TC/VC mapping, the receive block dispatches the incoming request, completion, or data into the VC0 queues.

#### 5.6 QUEUE

In PCI Express, it defines six different packet types to represent request, completion, and data. They are respectively Posted Request Header (PH), Posted Request Data payload (PD), Non-Posted Request Header (NPH), Non-Posted Data Payload (NPD), Completion Header (CPLH) and Completion Data payload (CPLD). Each packet with different type would be put into a separate queue in order to facilitate the following ordering processor. Since NPD usually contains one DW, it can be merged with the corresponding NPH into a common queue named NPHD.

#### 5.6.1 PH

PH queue provides TLP header spaces for posted memory writes and various message request headers. Each header space occupies sixteen bytes to accommodate 3 DW or 4 DW headers.

#### 5.6.2 PD

PD queue is used for storing posted request data. If the received TLP is of the posted request type and is determined to have payload coming with the header, the payload data would be put into PD queue.

## 5.6.3 NPHD

NPHD queue provides TLP header spaces for non-posted request packets, which include memory read, IO read, IO write, configuration read, and configuration write. Each header space takes twenty bytes to accommodate a 3-DW header, s 4-DW header, s 3-WD header with 1-DW data, and a 4-DW header with 1-DW data.

#### 5.6.4 CPLH

CPLH queue provides TLP header space for completion packets. Each header space takes twelve bytes to accommodate a 3-DW header. Please note that there is no 4-DW completion headers.

#### 5.6.5 CPLD

CPLD queue is used for storing completion data. If the received TLP is of the completion type and is determined to have payload coming with the header, the payload data would be put into CPLD queue.



### 5.7 TRANSACTION ORDERING

Within a VPPB, a set of ordering rules is defined to regulate the transactions on the PCI Express Switch including Memory, IO, Configuration and Messages, in order to avoid deadlocks and to support the Producer-Consumer model. The ordering rules defined in table 5-4 apply within a single Traffic Class (TC). There is no ordering requirement among transactions within different TC labels.

Table 5-4 Summary of PCI Express Ordering Rules

| Row Pass Column          | Posted<br>Request   | Read<br>Request  | Non-posted Write<br>Request | Read<br>Completion | Non-posted Write<br>Completion |
|--------------------------|---------------------|------------------|-----------------------------|--------------------|--------------------------------|
| Posted Request           | Yes/No <sup>1</sup> | Yes <sup>5</sup> | Yes <sup>5</sup>            | Yes <sup>5</sup>   | Yes <sup>5</sup>               |
| Read Request             | No <sup>2</sup>     | Yes              | Yes                         | Yes                | Yes                            |
| Non-posted Write Request | No <sup>2</sup>     | Yes              | Yes                         | Yes                | Yes                            |
| Read Completion          | Yes/No <sup>3</sup> | Yes              | Yes                         | Yes                | Yes                            |
| Non-Posted Write         | Yes <sup>4</sup>    | Yes              | Yes                         | Yes                | Yes                            |
| Completion               |                     |                  |                             |                    |                                |

- 1. When the Relaxed Ordering Attribute bit is cleared, the Posted Request transactions including memory write and message request must complete on the egress bus of VPPB in the order in which they are received on the ingress bus of VPPB. If the Relaxed Ordering Attribute bit is set, the Posted Request is permitted to pass over other Posted Requests occurring before it.
- 2. A Read Request transmitting in the same direction as a previously queued Posted Request transaction must push the posted write data ahead of it. The Posted Request transaction must complete on the egress bus before the Read Request can be attempted on the egress bus. The Read transaction can go to the same location as the Posted data. Therefore, if the Read transaction were to pass the Posted transaction, it would return stale data.
- 3. When the Relaxed Ordering Attribute bit is cleared, a Read completion must "pull" ahead of previously queued posted data transmitting in the same direction. In this case, the read data transmits in the same direction as the posted data, and the requestor of the read transaction is on the same side of the VPPB as the completer of the posted transaction. The posted transaction must deliver to the completer before the read data is returned to the requestor. If the Relaxed Ordering Attribute bit is set, then a read completion is permitted to pass a previously queued Memory Write or Message Request.
- 4. Non-Posted Write Completions are permitted to pass a previous Memory Write or Message Request transaction. Such transactions are actually transmitting in the opposite directions and hence have no ordering relationship.
- 5. Posted Request transactions must be given opportunities to pass Non-posted Read and Write Requests as well as Completions. Otherwise, deadlocks may occur when some older Bridges that do not support delayed transactions are mixed with PCIe Switch in the same system. A fairness algorithm is used to arbitrate between the Posted Write queue and the Non-posted transaction queue.

#### 5.8 PORT ARBITRATION

Among multiple ingress ports, the port arbitration built in the egress port determines which input traffic to be forwarded to the output port. The arbitration algorithm contains hardware fixed Round Robin, 128-phase Weighted Round-Robin and programmable 128-phase time-based WRR. The port arbitration is held within the same VC channel. Each port has port arbitration circuitries for traffic handling in VC0. At upstream port, in addition to the traffic from inter-port, the intra-port packet such as configurations completion would also join the arbitration loop to get the service in Virtual Channel 0.





## 5.9 FLOW CONTROL

PCI Express employs Credit-Based Flow Control mechanism to make buffer utilization more efficient. The transaction layer transmitter ensures that it does not transmit a TLP to an opposite receiver unless the receiver has enough buffer space to accept the TLP. The transaction layer receiver has the responsibility to advertise the free buffer space to an opposite transmitter to avoid packet stale. In this switch, each port has separate queues for different traffic types and the credits are on the fly sent to data link layer, which compares the current available credits with the monitored one and reports the updated credit to the counterpart. If no new credit is acquired, the credit reported is scheduled for every 30 us to prevent from link entering retrain. On the other hand, the receiver at each egress port gets the usable credits from the opposite end in a link. It would broadcast them to all the other ingress ports for gating the packet transmission.

## 5.10 TRANSATION LAYER TRANSMIT BLOCK (TLP ENCAPSULATION)

The transmit portion of transaction layer performs the following functions. They are to construct the all types of forwarded TLP generated from VC arbiter, respond with the completion packet when the local resource (i.e. configuration register) is accessed and regenerate the message that terminated at receiver to RC if acts as an upstream port.



## 6 EEPROM INTERFACE AND SYSTEM MANAGEMENT BUS

The EEPROM interface consists of two pins: EECLK (EEPROM clock output) and EEPD (EEPROM bidirectional serial data). The Switch may control an ISSI IS24C04 or compatible parts using into 512x8 bits. The EEPROM is used to initialize a number of registers before enumeration. This is accomplished after PRST# is deasserted, at which time the data from the EEPROM is loaded. The EEPROM interface is organized into a 16-bit base, and the Switch supplies a 7-bit EEPROM word address. The Switch does not control the EEPROM address input. It can only access the EEPROM with address input set to 0.

The System Management Bus interface consists of two pins: SMBCLK (System Management Bus Clock input) and SMBDATA (System Management Bus Data input/ output).

### 6.1 EEPROM INTERFACE

#### 6.1.1 AUTO MODE EERPOM ACCESS

The Switch may access the EEPROM in a WORD format by utilizing the auto mode through a hardware sequencer. The EEPROM start-control, address, and read/write commands can be accessed through the configuration register. Before each access, the software should check the Autoload Status bit before issuing the next start.

#### 6.1.2 EEPROM MODE AT RESET

During a reset, the Switch will automatically load the information/data from the EEPROM if the automatic load condition is met. The first offset in the EEPROM contains a signature. If the signature is recognized, the autoload initiates right after the reset.

During the autoload, the Bridge will read sequential words from the EEPROM and write to the appropriate registers. Before the Bridge registers can be accessed through the host, the autoload condition should be verified by reading bit [3] offset DCh (EEPROM Autoload Status). The host access is allowed only after the status of this bit is set to '0' which indicates that the autoload initialization sequence is complete.

### 6.1.3 EEPROM SPACE ADDRESS MAP

| 15 – 8                                       | 15 - 8 7 - 0                                    |     |  |
|----------------------------------------------|-------------------------------------------------|-----|--|
| EEPROM Sig                                   | EEPROM Signature (1516h)                        |     |  |
| Vend                                         | Vendor ID                                       |     |  |
| Devi                                         | ce ID                                           | 04h |  |
| Extended VC Count / Link Capability / Switch | h Mode Operation / Interrupt pin for Port 1 ~ 2 | 06h |  |
| Subsystem                                    | Vender ID                                       | 08h |  |
| Subsys                                       | stem ID                                         | 0Ah |  |
| Max_Payload_Size Support / ASPM Support      | rt / Role_Base Error Reporting / RefClk ppm     | 0Ch |  |
| Diffe                                        | erence                                          |     |  |
| Reserved                                     | Reserved Revision ID                            |     |  |
| NFTS / Scrar                                 | NFTS / Scramble for Port0                       |     |  |
| NFTS / Scrar                                 | NFTS / Scramble for Port1                       |     |  |
| NFTS / Scrar                                 | mble for Port2                                  | 14h |  |
| Rese                                         | 16h                                             |     |  |
| Rese                                         | 18h                                             |     |  |
| Rese                                         | 1Ah                                             |     |  |
| Rese                                         | erved                                           | 1Ch |  |



|                            |                                                                           | Datashe     |  |
|----------------------------|---------------------------------------------------------------------------|-------------|--|
| 15 – 8                     | 7 – 0                                                                     | BYTE OFFSET |  |
|                            | erved                                                                     | 1Eh         |  |
| TC/VC Map for Port 0 (VC0) | Slot Clock / LPVC Count / Port Num, Port 0                                | 20h         |  |
| TC/VC Map for Port 1(VC0)  | Slot Implemented / Slot Clock / LPVC Count<br>/ Port Num, Port 1          | 22h         |  |
| TC/VC Map for Port 2 (VC0) | Slot Implemented / Slot Clock / LPVC Count<br>/ Port Num, Port 2          | 24h         |  |
|                            | erved                                                                     | 26h         |  |
|                            | erved                                                                     | 28h         |  |
|                            | erved                                                                     | 2Ah         |  |
|                            | erved                                                                     | 2Ch<br>2Eh  |  |
|                            | Reserved<br>Reserved                                                      |             |  |
|                            | ty 0 for Port 1                                                           | 30h<br>32h  |  |
| Slot Capabili              | ty 0 for Port 2                                                           | 34h         |  |
|                            | erved                                                                     | 36h         |  |
|                            | erved                                                                     | 38h         |  |
|                            | erved                                                                     | 3Ah         |  |
|                            | erved                                                                     | 3Ch         |  |
|                            | erved                                                                     | 3Eh         |  |
|                            | erved                                                                     | 40h<br>42h  |  |
|                            | ty 1 for Port 1<br>ty 1 for Port 2                                        | 44h         |  |
|                            | erved                                                                     | 46h         |  |
|                            | erved                                                                     | 48h         |  |
|                            | erved                                                                     | 4Ah         |  |
|                            | erved                                                                     | 4Ch         |  |
| Rese                       | erved                                                                     | 4Eh         |  |
| PM Data for Port 0         | PM Capability for Port 0                                                  | 50h         |  |
| PM Data for Port 1         | PM Capability for Port 1                                                  | 52h         |  |
| PM Data for Port 2         | PM Capability for Port 2                                                  | 54h         |  |
|                            | erved                                                                     | 56h<br>58h  |  |
|                            | Reserved Reserved                                                         |             |  |
|                            | Reserved                                                                  |             |  |
|                            | erved                                                                     | 5Ch<br>5Eh  |  |
| Power Budgeting Capal      | 60h                                                                       |             |  |
|                            | Power Budgeting Capability Register for Port 1                            |             |  |
|                            | bility Register for Port 2                                                | 64h         |  |
|                            | erved                                                                     | 66h         |  |
|                            | erved                                                                     | 68h         |  |
|                            | erved                                                                     | 6Ah         |  |
|                            | erved                                                                     | 6Ch         |  |
|                            | Counter for Port 0                                                        | 6Eh<br>70h  |  |
|                            | Counter for Port 1                                                        | 72h         |  |
|                            | Counter for Port 2                                                        | 74h         |  |
|                            | erved                                                                     | 76h         |  |
| Rese                       | erved                                                                     | 78h         |  |
| Rese                       | erved                                                                     | 7Ah         |  |
|                            | erved                                                                     | 7Ch         |  |
|                            | erved                                                                     | 7Eh         |  |
|                            | ncy Timer for Port 0                                                      | 80h<br>82h  |  |
|                            | Acknowledge Latency Timer for Port 1 Acknowledge Latency Timer for Port 2 |             |  |
|                            | erved                                                                     | 84h<br>86h  |  |
|                            | erved                                                                     | 88h         |  |
|                            | erved                                                                     | 8Ah         |  |
|                            | erved                                                                     | 8Ch         |  |
|                            | erved                                                                     | 8Eh         |  |
| PHY Parame                 | eter for Port 0                                                           | 90h         |  |
| PHY Parame                 |                                                                           | 92h         |  |
| PHY Parame                 | eter for Port 2                                                           | 94h         |  |



| 15 – 8                                          | 7 – 0                                           | BYTE OFFSET |  |
|-------------------------------------------------|-------------------------------------------------|-------------|--|
| Rese                                            | Reserved                                        |             |  |
| Rese                                            | erved                                           | 98h         |  |
| Rese                                            | erved                                           | 9Ah         |  |
| Rese                                            | erved                                           | 9Ch         |  |
| Rese                                            | Reserved                                        |             |  |
| Reserved                                        | Reserved PM Control Para/Rx Polarity for Port 0 |             |  |
| Reserved                                        | PM Control Para/Rx Polarity for Port 1          | A2h         |  |
| Reserved PM Control Para/Rx Polarity for Port 2 |                                                 | A4h         |  |
| Rese                                            | erved                                           | A6h         |  |

## 6.1.4 MAPPING EEPROM CONTENTS TO CONFIGURATION REGISTERS

| ADDRESS | PCI CFG OFFSET                | DESCRIPTION                                                                                         |
|---------|-------------------------------|-----------------------------------------------------------------------------------------------------|
| 00h     | T CI CI OFFSEI                | EEPROM signature – 1516h                                                                            |
| 02h     | 00h ~ 01h                     | Vendor ID                                                                                           |
| 04h     | $02h \sim 03h$                | Device ID                                                                                           |
| 06h     | 144h (Port 0~2)               | Extended VC Count for Port 0 ~ 2                                                                    |
| UOII    | 144h (Folt 0~2)               | Bit [0]: It represents the supported VC count other than the                                        |
|         | 14411. Bit [0]                | default VC                                                                                          |
|         |                               | default vC                                                                                          |
|         | ECh (Port 0~2)                | Link Capability for Port 0 ~ 2                                                                      |
|         | ECh: Bit [14:12]              | Bit [3:1]: It represents L0s Exit Latency for all ports                                             |
|         | ECh: Bit [17:15]              | Bit [6:4]: It represents L1 Exit Latency for all ports                                              |
|         | Len. Bit [17:15]              | Bit [0.4]. It represents by Exit Eutency for all ports                                              |
|         | B4h (Port 0~2)                | Switch Mode Operation for Port 0                                                                    |
|         | B4h:Bit [5]                   | Bit [8]: no ordering on packets for different egress port mode                                      |
|         | Bit [6]                       | Bit [9]: no ordering on different tag of completion mode                                            |
|         | Bit [0]                       | ■ Bit [10]: Store and Forward                                                                       |
|         | Bit [2:1]                     | ■ Bit [12:11]: Cut-through Threshold                                                                |
|         | Bit [3]                       | ■ Bit [13] : Port arbitrator Mode                                                                   |
|         | Bit [4]                       | ■ Bit [14]: Credit Update Mode                                                                      |
|         |                               |                                                                                                     |
|         | 3Ch (Port 1~2)                | Interrupt pin for Port 1 ~ 2                                                                        |
|         | 3Ch: Bit [8]]                 | <ul> <li>Bit [15]: Set when INTA is requested for interrupt resource</li> </ul>                     |
| 08h     | C4h: Bit [15:0]               | Subsystem Vender ID                                                                                 |
| 0Ah     | C4h: Bit [31:16]              | Subsystem ID                                                                                        |
| 0Ch     | E4h(Port 0~2)                 | Max_Payload_Size Support for Port 0 ~ 2                                                             |
|         | E4h: Bit 0                    | <ul> <li>Bit [0]: Indicated the maximum payload size that the device can</li> </ul>                 |
|         |                               | support for the TLP                                                                                 |
|         |                               |                                                                                                     |
|         | ECh(Port 0~2)                 | ASPM Support for Port 0 ~ 2                                                                         |
|         | ECh: Bit[11:10]               | Bit [2:1]: Indicate the level of ASPM supported on the PCIe link                                    |
|         | E4h(Bort 0, 2)                | D-1- D F D                                                                                          |
|         | E4h(Port 0~2)<br>E4h: Bit[15] | Role_Base Error Reporting for Port 0 ~ 2  Bit [3]: Indicate implement the role-base error reporting |
|         | E411. Bit[13]                 | - Bit [5] . Indicate implement the fole-base error reporting                                        |
|         | B0h(port 0~2)                 | MSI Capability Disable for Port 0~2                                                                 |
|         | B0h : Bit [14]                | Bit [4]: Disable MSI capability                                                                     |
|         |                               |                                                                                                     |
|         | B0h(port 0~2)                 | AER Capability Disable for Port 0~2                                                                 |
|         | B0h : Bit [15]                | ■ Bit [5]: Disable AER capability                                                                   |
|         |                               |                                                                                                     |
|         | B4h(port 0~2)                 | Compliance Pattern Parity Control Disable for Port 0~2                                              |
|         | B4h : Bit [15]                | <ul><li>Bit [6]: Disable compliance pattern parity</li></ul>                                        |
|         |                               |                                                                                                     |
|         | B0h(port 0~2)                 | Power Management Capability Disable for Port 0~2                                                    |
|         | B0h : Bit [13]                | <ul> <li>Bit [7]: Disable Power Management Capability</li> </ul>                                    |
|         | DAh (Dort 0, 2)               | Ondoning Fragon for Port 0, 2                                                                       |
|         | B4h(Port 0~2)                 | Ordering Frozen for Port 0~2                                                                        |
|         | B4h: Bit [7]                  | <ul> <li>Bit [10]: Freeze the ordering feature</li> </ul>                                           |
|         | BCh(Port 0~2)                 | TX SOF Latency Mode for Port 0~2                                                                    |



|         |                                   | Datashe                                                                                                                                               |
|---------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDRESS | PCI CFG OFFSET                    | DESCRIPTION                                                                                                                                           |
|         | BCh: Bit[0]                       | Bit [11]: Set to zero to shorten latency                                                                                                              |
|         | ECh(+0, 2)                        | Committee Design Complete Facilities For the for Design 2                                                                                             |
|         | ECh(port0~2)<br>ECh : Bit [19]    | Surprise Down Capability Enable for for Port 0~2  Bit [12]: Enable Surprise Down Capability                                                           |
|         | ECII . Bit [19]                   | - Bit [12]. Enable Sulprise Down Capability                                                                                                           |
|         | BCh(Port 0~2)                     | Power Management's Data Select Register R/W Capability for Port 0~2                                                                                   |
|         | BCh: Bit[1]                       | Bit [13]: Enable Data Select Register R/W                                                                                                             |
|         | Dem Bu(1)                         | Dit [13]. Dimote Dum person register to w                                                                                                             |
|         | BCh(Port 0~2)                     | Flow Control Update Type for Port 0~2                                                                                                                 |
|         | BCh: Bit[2]                       | <ul> <li>Bit [14]: Select Flow Control Update Type</li> </ul>                                                                                         |
|         |                                   |                                                                                                                                                       |
|         | BCh(Port 0~2)                     | 4KB Boundary Check Enable                                                                                                                             |
|         | BCh: Bit[3]                       | Bit [15]: Enable 4KB Boundary Check                                                                                                                   |
| 0Eh     | 08h: Bit[7:0]                     | Revision ID                                                                                                                                           |
|         |                                   | Bit [7:0]: Indicates the Revision ID of chip.                                                                                                         |
| 10h     | B8h (port 0)                      | FTS Number for Port 0                                                                                                                                 |
|         | B8h : Bit[7:0]                    | Bit [7:0]: FTS number at receiver side                                                                                                                |
|         | A 01 (D 4 0)                      | D COIL D'CC C D 4 A                                                                                                                                   |
|         | A8h(Port 0)                       | RefClk ppm Difference for Port 0                                                                                                                      |
|         | A8h: Bit [14:13]                  | <ul> <li>Bit [9:8]: It represents RefClk ppm difference between the two<br/>ends in one link; 00: 0 ppm, 01: 100 ppm, 10: 200 ppm, 11: 300</li> </ul> |
|         |                                   | ррт                                                                                                                                                   |
|         |                                   | ppiii                                                                                                                                                 |
|         | B8h (port0)                       | Scrambler Control for Port 0                                                                                                                          |
|         | B8h : Bit[11:10]                  | Bit [11:10]: scrambler control                                                                                                                        |
|         | B8h : Bit[12]                     | ■ Bit [12]: L0s                                                                                                                                       |
| 12h     | B8h (port 1)                      | FTS Number for Port 1                                                                                                                                 |
|         | B8h : Bit[7:0]                    | <ul> <li>Bit [7:0]: FTS number at receiver side</li> </ul>                                                                                            |
|         |                                   |                                                                                                                                                       |
|         | A8h(Port 1)                       | RefClk ppm Difference for Port 1                                                                                                                      |
|         | A8h: Bit [14:13]                  | <ul> <li>Bit [9:8]: It represents RefClk ppm difference between the two</li> </ul>                                                                    |
|         |                                   | ends in one link; 00: 0 ppm, 01: 100 ppm, 10: 200 ppm, 11: 300                                                                                        |
|         |                                   | ppm                                                                                                                                                   |
|         | D01 ( (1)                         |                                                                                                                                                       |
|         | B8h (port1)                       | Scrambler Control for Port 1                                                                                                                          |
|         | B8h : Bit[11:10]<br>B8h : Bit[12] | Bit [11:10]: scrambler control Bit [12]: L0s                                                                                                          |
| 14h     | B8h (port 2)                      | FTS Number for Port 2                                                                                                                                 |
| 1711    | B8h : Bit[7:0]                    | Bit [7:0]: FTS number at receiver side                                                                                                                |
|         | Boil : Bit[7.0]                   | - Bit [7.0]. I 13 humber at receiver side                                                                                                             |
|         | A8h(Port 2)                       | RefClk ppm Difference for Port 2                                                                                                                      |
|         | A8h: Bit [14:13]                  | Bit [9:8]: It represents RefClk ppm difference between the two                                                                                        |
|         |                                   | ends in one link; 00: 0 ppm, 01: 100 ppm, 10: 200 ppm, 11: 300                                                                                        |
|         |                                   | ppm                                                                                                                                                   |
|         |                                   |                                                                                                                                                       |
|         | B8h (port2)                       | Scrambler Control for Port 2                                                                                                                          |
|         | B8h : Bit[11:10]                  | Bit [11:10]: scrambler control                                                                                                                        |
| 201     | B8h : Bit[12]                     | • Bit [12]: L0s                                                                                                                                       |
| 20h     | F0h (Port 0)                      | Slot Clock Configuration for Port 0                                                                                                                   |
|         | F0h: Bit [28]                     | Bit [1]: When set, the component uses the clock provided on the                                                                                       |
|         |                                   | connector                                                                                                                                             |
|         | 80h (Port 0)                      | Device specific Initialization for Port 0                                                                                                             |
|         | 80h: Bit[21]                      | Bit [2]: When set, the DSI is required                                                                                                                |
|         | 50n. Diq21]                       | Dit [2]. When set, the DSI is required                                                                                                                |
|         | ECh (Port 0)                      | Port Number for Port 0                                                                                                                                |
|         | ECh: Bit [25:24]                  | Bit [5:4]: It represents the logic port numbering for physical port                                                                                   |
|         |                                   | 0                                                                                                                                                     |
|         |                                   |                                                                                                                                                       |
|         | 84h (Port 0)                      | PMCSR Data Scale for Port 0                                                                                                                           |
|         | 84h: Bit [14:13]                  | Bit [7:6]: It represents the PMCSR Data Scale for physical port 0                                                                                     |
|         | 154h (Port 0)                     | VC0 TC/VC Map for Port 0                                                                                                                              |
|         | 154h: Bit [7:1]                   | Bit [15:9]: When set, it indicates the corresponding TC is                                                                                            |
|         |                                   | mapped into VC0                                                                                                                                       |