Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # PI7C9X440SL PCI EXPRESS TO USB 2.0 HOST CONTROLLER DATASHEET REVISION 3 January 2018 1545 Barber Lane Milpitas, CA 95035 Telephone: 408-232-9100 FAX: 408-434-1040 **Internet:** http://www.diodes.com #### **IMPORTANT NOTICE** DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION). Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages. Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel. Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application. Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated. #### LIFE SUPPORT Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein: - A. Life support devices or systems are devices or systems which: - 1. are intended to implant into the body, or - 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user. - B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness. Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems. Copyright © 2016, Diodes Incorporated www.diodes.com # **REVISION HISTORY** | Date | Revision Number | Description | | |----------|-----------------|---------------------------------------------------------------------------------------------------|--| | 06/30/09 | 0.2 | Preliminary datasheet | | | 10/20/09 | 0.3 | Added Section 6 EEPROM Interface and System Management Bus | | | | | Added Section 7 Register Description | | | | | Updated Table 11-3 DC Electrical Characteristics | | | 06/18/10 | 0.4 | Updated Section 6.1.3 EEPROM Space Address Map and 6.1.4 Mapping EEPROM Contents to | | | | | Configuration Registers (Offset – C0h Physical Layer Control 3) | | | | | Updated Section 7.2 PCI Express Configuration Registers (Offset – C0h, C4h, C8h) | | | | | Added Section 14 Recommended Components | | | 06/23/10 | 0.5 | Updated Section 3 Pin Definition and Section 4 Pin Assignments (VDDCAUX to ADDC, VAUX to | | | | | VDDR) | | | | | Updated Figure 12-1 Package outline drawing | | | 08/27/10 | 0.6 | Updated Section 1 Features (Industrial Temperature Range) | | | | | Updated Section 3.3 USB Interface Signals (OCI and POE pins) | | | | | Updated Section 3.5 Miscellaneous Signals (NC pins) | | | | | Updated Section 13 Ordering Information (Industrial Temperature Range) | | | | | Updated Table 11-1 (Ambient Temperature with power applied) | | | 11/18/10 | 0.7 | Updated Section 3.3 USB Interface Signals (PME_L pin) | | | | | Updated Section 3.5 Miscellaneous Signals (MAIN_DETECT, GPIO and SMBCLK pins) | | | | | Corrected Section 4.1 Pin List (Pin 30) | | | | | Updated Section 6.1.4 Mapping EEPROM Contents to Configuration Registers (24h, 3Eh) | | | | | Updated Section 7.3.17 Serial Bus Release Number Register and 7.3.18 Miscellaneous Register | | | 12/23/10 | 0.8 | Updated 7.3.10 Base Address Register 0, 7.3.11 Base Address Register 0, 7.3.17 Serial Bus Release | | | | | Number Register, 7.3.18 Frame Length Adjustment Register, 7.3.19 Port Wake Capability Register, | | | | | 7.3.22 Power Management Data Register, 7.3.27 Message Signaled Interrupt Capability ID Register, | | | | | 7.3.29 Message Control Register, 7.3.30 Message Address Register, 7.3.31 Message Data Register, | | | | | 7.3.40 Device Control Register, 7.3.42 Link Capabilities Register, 7.3.43 Link Control Register | | | 04/29/11 | 1.0 | Updated Table 9-3 JTAG boundary scan register definition | | | | | Updated 7.3.24 Power Management Data Register (bit 15) | | | | | Production PI7X9X440SL datasheet revision 1.0 released | | | 06/10/11 | 1.1 | Updated Section 8.2 USB Interface | | | | | Updated Section 10.1 Express Power States | | | | | Updated Section 11.3 DC Specification | | | 07/15/11 | 1.2 | Update Section 7.2.46, 7.2.53. 7.2.55. 7.2.57, 7.2.58 and 7.3.40. | | | 11/07/11 | 1.3 | Added Table 8.2 Input Clock Requirements for USB Interface | | | 11/23/11 | 1.4 | Added Table 11-4 DC electrical characteristics for Digital I/O | | | | | Updated Table 11-7 USB Interface Characteristics | | | 02/13/11 | 1.5 | Updated Section 5.1.1.3 Receiver Equalization | | | | | Updated Section 5.1.1.6 Driver Amplitude | | | | | Updated Section 7.2.53 Physical Layer Control 0 - Offset B4h (Upstream Port) | | | | | Updated Section 7.2.55 Physical Layer Control 0 - Offset B4h (Downstream Port) | | | 08/13/13 | 1.6 | Updated Section 1 Features (Power Dissipation) | | | | | Updated Section 3.5 Miscellaneous Signals (GPIO) | | | | | Updated Section 11.2 Power Consumption | | | 09/25/13 | 1.7 | Updated Section 3.6 Power Pins (Added pin 129 to VSS) | | | | | Updated Section 4.1 Pin Assignments (Added pin 129) | | | 01/05/16 | 1.8 | Updated Section 13 Ordering Information | | | 01/17/17 | 1.9 | Updated Table 11-4 DC Electrical Characteristics for Digital I/O | | | | | Updated Logo | | | | | Updated Section 11.1 Absolute Maximum Ratings | | | | | Added Section 11.2 Operating Ambient Temperature | | | 03/22/17 | 2.0 | Updated Section 3.4 JTAG Boundary Scan Signals | | | 0314411 | 2.0 | Updated Figure 12-1 Package Outline Drawing | | | | | Updated Section 11.1 Absolute Maximum Ratings | | | | | Remove Section 14 Recommended Components | | | 01/11/18 | 3 | Remove Section 14 Recommended Components Revision numbering system changed to whole number | | | 01/11/18 | 3 | | | | | | Updated Section 13 Ordering Information | | | | | Added Figure 12-2 Part Marking | | # TABLE OF CONTENTS | 1 | FEATUI | RES | 1 | |---|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | 2 | GENER | AL DESCRIPTION | 1 | | | | | | | 3 | PIN DEI | FINITION | 1 | | | | NAL TYPES | | | | 3.2 PCI | EXPRESS INTERFACE SIGNALS | 13 | | | | B INTERFACE SIGNALS | | | | | AG BOUNDARY SCAN SIGNALS | | | | 3.5 MIS | SCELLANEOUS SIGNALS | 15 | | | 3.6 PO | WER PINS | 15 | | 4 | | SIGNMENTS | | | 4 | | LIST OF 128-PIN LQFP | | | | | | | | 5 | FUNCT | IONAL DESCRIPTION | 1 | | | 5.1 PCI | EXPRESS INTERFACE FUNCTIONALITIES | | | | 5.1.1 | PHYSICAL LAYER CIRCUIT | | | | 5.1.1.1 | TESCH CENTER TO THE CONTROL OF C | | | | 5.1.1.2 | | | | | 5.1.1.3 | | | | | 5.1.1.4 | | | | | 5.1.1.5<br>5.1.1.6 | | | | | 5.1.1.0 | | | | | 5.1.1.8 | | | | | 5.1.2 | DATA LINK LAYER (DLL). | | | | 5.1.3 | TRANSACTION LAYER RECEIVE BLOCK (TLP DECAPSULATION) | | | | 5.1.4 | ROUTING | | | | 5.1.5 | TC/VC MAPPING | | | | 5.1.6 | QUEUE | | | | 5.1.6.1 | ~ | | | | 5.1.6.2 | | | | | 5.1.6.3 | | | | | 5.1.6.4 | | | | | 5.1.6.5 | CPLD | 23 | | | 5.1.7 | TRANSACTION ORDERING | | | | 5.1.8 | FLOW CONTROL | | | | 5.1.9 | TRANSATION LAYER TRANSMIT BLOCK (TLP ENCAPSULATION) | | | | 5.2 US | B HOST CONTROLLER FUNCTIONALITIES | 25 | | | 5.2.1 | OHCI HOST CONTROLLER | 25 | | | 5.2.1.1 | | | | | 5.2.2 | EHCI HOST CONTROLLER | 25 | | | 5.2.3 | PHYSICAL LAYER CIRCUIT | 2 <i>6</i> | | | 5.2.3.1 | | | | | 5.2.3.2 | | | | | 5.2.3.3 | | | | | 5.2.3.4 | | | | | 5.2.3.5 | | | | | 5.2.3.6 | | | | | 5.2.3.7<br>5.2.3.8 | | | | | 5.2.3.8<br>5.2.3.9 | | | | | 5.2.3.9 | | | | | 0.2.3.1 | v 110 211 111 111 111 1010 | ر سے ۲۰۰۰، | | 6 | EEPRO1 | M INTERFACE AND SYSTEM MANAGEMENT BUS | 30 | |---|------------------|-------------------------------------------------------------------------------|----| | | 6.1 EEI | PROM INTERFACE | 30 | | | 6.1.1 | AUTO MODE EERPOM ACCESS | | | | 6.1.2 | EEPROM MODE AT RESET | | | | 6.1.3 | EEPROM SPACE ADDRESS MAP | | | | 6.1.4 | MAPPING EEPROM CONTENTS TO CONFIGURATION REGISTERS | | | | | Bus INTERFACE | | | 7 | | ER DESCRIPTION | | | • | | | | | | 7.1 RE | GISTER TYPESEXPRESS CONFIGURATION REGISTERS | 42 | | | | | | | | 7.2.1 | VENDOR ID REGISTER – OFFSET 00h | | | | 7.2.2 | DEVICE ID REGISTER - OFFSET 00h | | | | 7.2.3 | COMMAND REGISTER - OFFSET 04h | | | | 7.2.4 | PRIMARY STATUS REGISTER – OFFSET 04h | | | | 7.2.5 | REVISION ID REGISTER – OFFSET 08h | | | | 7.2.6 | CLASS CODE REGISTER - OFFSET 08h | | | | 7.2.7 | CACHE LINE REGISTER – OFFSET OCH | | | | 7.2.8 | PRIMARY LATENCY TIMER REGISTER - OFFSET OCH | | | | 7.2.9 | HEADER TYPE REGISTER – OFFSET 0Ch<br>PRIMARY BUS NUMBER REGISTER – OFFSET 18h | | | | 7.2.10<br>7.2.11 | SECONDARY BUS NUMBER REGISTER – OFFSET 18h | | | | 7.2.11 | SUBORDINATE BUS NUMBER REGISTER – OFFSET 18h | | | | 7.2.12 | SECONDARY LATENCY TIMER REGISTER – OFFSET 18h | | | | 7.2.13<br>7.2.14 | I/O BASE ADDRESS REGISTER – OFFSET 1Ch | | | | 7.2.14 | I/O LIMIT ADDRESS REGISTER – OFFSET 1Ch | | | | 7.2.15 | SECONDARY STATUS REGISTER – OFFSET 1Ch | | | | 7.2.17 | MEMORY BASE ADDRESS REGISTER – OFFSET 20h | | | | 7.2.17 | MEMORY LIMIT ADDRESS REGISTER – OFFSET 20h | | | | 7.2.19 | PREFETCHABLE MEMORY BASE ADDRESS REGISTER – OFFSET 24h | | | | 7.2.20 | PREFETCHABLE MEMORY LIMIT ADDRESS REGISTER - OFFSET 24h | | | | 7.2.21 | PREFETCHABLE MEMORY BASE ADDRESS UPPER 32-BITS REGISTER – OFFSET 28h | | | | 7.2.22 | PREFETCHABLE MEMORY LIMIT ADDRESS UPPER 32-BITS REGISTER – OFFSET 2Ch | | | | 7.2.23 | I/O BASE ADDRESS UPPER 16-BITS REGISTER – OFFSET 30h | | | | 7.2.24 | I/O LIMIT ADDRESS UPPER 16-BITS REGISTER – OFFSET 30h | | | | 7.2.25 | CAPABILITY POINTER REGISTER – OFFSET 34h | | | | 7.2.26 | INTERRUPT LINE REGISTER – OFFSET 3Ch | | | | 7.2.27 | INTERRUPT PIN REGISTER – OFFSET 3Ch | | | | 7.2.28 | BRIDGE CONTROL REGISTER – OFFSET 3Ch | 50 | | | 7.2.29 | POWER MANAGEMENT CAPABILITY ID REGISTER – OFFSET 80h | 50 | | | 7.2.30 | NEXT ITEM POINTER REGISTER – OFFSET 80h | 51 | | | 7.2.31 | POWER MANAGEMENT CAPABILITIES REGISTER – OFFSET 80h | | | | 7.2.32 | POWER MANAGEMENT DATA REGISTER – OFFSET 84h | 51 | | | 7.2.33 | PPB SUPPORT EXTENSIONS – OFFSET 84h | 52 | | | 7.2.34 | DATA REGISTER – OFFSET 84h | 52 | | | 7.2.35 | MSI CAPABILITY ID REGISTER – OFFSET 8Ch (Downstream Port Only) | 52 | | | 7.2.36 | NEXT ITEM POINTER REGISTER – OFFSET 8Ch (Downstream Port Only) | 52 | | | 7.2.37 | MESSAGE CONTROL REGISTER – OFFSET 8Ch (Downstream Port Only) | 52 | | | 7.2.38 | MESSAGE ADDRESS REGISTER – OFFSET 90h (Downstream Port Only) | 52 | | | 7.2.39 | MESSAGE UPPER ADDRESS REGISTER - OFFSET 94h (Downstream Port Only) | 53 | | | 7.2.40 | MESSAGE DATA REGISTER – OFFSET 98h (Downstream Port Only) | 53 | | | 7.2.41 | VPD CAPABILITY ID REGISTER – OFFSET 9Ch (Upstream Port Only) | 53 | | | 7.2.42 | NEXT ITEM POINTER REGISTER – OFFSET 9Ch (Upstream Port Only) | 53 | | | 7.2.43 | VPD REGISTER – OFFSET 9Ch (Upstream Port Only) | 53 | | 7.2.44 | VPD DATA REGISTER – OFFSET A0h (Upstream Port Only) | | |--------|-------------------------------------------------------------------------------|------------| | 7.2.45 | VENDOR SPECIFIC CAPABILITY ID REGISTER – OFFSET A4h | | | 7.2.46 | NEXT ITEM POINTER REGISTER – OFFSET A4h | | | 7.2.47 | LENGTH REGISTER – OFFSET A4h | | | 7.2.48 | XPIP CSR0 – OFFSET A8h (Test Purpose Only) | 54 | | 7.2.49 | XPIP CSR1 – OFFSET ACh (Test Purpose Only) | 54 | | 7.2.50 | REPLAY TIME-OUT COUNTER - OFFSET B0h (Upstream Port) | 54 | | 7.2.51 | ACKNOWLEDGE LATENCY TIMER – OFFSET BOh | | | 7.2.52 | SWITCH OPERATION MODE – OFFSET B4h (Upstream Port) | | | 7.2.53 | PHYSICAL LAYER CONTROL 0 – OFFSET B4h (Upstream Port) | | | 7.2.54 | SWITCH OPERATION MODE – OFFSET B4h (Downstream Port) | | | 7.2.55 | PHYSICAL LAYER CONTROL 0 – OFFSET B4h (Downstream Port) | | | 7.2.56 | XPIP CSR2 / TL CSR – OFFSET B8h (Test Purpose Only) | | | 7.2.57 | PHYSICAL LAYER CONTROL 1 – OFFSET B8h (Test Purpose Only) | 57 | | 7.2.58 | PHYSCIAL LAYER CONTROL 2 – OFFSET BCh | 57 | | 7.2.59 | PHYSICAL LAYER CONTROL 3 REGISTER – OFFSET COh | | | 7.2.60 | SSID/SSVID CAPABILITY ID REGISTER – OFFSET C4h | | | 7.2.61 | NEXT ITEM POINTER REGISTER – OFFSET C4h | | | 7.2.62 | SUBSYSTEM VENDOR ID REGISTER – OFFSET C8h | | | 7.2.63 | SUBSYSTEM ID REGISTER – OFFSET C8h | | | 7.2.64 | GPIO CONTROL REGISTER – OFFSET O8h (Upstream Port Only) | | | 7.2.65 | EEPROM CONTROL REGISTER – OFFSET Den (Opstream Fort Only) | | | 7.2.66 | | | | | EEPROM ADDRESS REGISTER - OFFSET DCh (Upstream Port Only) | 00 | | 7.2.67 | EEPROM DATA REGISTER – OFFSET DCh (Upstream Port Only) | | | 7.2.68 | PCI EXPRESS CAPABILITY ID REGISTER – OFFSET E0h | | | 7.2.69 | NEXT ITEM POINTER REGISTER – OFFSET E0h | | | 7.2.70 | PCI EXPRESS CAPABILITIES REGISTER - OFFSET E0h | | | 7.2.71 | DEVICE CAPABILITIES REGISTER – OFFSET E4h | | | 7.2.72 | DEVICE CONTROL REGISTER – OFFSET E8h | | | 7.2.73 | DEVICE STATUS REGISTER – OFFSET E8h | | | 7.2.74 | LINK CAPABILITIES REGISTER – OFFSET ECh | | | 7.2.75 | LINK CONTROL REGISTER – OFFSET F0h | | | 7.2.76 | LINK STATUS REGISTER – OFFSET F0h | | | 7.2.77 | SLOT CAPABILITIES REGISTER (Downstream Port Only) – OFFSET F4h | | | 7.2.78 | SLOT CONTROL REGISTER (Downstream Port Only) – OFFSET F8h | | | 7.2.79 | SLOT STATUS REGISTER (Downstream Port Only) – OFFSET F8h | | | 7.2.80 | PCI EXPRESS ADVANCED ERROR REPORTING CAPABILITY ID REGISTER – OFFSET 10 | )0h.68 | | 7.2.81 | CAPABILITY VERSION – OFFSET 100h | | | 7.2.82 | NEXT ITEM POINTER REGISTER – OFFSET 100h | <i>6</i> 8 | | 7.2.83 | UNCORRECTABLE ERROR STATUS REGISTER – OFFSET 104h | <i>6</i> 8 | | 7.2.84 | UNCORRECTABLE ERROR MASK REGISTER – OFFSET 108h | 69 | | 7.2.85 | UNCORRECTABLE ERROR SEVERITY REGISTER – OFFSET 10Ch | 70 | | 7.2.86 | CORRECTABLE ERROR STATUS REGISTER – OFFSET 110 h | 71 | | 7.2.87 | CORRECTABLE ERROR MASK REGISTER – OFFSET 114 h | 71 | | 7.2.88 | ADVANCE ERROR CAPABILITIES AND CONTROL REGISTER – OFFSET 118h | 72 | | 7.2.89 | HEADER LOG REGISTER – OFFSET From 11Ch to 128h | | | 7.2.90 | PCI EXPRESS VIRTUAL CHANNEL CAPABILITY ID REGISTER – OFFSET 140h (Upstream 72 | | | 7201 | <i>,</i> = | 72 | | 7.2.91 | CAPABILITY VERSION – OFFSET 140h (Upstream Only) | | | 7.2.92 | NEXT ITEM POINTER REGISTER - OFFSET 140h (Upstream Only) | | | 7.2.93 | PORT VC CAPABILITY REGISTER 1 – OFFSET 144h (Upstream Only) | | | 7.2.94 | PORT VC CAPABILITY REGISTER 2 – OFFSET 148h (Upstream Only) | | | 7.2.95 | PORT VC CONTROL REGISTER – OFFSET 14Ch (Upstream Only) | | | 7.2.96 | PORT VC STATUS REGISTER - OFFSET 14Ch (Upstream Only) | | | 7.2.97 | VC RESOURCE CAPABILITY REGISTER (0) – OFFSET 150h (Upstream Only) | 74 | | 7.2.98 | VC RESOURCE CONTROL REGISTER (0) – OFFSET 154h (Upstream Only) | | |------------------|--------------------------------------------------------------------------------|----| | 7.2.99 | VC RESOURCE STATUS REGISTER (0) – OFFSET 158h (Upstream Only) | | | 7.2.100 | PORT ARBITRATION TABLE REGISTER (0) – OFFSET 180h-1BCh (Upstream Only) | 75 | | 7.2.101 | PCI EXPRESS POWER BUDGETING CAPABILITY ID REGISTER – OFFSET 20Ch | | | 7.2.102 | CAPABILITY VERSION – OFFSET 20Ch | 76 | | 7.2.103 | NEXT ITEM POINTER REGISTER – OFFSET 20Ch | 76 | | 7.2.104 | DATA SELECT REGISTER – OFFSET 210h | 76 | | 7.2.105 | POWER BUDGETING DATA REGISTER – OFFSET 214h | 76 | | 7.2.106 | POWER BUDGET CAPABILITY REGISTER – OFFSET 218h | 77 | | 7.3 USI | B DEVICE CONFIGURATION REGISTERS (FUNC0/FUNC1/FUNC2) | 78 | | 7.3.1 | VENDOR ID REGISTER – OFFSET 00h | | | 7.3.2 | DEVICE ID REGISTER – OFFSET 00h | | | 7.3.3 | COMMAND REGISTER – OFFSET 04h | | | 7.3.4 | STATUS REGISTER – OFFSET 04h | | | 7.3.5 | REVISION ID REGISTER – OFFSET 08h | | | 7.3.6 | CLASS CODE REGISTER – OFFSET 08h | | | 7.3.7 | CACHE LINE REGISTER – OFFSET OCh | | | 7.3.8 | MASTER LATENCY TIMER REGISTER – OFFSET 0Ch | | | 7.3.9 | HEADER TYPE REGISTER – OFFSET OCh | | | 7.3.10 | BASE ADDRESS REGISTER 0 – OFFSET 10h (Func 0 and Func 1) | | | 7.3.11 | BASE ADDRESS REGISTER 0 – OFFSET 10h (Func 2 Only) | | | 7.3.12 | SUBSYSTEM VENDOR REGISTER – OFFSET 2Ch | | | 7.3.13 | SUBSYSTEM ID REGISTER – OFFSET 2Ch | | | 7.3.14 | CAPABILITIES POINTER REGISTER – OFFSET 34h | | | 7.3.14 | INTERRUPT LINE REGISTER – OFFSET 3Ch | | | 7.3.16 | INTERRUPT PIN REGISTER – OFFSET 3Ch | | | 7.3.17 | SERIAL BUS RELEASE NUMBER REGISTER – OFFSET 60h (Func 2 Only) | | | 7.3.17<br>7.3.18 | FRAME LENGTH ADJUSTMENT REGISTER – OFFSET 60h (Func 2 Only) | | | 7.3.16<br>7.3.19 | PORT WAKE CAPABILITY REGISTER – OFFSET 60h (Func 2 Only) | 02 | | 7.3.19 | MISCELLANEOUS REGISTER – OFFSET 68h (Func 2 Only) | 02 | | 7.3.21 | POWER MANAGEMENT CAPABILITY ID REGISTER – OFFSET 80h | 02 | | 7.3.21 | NEXT ITEM POINTER REGISTER – OFFSET 80h | | | 7.3.23 | POWER MANAGEMENT CAPABILITIES REGISTER – OFFSET 80h | 0 | | 7.3.23<br>7.3.24 | POWER MANAGEMENT CAFABILITIES REGISTER – OFFSET 80h | | | | PPB SUPPORT EXTENSIONS – OFFSET 84h | | | 7.3.25 | PM DATA REGISTER – OFFSET 84h | | | 7.3.26 | | | | 7.3.27 | MESSAGE SIGNALED INTERRUPT (MSI) Capability ID Register 8Ch | 83 | | 7.3.28 | MESSAGE SIGNALED INTERRUPT (MSI) NEXT ITEM POINTER 8Ch | 83 | | 7.3.29 | MESSAGE CONTROL REGISTER – OFFSET 8Ch<br>MESSAGE ADDRESS REGISTER – OFFSET 90h | 83 | | 7.3.30 | | | | 7.3.31 | MESSAGE DATA REGISTER – OFFSET 94h | | | 7.3.32 | USB PHYSICAL LAYER CONTROL REGISTER (USB PORT 1) – OFFSET A0h | | | 7.3.33 | USB PHYSICAL LAYER CONTROL REGISTER (USB PORT 2) – OFFSET A4h | | | 7.3.34 | USB PHYSICAL LAYER CONTROL REGISTER (USB PORT 3) – OFFSET A8h | | | 7.3.35 | USB PHYSICAL LAYER CONTROL REGISTER (USB PORT 4) – OFFSET ACh | | | 7.3.36 | PCI EXPRESS CAPABILITY ID REGISTER – OFFSET E0h | | | 7.3.37 | NEXT ITEM POINTER REGISTER – OFFSET E0h | | | 7.3.38 | PCI EXPRESS CAPABILITIES REGISTER – OFFSET E0h | | | 7.3.39 | DEVICE CAPABILITIES REGISTER – OFFSET E4h | | | 7.3.40 | DEVICE CONTROL REGISTER – OFFSET E8h | | | 7.3.41 | DEVICE STATUS REGISTER – OFFSET E8h | | | 7.3.42 | LINK CAPABILITIES REGISTER – OFFSET ECh | | | 7.3.43 | LINK CONTROL REGISTER – OFFSET F0h | | | 7.3.44 | LINK STATUS REGISTER – OFFSET F0h | 91 | | CLOCK | SCHEME | 02 | | 8.1 | PCI EXPRESS INTERFACE | 93 | |-------|--------------------------------------|-----| | 8.2 | USB INTERFACE | 93 | | 9 IEI | EE 1149.1 COMPATIBLE JTAG CONTROLLER | 94 | | 9.1 | INSTRUCTION REGISTER | 94 | | 9.2 | BYPASS REGISTER | | | 9.3 | DEVICE ID REGISTER | 94 | | 9.4 | BOUNDARY SCAN REGISTER | 95 | | 9.5 | JTAG BOUNDARY SCAN REGISTER ORDER | 95 | | 10 PO | OWER MANAGEMENT | 97 | | 10.1 | PCI EXPRESS POWER STATES | 97 | | 10.2 | USB POWER STATES | 97 | | 11 EL | ECTRICAL AND TIMING SPECIFICATIONS | 98 | | 11.1 | ABSOLUTE MAXIMUM RATINGS | 98 | | 11.2 | OPERATING AMBIENT TEMPERATURE | 98 | | 11.3 | POWER CONSUMPTION | 98 | | 11.4 | DC SPECIFICATIONS | | | 11.5 | AC SPECIFICATIONS | 99 | | 12 PA | CKAGE INFORMATION | 101 | | 13 OR | RDERING INFORMATION | 102 | # **TABLE OF FIGURES** | FIGURE 2-1 PI7C9X440SL TOPOLOGY | 12 | |-----------------------------------------------------------------------------------------|-----| | FIGURE 5-1 DRIVER OUTPUT WAVEFORM | 19 | | FIGURE 6-1 SMBUS ARCHITECTURE IMPLEMENTATION ON PI7C9X440SL | 41 | | FIGURE 12-1 PACKAGE OUTLINE DRAWING | | | FIGURE 12-2 PART MARKING | | | | | | | | | | | | LICT OF TABLEC | | | LIST OF TABLES | | | | | | TABLE 5-1 RECEIVER DETECTION THRESHOLD SETTINGS | 18 | | TABLE 5-2 RECEIVER SIGNAL DETECT THRESHOLD. | 18 | | TABLE 5-3 TRANSMITTER SWING SETTINGS | | | TABLE 5-4 DRIVE AMPLITUDE BASE LEVEL REGISTERS | 20 | | TABLE 5-5 DRIVE AMPLITUDE BASE LEVEL SETTINGS. | | | TABLE 5-6 DRIVE DE-EMPHASIS BASE LEVEL REGISTER | | | TABLE 5-7 DRIVE DE-EMPHASIS BASE LEVEL SETTINGS | | | TABLE 5-8 SUMMARY OF PCI EXPRESS ORDERING RULES | | | TABLE 5-9 HS DRIVER TIMING CONTROL FOR PMOS | 26 | | TABLE 5-10 HS DRIVER TIMING CONTROL FOR NMOS | | | TABLE 5-11 HS DRIVER AMPLITUDE CONTROL | | | TABLE 5-12 HS DRIVER SLOPE CONTROL | | | TABLE 5-13 REFERENCE VOLTAGE FOR DISCONNECT CIRCUIT | | | TABLE 5-14 REFERENCE VOLTAGE FOR SQUELCH CIRCUIT | | | TABLE 5-15 REFERENCE VOLTAGE FOR CALIBRATION CIRCUIT | | | TABLE 5-16 CHARGE PUMP CURRENT CONTROL | 28 | | TABLE 5-17 FS RISE/FALL TIME CONTROL | 28 | | TABLE 5-18 LS RISE/FALL TIME CONTROL | 29 | | TABLE 5-19 HS DRIVER PRE-EMPHASIS CONTROL | 29 | | TABLE 6-1 SMBUS ADDRESS PIN CONFIGURATION | 41 | | TABLE 7-1 TABLE ENTRY SIZE IN 4 BITS | 75 | | TABLE 8-1 INPUT CLOCK REQUIREMENTS FOR PCI EXPRESS INTERFACE | 93 | | TABLE 8-2 INPUT CLOCK REQUIREMENTS FOR USB INTERFACE | 93 | | TABLE 9-1 INSTRUCTION REGISTER CODES | 94 | | TABLE 9-2 JTAG DEVICE ID REGISTER | 94 | | TABLE 9-3 JTAG BOUNDARY SCAN REGISTER DEFINITION | 95 | | TABLE 11-1 ABSOLUTE MAXIMUM RATINGS | 98 | | TABLE 11-2 OPERATING AMBIENT TEMPERATURE | 98 | | TABLE 11-3 PI7C9X440SL POWER DISSIPATION | 98 | | TABLE 11-4 DC ELECTRICAL CHARACTERISTICS | | | TABLE 11-5 DC ELECTRICAL CHARACTERISTICS FOR DIGITAL I/O | 99 | | TABLE 11-6 PCI EXPRESS INTERFACE - DIFFERENTIAL TRANSMITTER (TX) OUTPUT CHARACTERISTICS | 99 | | TABLE 11-7 PCI EXPRESS INTERFACE - DIFFERENTIAL RECEIVER (RX) INPUT CHARACTERISTICS | 99 | | TABLE 11-8 USB INTERFACE CHARACTERISTICS | 100 | ## 1 Features #### **General Features** - PCI Express to four USB 2.0 host controller ports - Strapped pins configurable with optional EEPROM or SMBus - SMBus interface support - Low Power Dissipation at 432 mW typical in L0 normal mode - Industrial Temperature Range -40°C to 85°C - 128-pin LQFP 14mm x 14mm package #### **Industrial Compliance** - Compliant with PCI Express Base Specification Revision 1.1 - Compliant with PCI Express CEM Specification Revision 1.1 - Compliant with PCI-to-PCI Bridge Architecture Specification Revision 1.2 - Compliant with Advanced Configuration Power Interface (ACPI) Specification - Compliant with Universal Serial Bus Specification Revision 2.0 (data rate 1.5/12/480 Mbps) - Compliant with Open Host Controller Interface Specification for USB Rev 1.0a - Compliant with Enhanced Host Controller Interface Specification for USB Rev 1.0 - Compliant with System Management (SM) Bus, Version 1.0 #### PCI Express Interface - One x1 PCIe 1.1 port - Advanced Power Saving - Link Power Management - Supports L0, L0s, L1, L2, L2/L3Ready and L3 link power state - Active state power management for L0s and L1 state - PME# support in L2 state - Device State Power Management - Supports D0, D3Hot and D3Cold device power state - 3.3V Aux Power support in D3Cold power state - Supports up to 256-byte maximum payload size - Programmable driver current and de-emphasis level at the PCIe port - Reliability, Availability and Serviceability #### **USB Host Controller** - USB Root Hub with 4 downstream facing ports shared by OHCI and EHCI host controllers - All USB downstream facing ports are able to handle high-speed (480 Mbps), full-speed (12 Mbps) and low-speed (1.5 Mbps) transactions - PCI Express to USB bridging through PCI Express multi-functional core of PI7C9X440SL - Two OHCI host controllers for full-speed and low-speed and one EHCI host controller for high-speed - Programmable PHY parameters for each USB port - Operational registers of the USB Host Controller are directly mapped to PCI memory space ## 2 GENERAL DESCRIPTION The PI7C9X440SL PCI Express-to-USB 2.0 Host Controller complies with PCI Express Base Specification Revision 1.1, Open Host Controller Interface Specification Revision 1.0a, and Enhanced Host Controller Interface Specification Revision 1.0. The high-performance architecture of the PI7C9X440SL is capable of bridging from one PCIe x1 upstream port to four USB 2.0 ports. The device allows simultaneous access to multiple USB devices from system host processor, and therefore expands the connectivity domain of the system. The USB ports of the device can support all the available speeds including High-Speed (HS), Full-Speed (FS) and Low-Speed (LS). The PCIe-to-USB2.0 bridge function of the device is implemented by two types of host controllers, the Enhanced Host Controller Interface (EHCI) and Open Host Controller Interface (OHCI). There are one EHCI controller and two OHCI controllers residing in PI7C9X440SL. The EHCI controller handles High-Speed USB transaction while the OHCI controllers handle Full-Speed or Low-Speed USB transaction. From the perspective of system model, the device contains two cascaded virtual PCI-to-PCI bridges, where the upstream-port bridge sits upon the downstream-port bridge over a virtual PCI Bus, and three USB controllers are attached to the downstream PCI Express port. During enumeration, the internal PCIe upstream and downstream ports are given unique bus numbers, device number and function number that are logically formed as a destination ID. The USB host controllers are viewed as a multi-functional device by the bootstrapping procedures. The EHCI controller is assigned function #2 and the two OHCI controllers are assigned function #0 and #1, and all the controllers are assigned the same device number. The memory-map and IO address ranges are exclusively allocated to each port and USB host controller. After the software enumeration is completed, the transaction packets are routed to the dedicated PCIe port or USB host controller based on the embedded contents of address or destination ID. For the PCIe-to-USB bridging function, the four USB ports are first served in a host-centric manner by EHCI or OHCI host controllers, which then interface with the PCIe port to transfer packets to/from the upstream port through switch fabric. At High-Speed mode, all the USB ports are handled by ECHI controller with function #2. At Full-Speed and Low-Speed modes, USB port #1 and port #2 are handled by OHCI controller with function #0 and USB port #3 and port #4 are handled by OHCI controller with function #1. The Root Hub resides between the USB ports and host controllers and handles connection sessions from the host controller cores to USB ports. Figure 2-1 PI7C9X440SL Topology # 3 PIN DEFINITION # 3.1 SIGNAL TYPES | TYPE OF SIGNAL | DESCRIPTION | |----------------|-------------| | I | Input | | 0 | Output | | P | Power | <sup>&</sup>quot;\_L" in signal name indicates Active LOW signal # 3.2 PCI EXPRESS INTERFACE SIGNALS | NAME | PIN | TYPE | DESCRIPTION | |----------|--------|------|--------------------------------------------------------------------------| | REFCLKP | 51, 52 | I | Reference Clock Input Pairs: Connect to external 100MHz | | REFCLKN | | | differential clock. | | | | | | | | | | The input clock signals must be delivered to the clock buffer cell | | | | | through an AC-coupled interface so that only the AC information of | | | | | the clock is received, converted, and buffered. It is recommended that a | | | | | 0.1uF be used in the AC-coupling. | | PERP | 37 | I | PCI Express Data Serial Input Pair: Differential data receive | | PERN | 38 | I | signals. | | PETP | 41 | 0 | PCI Express Data Serial Output Pairs: Differential data transmit | | PETN | 42 | 0 | signals. | | PERST_L | 104 | I | System Reset (Active LOW): When PERST_L is asserted, the | | | | | internal states of whole chip except sticky logics are initialized. | | REXT | 57 | I | External Reference Resistor: Connect an external resistor (1.43K | | | | | Ohm +/- 1%) to REXT_GND to provide a reference to both the bias | | | | | currents and impedance calibration circuitry. | | REXT_GND | 56 | I | External Reference Resistor Ground: Connect to an external resistor | | | | | to REXT. | # 3.3 USB INTERFACE SIGNALS | NAME | PIN | TYPE | DESCRIPTION | |------------|------------------|------|--------------------------------------------------------------------------| | DP [4:1] | 85, 93, 117, 124 | I/O | <b>USB D+ Signal:</b> USB D+ analog signal covering HS/FS/LS. DP [x] is | | | | | correspondent to Portx, where x=1,2,3,4. | | DM [4:1] | 84, 92, 116, 123 | I/O | <b>USB D- Signal:</b> USB D- analog signal covering HS/FS/LS. DP [x] is | | | | | correspondent to Portx, where x=1,2,3,4. | | OCI [4:1] | 7, 6, 5, 4 | I | Over Current Input (Active LOW): These signals are asserted low to | | | | | indicate that an over-current condition has occurred. OCI [x] is | | | | | correspondent to Portx, where x=1,2,3,4. | | POE [4:1] | 13, 12, 11, 10 | О | Power Output Enable (Active LOW): Power supply control output | | | | | for USB Root Hub Port. When these signals are asserted low, they | | | | | enable an external power switch to turn on the power supply. POE [x] | | | | | is correspondent to Portx, where x=1,2,3,4. | | RREF[4:1] | 87, 95, 119, 126 | I/O | External Resistor Connection for Current Reference: This analog | | | | | signal is the connection to the external resistor. It sets the reference | | | | | current. No external capacitor should be connected. The recommended | | | | | value for the resistor is 6.04 kohm and accuracy of +/- 1%. | | XI | 102 | I | Crystal Oscillator Input: A 12MHz crystal oscillator is required. | | XO | 103 | O | Crystal Oscillator Output | | PME_L | 113 | О | Power Management Event (Low Active): This signal is asserted | | | | | whenever the USB power state is resumed to Operational State from | | | | | Suspend State. | | LEG_EMU_EN | 20 | O | OHCI Legacy Emulation Enable: This signal indicates that Legacy | | | | | emulation support is enabled for the OHCI controller, and the | | | | | application can read or write to I/O ports 60h/64h when I/O access for | | | | | the OHCI controller is enabled. See section 5.2.1.1 for details of the | | | | | Legacy Mode. | | NAME | PIN | TYPE | DESCRIPTION | |----------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SMI_O | 14 | 0 | System Management Interrupt: This signal is used to indicate that an interrupt condition has occurred. The signal is used only when OHCI Legacy support is enabled. See section 5.2.1.1 for details of the Legacy Mode. | | IO_HIT_I | 3 | I | <b>Application I/O Hit:</b> This signal indicates a PCI I/O cycle strobe. See section 5.2.1.1 for details of the Legacy Mode. | | IRQ1_I | 16 | I | External Interrupt 1: This external keyboard controller interrupt 1 causes an emulation interrupt. See section 5.2.1.1 for details of the Legacy Mode. | | IRQ1_O | 18 | 0 | OHCI Legacy IRQ1: This signal is asserted when an emulation interrupt condition exists and OutputFull, IRQEn, and AuxOutputFull are asserted. See section 5.2.1.1 for details of the Legacy Mode. | | IRQ12_I | 17 | I | External Interrupt 12: This external keyboard controller interrupt 12 causes an emulation interrupt. See section 5.2.1.1 for details of the Legacy Mode. | | IRQ12_O | 19 | 0 | OHCI Legacy IRQ12: This signal is asserted when an emulation interrupt condition exists, OutputFull and IRQEn are asserted, and AuxOutputFull is de-asserted. See section 5.2.1.1 for details of the Legacy Mode. | # 3.4 JTAG BOUNDARY SCAN SIGNALS | NAME | PIN | TYPE | DESCRIPTION | |--------|-----|------|-------------------------------------------------------------------------------| | TCK | 26 | I | <b>Test Clock:</b> TCK is the test clock to synchronize the state information | | | | | and data during boundary scan operation. When JTAG boundary scan | | | | | function is not implemented, this pin should be left open (NC). | | TMS | 27 | I | <b>Test Mode Select:</b> TMS controls the state of the Test Access Port | | | | | (TAP) controller. When JTAG boundary scan function is not | | | | | implemented, this pin should be pulled low through a 5.1K pull-down | | | | | resistor. | | TDO | 25 | О | <b>Test Data Output:</b> TDO is the test data output and connects to the | | | | | end of the JTAG scan chain. When JTAG boundary scan function is | | | | | not implemented, this pin should be left open (NC). | | TDI | 28 | I | Test Data Input: TDI is the test data input and connects to the | | | | | beginning of the JTAG scan chain. It allows the test instructions and | | | | | data to be serially shifted into the Test Access Port. When JTAG | | | | | boundary scan function is not implemented, this pin should be left open | | | | | (NC). | | TRST_L | 29 | I | <b>Test Reset</b> (Active LOW): TRST_L is the test reset to initialize the | | | | | Test Access Port (TAP) controller. When JTAG boundary scan | | | | | function is not implemented, this pin should be pulled low through a | | | | | 5.1K pull-down resistor. | # 3.5 MISCELLANEOUS SIGNALS | NAME | PIN | TYPE | DESCRIPTION | |---------------|--------------------|------|-----------------------------------------------------------------------------| | EECLK | 99 | O | <b>EEPROM Clock:</b> Clock signal to the EEPROM interface. | | EEPD | 98 | I/O | <b>EEPROM Data:</b> Bi-directional serial data interface to and from the | | | | | EEPROM. The pin is set to 1 by default. | | SMBCLK | 21 | I | SMBus Clock: System management Bus Clock. | | SMBDATA | 64 | I/O | SMBus Data: Bi-Directional System Management Bus Data. | | SCAN_EN | 15 | I/O | Full-Scan Enable Control: For normal operation, SCAN_EN is an | | | | | output with a value of "0". SCAN_EN becomes an input during | | | | | manufacturing testing. | | GPIO[7:0] | 76, 75, 74, 73, | I/O | General Purpose input and output: These eight general-purpose pins | | | 72, 71, 70, 69 | | are programmed as either input-only or bi-directional pins by writing | | | | | the GPIO output enable control register. | | MAIN_DETECT | 24 | I | Main Power Detect: MAIN_DETECT should be tied to the Aux | | | | | Power of the system through a 4.7K ohm pull-up resistor if the USB | | | | | remote wakeup function is to be supported. Otherwise, this signal | | | | | should be tied to the Main Power of the system through a 4.7K ohm | | | | | pull-up resistor. | | TEST1/3/4/5/6 | 1, 65, 77, 114, | I | <b>Test Pins:</b> For testing purposes only. TEST1 and TEST4 should be tied | | | 66 | | to ground, and TEST3, TEST5, and TEST6 should be tied to high for | | | | | normal operation. The suggested value for the pull-up and pull-down | | | | | resistor is 5.1K. | | NC | 2, 30, 31, 32, 43, | | <b>Not Connected:</b> These pins can be left floating. | | | 44, 47, 48, 55, | | | | | 58, 59, 62, 63, | | | | | 78, 79, 80, 88, | | | | | 107, 108 | | | # 3.6 POWER PINS | NAME | PIN | TYPE | DESCRIPTION | |-------|--------------------|------|---------------------------------------------------------------| | VDDC | 22, 35, 81, 100, | P | VDDC Supply (1.0V): Used as digital core power pins. | | | 109, 111 | | | | VDDR | 8, 33, 67, 105, | P | VDDR Supply (3.3V): Used as digital I/O power pins. | | | 112 | | | | VDDA | 83, 90, 91, 97, | P | VDDA Supply (3.3V): Used as USB analog power pins. | | | 115, 121, 122, | | | | | 128 | | | | AVDD | 40, 46, 49, 60, | P | AVDD Supply (1.0V): Used as PCI Express analog power pins. | | AVDDH | 54 | P | AVDDH Supply (3.3V): Used as PCI Express analog high voltage | | | | | power pins. | | VSS | 9, 23, 34, 36, 39, | P | VSS Ground: Used as ground pins. | | | 45, 50, 53, 61, | | | | | 68, 82, 86, 89, | | GND: The central thermal pad underneath the package should be | | | 94, 96, 101, 106, | | connected to ground. | | | 110, 118, 120, | | | | | 125, 127, 129 | | | # **4 PIN ASSIGNMENTS** # 4.1 PIN LIST of 128-PIN LQFP | PIN | NAME | PIN | NAME | PIN | NAME | PIN | NAME | |-----|-------------|-----|----------|-----|---------|-----|---------| | 1 | TEST1 | 33 | VDDR | 65 | TEST3 | 97 | VDDA | | 2 | NC | 34 | VSS | 66 | TEST6 | 98 | EEPD | | 3 | IO_HIT_I | 35 | VDDC | 67 | VDDR | 99 | EECLK | | 4 | OCI[1] | 36 | VSS | 68 | VSS | 100 | VDDC | | 5 | OCI[2] | 37 | PERP | 69 | GPIO[0] | 101 | VSS | | 6 | OCI[3] | 38 | PERN | 70 | GPIO[1] | 102 | XI | | 7 | OCI[4] | 39 | VSS | 71 | GPIO[2] | 103 | XO | | 8 | VDDR | 40 | AVDD | 72 | GPIO[3] | 104 | PERST_L | | 9 | VSS | 41 | PETP | 73 | GPIO[4] | 105 | VDDR | | 10 | POE[1] | 42 | PETN | 74 | GPIO[5] | 106 | VSS | | 11 | POE[2] | 43 | NC | 75 | GPIO[6] | 107 | NC | | 12 | POE[3] | 44 | NC | 76 | GPIO[7] | 108 | NC | | 13 | POE[4] | 45 | VSS | 77 | TEST4 | 109 | VDDC | | 14 | SMI_O | 46 | AVDD | 78 | NC | 110 | VSS | | 15 | SCAN_EN | 47 | NC | 79 | NC | 111 | VDDC | | 16 | IRQ1_I | 48 | NC | 80 | NC | 112 | VDDR | | 17 | IRQ12_I | 49 | AVDD | 81 | VDDC | 113 | PME_L | | 18 | IRQ1_O | 50 | VSS | 82 | VSS | 114 | TEST5 | | 19 | IRQ12_O | 51 | REFCLKP | 83 | VDDA | 115 | VDDA | | 20 | LEG_EMU_EN | 52 | REFCLKN | 84 | DM[4] | 116 | DM[2] | | 21 | SMBCLK | 53 | VSS | 85 | DP[4] | 117 | DP[2] | | 22 | VDDC | 54 | AVDDH | 86 | VSS | 118 | VSS | | 23 | VSS | 55 | NC | 87 | RREF[4] | 119 | RREF[2] | | 24 | MAIN_DETECT | 56 | REXT_GND | 88 | NC | 120 | VSS | | 25 | TDO | 57 | REXT | 89 | VSS | 121 | VDDA | | 26 | TCK | 58 | NC | 90 | VDDA | 122 | VDDA | | 27 | TMS | 59 | NC | 91 | VDDA | 123 | DM[1] | | 28 | TDI | 60 | AVDD | 92 | DM[3] | 124 | DP[1] | | 29 | TRST_L | 61 | VSS | 93 | DP[3] | 125 | VSS | | 30 | NC | 62 | NC | 94 | VSS | 126 | RREF[1] | | 31 | NC | 63 | NC | 95 | RREF[3] | 127 | VSS | | 32 | NC | 64 | SMBDATA | 96 | VSS | 128 | VDDA | | | • | - | • | - | • | 129 | E_PAD | ## 5 FUNCTIONAL DESCRIPTION The PCI Express-to-USB Bridge contains two virtual PCI-to-PCI Bridges (VPPB) connected by a virtual PCI bus. One of the VPPB is implemented as the upstream port, and the other VPPB is implemented as the downstream port to connect to the USB Host Controllers (OHCI and EHCI). The upstream PCIe port encompasses complete PCIe architecture with the physical, data link, and transaction layers. One VPPB represents a single PCIe Port, which handles the transmission and reception of PCIe packets. The USB Host Controller is able to handle operational registers and descriptor link list, which provide a communication channel for Host Controller Driver (HCD) to initiate USB packet transactions to and from USB devices. The operation of the PCIe to USB bridging functions are depicted as follows. The HCD first prepares the data structure of the USB commands or data. Then, the host controllers are notified to fetch the commands or data, which are eventually converted from PCIe into USB packet format. Depending on the direction of transfer, the host controller moves and converts the packet to/from USB devices. When the transfer is complete, an interrupt message will notify the HCD to process the data stored in the system memory the descriptor points to. #### 5.1 PCI EXPRESS INTERFACE FUNCTIONALITIES #### 5.1.1 PHYSICAL LAYER CIRCUIT The physical layer circuit design is based on the PHY Interface for PCI Express Architecture (PIPE). It contains Physical Media Attachment (PMA) and Physical Coding Sub-layer (PCS) blocks. PMA includes Serializer/ Deserializer (SERDES), PLL¹, Clock Recovery module, receiver detection circuits, beacon transmitter, electrical idle detector, and input/output buffers. PCS consists of framer, 8B/10B encoder/decoder, receiver elastic buffer, and PIPE PHY control/status circuitries. To provide the flexibility for port configuration, each lane has its own control and status signals for MAC to access individually. In addition, a pair of PRBS generator and checker is included for PHY built-in self test. The main functions of physical layer circuits include the conversion between serial-link and parallel bus, provision of clock source for the interface, resolving clock difference in receiver end, and detection of physical layer errors. In order to meet the needs of different application, the drive amplitude, de-emphasis and equalization of each transmitting channels can be adjusted using EEPROM individually. De-emphasis of -3.5 db is implemented by the transmitters when full swing signaling is used, while an offset can be individually applied to each channel. <sup>&</sup>lt;sup>1</sup> Multiple lanes could share the PLL. #### 5.1.1.1 RECEIVER DETECTION The physical layer circuits implement receiver detection, which detects the presence of an attached 50 ohm to ground termination as per PCI Express Specification. The detect circuits determine if the voltage levels of the receiver have crossed the internal threshold after a configurable time determined by the Receiver Detection Threshold field in the Physical Layer Control Register 2 (offset BCh, bit[6:4]) as listed in Table 5-1. **Table 5-1 Receiver Detection Threshold Settings** | Receiver Detection<br>Threshold | Threshold | |---------------------------------|----------------------| | | 1.0 | | 000 | 1.0 us | | 001 | 2.0 us | | 010 | 4.0 us (Recommended) | | 011 | 5.0 us | | 100 | 7.0 us | | 101 | Reserved | | 110 | Reserved | | 111 | Reserved | #### 5.1.1.2 RECEIVER SIGNAL DETECTION Receiver signal idling is detected with levels above a programmable threshold specified by Receiver Signal Detect field in the Physical Layer Control Register 2 (Offset BCh, bit[22:21]) as listed in Table 5-2, and can be configured on a per-port basis via EEPROM settings. Table 5-2 Receiver Signal Detect Threshold | Receiver Signal Detect | Min (mV ppd) | Max (mV ppd) | |------------------------|--------------|--------------| | 00 | 50 | 150 | | 01 (Recommended) | 65 | 175 | | 10 | 75 | 200 | | 11 | 120 | 240 | #### 5.1.1.3 RECEIVER EQUALIZATION The receiver implements programmable equalizer via the Receiver Equalization field in the Physical Layer Control Register 2 (Offset BCh, bit[25:22]). There are 16 possible settings. It is recommended that customers determine the optimal equalization settings based on their environment to and their application. #### 5.1.1.4 TRANSMITTER SWING The PCI Express transmitters support implementations of both full voltage swing and half (low) voltage swing. In full swing signaling mode, the transmitters implement de-emphasis, while in half swing mode, the transmitters do not. The Transmitter Swing field in the Physical Layer Control Register 2 (offset BCh, Bit[30]) is used for the selection of full swing signaling or half swing signaling. **Table 5-3 Transmitter Swing Settings** | Transmitter Swing | Mode | De-emphasis | | |-------------------|--------------------|-----------------|--| | 0 | Full Voltage Swing | Implemented | | | 1 | Half Voltage Swing | Not implemented | | #### 5.1.1.5 DRIVE AMPLITUDE AND DE-EMPHASIS SETTINGS Depending on the operation condition (voltage swing and de-emphasis condition), one of the Drive Amplitude Base Level fields in the Physical Layer Control Register 0 (offset B4h) and one of the Drive De-Emphasis Base Level fields in the Physical Layer Control Register 1 (offset B8h) are active for configuration of the amplitude and de-emphasis. In addition, optional offset values can be added to the drive amplitude and drive de-emphasis on a per-port basis via EEPROM settings (EEPROM offset 70h, bit[3:0]). The final drive amplitude and drive de-emphasis are the summation of the base level value and the offset value. The offset value for drive amplitude is 25 mV pd, and 6.25 mV pd for drive de-emphasis. The driver output waveform is the synthesis of amplitude and de-emphasis as shown in Figure 5-1. The driver amplitude without de-emphasis is specified as a peak differential voltage level (mVpd), and the driver de-emphasis modifies the driver amplitude. Figure 5-1 Driver Output Waveform ### 5.1.1.6 DRIVE AMPLITUDE Only one of the Drive Amplitude Level field in the Physical Control Register 0 (offset B4h, bit[20:16], bit[25:21] and bit[30:26]) listed in Table 5-4 is active depending on the de-emphasis and swing condition. The settings and the corresponding values of the amplitude level are listed in Table 5-5 **Table 5-4 Drive Amplitude Base Level Registers** | Active Register | De-Emphasis Condition | Swing Condition | |----------------------------|-----------------------|-----------------| | Drive Amplitude Level (3P5 | -3.5 db | Full | | Nom) | | | **Table 5-5 Drive Amplitude Base Level Settings** | Setting | Amplitude<br>(mV pd) | Setting | Amplitude<br>(mV pd) | Setting | Amplitude<br>(mV pd) | |---------|----------------------|---------|----------------------|---------|----------------------| | 00000 | 0 | 00111 | 175 | 01110 | 350 | | 00001 | 25 | 01000 | 200 | 01111 | 375 | | 00010 | 50 | 01001 | 225 | 10000 | 400 | | 00011 | 75 | 01010 | 250 | 10001 | 425 | | 00100 | 100 | 01011 | 275 | 10010 | 450 | | 00101 | 125 | 01100 | 300 | 10011 | 475 | | 00110 | 150 | 01101 | 325 | Others | Reserved | #### Note: - 1. Nominal levels. Actual levels will vary with temperature, voltage and board effects. - 2. The maximum nominal amplitude of the output driver is 475 mV pd. Combined values of driver amplitude and de-emphasis greater than 475 mV pd should be avoided. #### 5.1.1.7 DRIVE DE-EMPHASIS The Drive De-Emphasis Level field in the Physical Control Register 1 (Offset B8h, bit[20:16]) listed in Table 5-6 controls the de-emphasis base level. The settings and the corresponding values of the de-emphasis level are listed in Table 5-7 Table 5-6 Drive De-Emphasis Base Level Register | Register | De-Emphasis Condition | | |-------------------------|-----------------------|--| | Drive De-Emphasis Level | -3.5 db | | Table 5-7 Drive De-Emphasis Base Level Settings | Setting | De-Emphasis | Setting | De-Emphasis | Setting | De-Emphasis | |---------|-------------|---------|-------------|---------|-------------| | | (mV pd) | | (mV pd) | | (mV pd) | | 00000 | 0.0 | 01011 | 68.75 | 10110 | 137.5 | | 00001 | 6.25 | 01100 | 75.0 | 10111 | 143.75 | | 00010 | 12.5 | 01101 | 81.25 | 11000 | 150.0 | | 00011 | 18.75 | 01110 | 87.5 | 11001 | 156.25 | | 00100 | 25.0 | 01111 | 93.75 | 11010 | 162.5 | | 00101 | 31.25 | 10000 | 100.0 | 11011 | 168.75 | | 00110 | 37.5 | 10001 | 106.25 | 11100 | 175.0 | | 00111 | 43.75 | 10010 | 112.5 | 11101 | 181.25 | | 01000 | 50.0 | 10011 | 118.75 | 11110 | 187.5 | | 01001 | 56.25 | 10100 | 125.0 | 11111 | 194.75 | | 01010 | 62.5 | 10101 | 131.25 | - | - | #### Note: - 1. Nominal levels. Actual levels will vary with temperature, voltage and board effects. - 2. The maximum nominal amplitude of the output driver is 475 mV pd. Combined values of driver amplitude and de-emphasis greater than 475 mV pd should be avoided. #### 5.1.1.8 TRANSMITTER ELECTRICAL IDLE LATENCY After the last character of the PCI Express transmission, the output current is reduced, and a differential voltage of less than 20 mV with common mode of VTX-CM-DC is established within 20 UI. This delay time is programmable via Transmitter PHY Latency field in the Physical Layer Control Register 2 (Offset BCh, bit[3:0]). # 5.1.2 DATA LINK LAYER (DLL) The Data Link Layer (DLL) provides a reliable data transmission between two PCI Express points. An ACK/NACK protocol is employed to guarantee the integrity of the packets delivered. Each Transaction Layer Packet (TLP) is protected by a 32-bit LCRC for error detection. The DLL receiver performs LCRC calculation to determine if the incoming packet is corrupted in the serial link. If an LCRC error is found, the DLL transmitter would issue a NACK data link layer packet (DLLP) to the opposite end to request a re-transmission, otherwise an ACK DLLP would be sent out to acknowledge on reception of a good TLP. In the transmitter, a retry buffer is implemented to store the transmitted TLPs whose corresponding ACK/NACK DLLP have not been received yet. When an ACK is received, the TLPs with sequence number equals to and smaller than that carried in the ACK would be flushed out from the buffer. If a NACK is received or no ACK/NACK is returned from the link partner after the replay timer expires, then a replay mechanism built in DLL transmitter is triggered to re-transmit the corresponding packet that receives NACK or time-out and any other TLP transmitted after that packet. Meanwhile, the DLL is also responsible for the initialization, updating, and monitoring of the flow-control credit. All of the flow control information is carried by DLLP to the other end of the link. Unlike TLP, DLLP is guarded by 16-bit CRC to detect if data corruption occurs. In addition, the Media Access Control (MAC) block, which is consisted of LTSSM, multiple lanes deskew, scrambler/de-scrambler, clock correction from inserting skip order-set, and PIPE-related control/status circuits, is implemented to interface physical layer with data link layer. #### 5.1.3 TRANSACTION LAYER RECEIVE BLOCK (TLP DECAPSULATION) The receiving end of the transaction layer performs header information retrieval and TC/VC mapping, and it validates the correctness of the transaction type and format. If the TLP is found to contain illegal header or the indicated packet length mismatches with the actual packet length, then a Malformed TLP is reported as an error associated with the receiving port. To ensure end-to-end data integrity, a 32-bit ECRC is checked against the TLP at the receiver if the digest bit is set in header. #### 5.1.4 ROUTING The transaction layer implements three types of routing protocols: ID-based, address-based, and implicit routing. For configuration reads, configuration writes, transaction completion, and user-defined messages, the packets are routed by their destination ID constituted of bus number, device number, and function number. Address routing is employed to forward I/O or memory transactions to the destination port, which is located within the address range indicated by the address field carried in the packet header. The packet header indicates the packet types including memory read, memory write, IO read, IO write, Message Signaling Interrupt (MSI) and user-defined message. Implicit routing is mainly used to forward system message transactions such as virtual interrupt line, power management, and so on. The message type embedded in the packet header determines the routing mechanism. If the incoming packet can not be forwarded to any other port due to a miss to hit the defined address range or targeted ID, this is considered as Unsupported Request (UR) packet, which is similar to a master abort event in PCI protocol. #### 5.1.5 TC/VC MAPPING The 3-bit TC field defined in the header identifies the traffic class of the incoming packets. To enable the differential service, a TC/VC mapping table at destination port that is pre-programmed by system software or EEPROM pre-load is utilized to cast the TC labeled packets into the desired virtual channel. Note that all the traffic classes are mapped to VC0, since only VC0 is available on the interface. After the TC/VC mapping, the receive block dispatches the incoming request, completion, or data into the VC0 queues. #### 5.1.6 QUEUE In PCI Express, it defines six different packet types to represent request, completion, and data. They are respectively Posted Request Header (PH), Posted Request Data payload (PD), Non-Posted Request Header (NPH), Non-Posted Data Payload (NPD), Completion Header (CPLH) and Completion Data payload (CPLD). Each packet with different type would be put into a separate queue in order to facilitate the following ordering processor. Since NPD usually contains one DW, it can be merged with the corresponding NPH into a common queue named NPHD. #### 5.1.6.1 PH PH queue provides TLP header spaces for posted memory writes and various message request headers. Each header space occupies sixteen bytes to accommodate 3 DW or 4 DW headers. #### 5.1.6.2 PD PD queue is used for storing posted request data. If the received TLP is of the posted request type and is determined to have payload coming with the header, the payload data would be put into PD queue. #### 5.1.6.3 NPHD NPHD queue provides TLP header spaces for non-posted request packets, which include memory read, IO read, IO write, configuration read, and configuration write. Each header space takes twenty bytes to accommodate a 3-DW header, s 4-DW header, s 3-WD header with 1-DW data, and a 4-DW header with 1-DW data. #### 5.1.6.4 CPLH CPLH queue provides TLP header space for completion packets. Each header space takes twelve bytes to accommodate a 3-DW header. Please note that there is no 4-DW completion headers. #### 5.1.6.5 CPLD CPLD queue is used for storing completion data. If the received TLP is of the completion type and is determined to have payload coming with the header, the payload data would be put into CPLD queue. #### 5.1.7 TRANSACTION ORDERING Within a VPPB, a set of ordering rules is defined to regulate the transactions on the PCI Express interface including Memory, IO, Configuration and Messages, in order to avoid deadlocks and to support the Producer-Consumer model. The ordering rules defined in table 5-4 apply within a single Traffic Class (TC). There is no ordering requirement among transactions within different TC labels. **Table 5-8 Summary of PCI Express Ordering Rules** | Row Pass Column | Posted | Read | Non-posted Write | Read | Non-posted Write | |--------------------------|---------------------|------------------|------------------|------------------|------------------| | | Request | Request | Request | Completion | Completion | | Posted Request | Yes/No1 | Yes <sup>5</sup> | Yes <sup>5</sup> | Yes <sup>5</sup> | Yes <sup>5</sup> | | Read Request | No <sup>2</sup> | Yes | Yes | Yes | Yes | | Non-posted Write Request | No <sup>2</sup> | Yes | Yes | Yes | Yes | | Read Completion | Yes/No <sup>3</sup> | Yes | Yes | Yes | Yes | | Non-Posted Write | Yes <sup>4</sup> | Yes | Yes | Yes | Yes | | Completion | | | | | | - 1. When the Relaxed Ordering Attribute bit is cleared, the Posted Request transactions including memory write and message request must complete on the egress bus of VPPB in the order in which they are received on the ingress bus of VPPB. If the Relaxed Ordering Attribute bit is set, the Posted Request is permitted to pass over other Posted Requests occurring before it. - 2. A Read Request transmitting in the same direction as a previously queued Posted Request transaction must push the posted write data ahead of it. The Posted Request transaction must complete on the egress bus before the Read Request can be attempted on the egress bus. The Read transaction can go to the same location as the Posted data. Therefore, if the Read transaction were to pass the Posted transaction, it would return stale data. - 3. When the Relaxed Ordering Attribute bit is cleared, a Read completion must "pull" ahead of previously queued posted data transmitting in the same direction. In this case, the read data transmits in the same direction as the posted data, and the requestor of the read transaction is on the same side of the VPPB as the completer of the posted transaction. The posted transaction must deliver to the completer before the read data is returned to the requestor. If the Relaxed Ordering Attribute bit is set, then a read completion is permitted to pass a previously queued Memory Write or Message Request. - 4. Non-Posted Write Completions are permitted to pass a previous Memory Write or Message Request transaction. Such transactions are actually transmitting in the opposite directions and hence have no ordering relationship. - 5. Posted Request transactions must be given opportunities to pass Non-posted Read and Write Requests as well as Completions. Otherwise, deadlocks may occur when some older Bridges that do not support delayed transactions are mixed with PCIe interface in the same system. A fairness algorithm is used to arbitrate between the Posted Write queue and the Non-posted transaction queue. #### 5.1.8 FLOW CONTROL PCI Express employs Credit-Based Flow Control mechanism to make buffer utilization more efficient. The transaction layer transmitter ensures that it does not transmit a TLP to an opposite receiver unless the receiver has enough buffer space to accept the TLP. The transaction layer receiver has the responsibility to advertise the free buffer space to an opposite transmitter to avoid packet stale. In this device, each port has separate queues for different traffic types and the credits are on the fly sent to data link layer, which compares the current available credits with the monitored one and reports the updated credit to the counterpart. If no new credit is acquired, the credit reported is scheduled for every 30 us to prevent from link entering retrain. On the other hand, the receiver at each egress port gets the usable credits from the opposite end in a link. It would broadcast them to all the other ingress ports for gating the packet transmission. # 5.1.9 TRANSATION LAYER TRANSMIT BLOCK (TLP ENCAPSULATION) The transmit portion of transaction layer performs the following functions. They are to construct the all types of forwarded TLP generated from VC arbiter, respond with the completion packet when the local resource (i.e. configuration register) is accessed and regenerate the message that terminated at receiver to RC if acts as an upstream port. #### 5.2 USB HOST CONTROLLER FUNCTIONALITIES #### 5.2.1 OHCI HOST CONTROLLER The OHCI Host Controller (HC) is responsible for communications between Host Controller Driver (HCD) software and USB Full Speed/Low Speed devices. The OHCI/HC and HCD exchange the information via operational registers, bulk transfer descriptors, control transfer descriptors and Host Controller Communication Area (HCCA), which are for interrupt and isochronous transfer types. When communicating with operational registers, the OHCI/HC acts as a PCI target device to accept the commands provided by HCD and reports the status requested by HCD. The operational register contains the pointers that indicate the locations of HCCA and descriptors for bulk and control within the system memory. The HCD receives the IO Request Packet (IRP) from USB driver software and prepares the data structure of Endpoint Descriptor (ED) and Transfer Descriptor (TD) in the format of linked list in the system memory. After ED and TD are prepared, the HC is notified and acts as a PCI master to fetch the ED and TD and move data between the USB devices and memory area by following the instructions described in the descriptors. An ED is comprised of the information including endpoint address, speed, data flow direction and maximum packet size, etc. A TD contains the information of data toggle, buffer position in system memory, complete status code and data buffer size. The EDs are linked together based on their transfer type, and each ED points to a list of TD queue that is used to transfer the data or command associated with a specific endpoint. #### 5.2.1.1 OHCI LEGACY SUPPORT The OHCI host controller implements legacy support for emulation of PS/2 mouse and/or keyboard in operating systems, applications, and drivers that do not support USB functions. The emulation code translates the standard USB compliant keyboard/mouse data and transfers the data to/from PS/2 compatible legacy keyboard interface at I/O addresses 60h and 64h. The legacy support interface is consisted of 7 hardware pins, LEG\_EN, SMI\_O, IO\_HIT\_I, IRQ\_1\_I, IRQ1\_O, IRQ12\_I and IRQ12\_O, and 4 operational registers, HceControl, HceInput, HceOutput and HceStatus (offset 100h, 104h, 108h and 10Ch). When EmulationEnable bit in HceControl register is set to 1, legacy emulation is enabled. The host controller decodes accesses to I/O registers 60h and 64h, and generates IRQ1 and/or IRQ12 when appropriate. When legacy emulation is enabled, reads and writes of the I/O register 60h and 64h are captured in HceInput, HceOutput, and HceStatus operational registers. For details, refer to OpenHCI Specification 1.0, Appendix B. #### 5.2.2 EHCI HOST CONTROLLER The EHCI Host Controller (HC) is responsible for communications between HC Driver software and USB High Speed devices. Similar to OHCI/HC, the EHCI/HC and HCD exchange the information via operational registers as well as data structure arranged in periodic schedule and asynchronous schedule traversals in the system memory. The periodic schedule traversal is used for time-sensitive isochronous and interrupts transfer types while the asynchronous schedule traversal is for less time-sensitive control and bulk transfer types. The handling of EHCI data structure is similar to that in OHCI. However, EHCI data is more complicated due to micro-frame scheduling and split transaction support. For isochronous and interrupt transactions, the data structure contains High Speed