# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# PIC12F508/509/16F505 Data Sheet

8/14-Pin, 8-Bit Flash Microcontrollers

© 2009 Microchip Technology Inc.

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, PIC<sup>32</sup> logo, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2009, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and water fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### 8/14-Pin, 8-Bit Flash Microcontrollers

### **Devices Included In This Data Sheet:**

• PIC12F508 • PIC12F509 • PIC16F505

### High-Performance RISC CPU:

- · Only 33 Single-Word Instructions to Learn
- All Single-Cycle Instructions Except for Program Branches, which are Two-Cycle
- · 12-Bit Wide Instructions
- 2-Level Deep Hardware Stack
- Direct, Indirect and Relative Addressing modes for Data and Instructions
- 8-Bit Wide Data Path
- 8 Special Function Hardware Registers
- · Operating Speed:
  - DC 20 MHz clock input (PIC16F505 only)
  - DC 200 ns instruction cycle (PIC16F505 only)
  - DC 4 MHz clock input
  - DC 1000 ns instruction cycle

### **Special Microcontroller Features:**

- 4 MHz Precision Internal Oscillator:
- Factory calibrated to ±1%
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)
- In-Circuit Debugging (ICD) Support
- · Power-On Reset (POR)
- Device Reset Timer (DRT)
- Watchdog Timer (WDT) with Dedicated On-Chip RC Oscillator for Reliable Operation
- · Programmable Code Protection
- Multiplexed MCLR Input Pin
- Internal Weak Pull-Ups on I/O Pins
- · Power-Saving Sleep mode
- Wake-Wp from Sleep on Pin Change
- Selectable Oscillator Options:
  - INTRC: 4 MHz precision Internal oscillator
  - EXTRC: External low-cost RC oscillator
  - XT: Standard crystal/resonator
  - HS: High-speed crystal/resonator (PIC16F505 only)
  - LP: Power-saving, low-frequency crystal
  - EC: High-speed external clock input (PIC16F505 only)

#### Low-Power Features/CMOS Technology:

- Operating Current:
  - < 175 μA @ 2V, 4 MHz, typical</li>
- Standby Current:
  - 100 nA @ 2V, typical
- Low-Power, High-Speed Flash Technology:
  - 100,000 Flash endurance
  - > 40 year retention
- Fully Static Design
- Wide Operating Voltage Range: 2.0V to 5.5V
- Wide Temperature Range:
  - Industrial: -40°C to +85°C
  - Extended: -40°C to +125°C

### Peripheral Features (PIC12F508/509):

- 6 I/O Pins:
  - 5 I/O pins with individual direction control
  - 1 input only pin
  - High current sink/source for direct LED drive
  - Wake-on-change
  - Weak pull-ups
- 8-Bit Real-Time Clock/Counter (TMR0) with 8-Bit Programmable Prescaler

### Peripheral Features (PIC16F505):

- 12 I/O Pins:
  - 11 I/O pins with individual direction control
  - 1 input only pin
  - High current sink/source for direct LED drive
  - Wake-on-change
  - Weak pull-ups
- 8-Bit Real-Time Clock/Counter (TMR0) with 8-Bit Programmable Prescaler

### Pin Diagrams



### PIC16F505 16-Pin Diagram (QFN)



| Device    | Program Memory Data Memory |              | 1/0 | Timers |  |
|-----------|----------------------------|--------------|-----|--------|--|
| Device    | Flash (words)              | SRAM (bytes) | 1/0 | 8-bit  |  |
| PIC12F508 | 512                        | 25           | 6   | 1      |  |
| PIC12F509 | 1024                       | 41           | 6   | 1      |  |
| PIC16F505 | 1024                       | 72           | 12  | 1      |  |

### **Table of Contents**

| 1.0   | General Description                         | . 7 |
|-------|---------------------------------------------|-----|
| 2.0   | PIC12F508/509/16F505 Device Varieties       | . 9 |
| 3.0   | Architectural Overview                      | 11  |
| 4.0   | Memory Organization                         | 17  |
| 5.0   | I/O Port                                    | 31  |
| 6.0   | Timer0 Module and TMR0 Register             | 35  |
| 7.0   | Special Features Of The CPU                 | 41  |
| 8.0   | Instruction Set Summary                     | 57  |
| 9.0   | Development Support                         | 65  |
| 10.0  | Electrical Characteristics                  | 69  |
| 11.0  | DC and AC Characteristics Graphs and Charts | 81  |
| 12.0  | Packaging Information                       | 91  |
| Index |                                             | 05  |
| The N | licrochip Web Site                          | 07  |
| Custo | mer Change Notification Service             | 07  |
| Custo | mer Support 1                               | 07  |
| Read  | er Response                                 | 80  |
| Produ | ct Identification System                    | 09  |

### TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@mail.microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

Microchip's Worldwide Web site; http://www.microchip.com

• Your local Microchip sales office (see last page)

• The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

### **Customer Notification System**

Register on our web site at www.microchip.com/cn to receive the most current information on all of our products.

### 1.0 GENERAL DESCRIPTION

The PIC12F508/509/16F505 devices from Microchip Technology are low-cost, high-performance, 8-bit, fully-static, Flash-based CMOS microcontrollers. They employ a RISC architecture with only 33 single-word/ single-cycle instructions. All instructions are single cycle (200 µs) except for program branches, which take two cycles. The PIC12F508/509/16F505 devices deliver performance an order of magnitude higher than their competitors in the same price category. The 12-bit wide instructions are highly symmetrical, resulting in a typical 2:1 code compression over other 8-bit microcontrollers in its class. The easy to use and easy to remember instruction set reduces development time significantly.

The PIC12F508/509/16F505 products are equipped with special features that reduce system cost and power requirements. The Power-on Reset (POR) and Device Reset Timer (DRT) eliminate the need for external Reset circuitry. There are four oscillator configurations to choose from (six on the PIC16F505), including INTRC Internal Oscillator mode and the power-saving LP (Low-Power) Oscillator mode. Power-Saving Sleep mode, Watchdog Timer and code protection features improve system cost, power and reliability.

The PIC12F508/509/16F505 devices are available in the cost-effective Flash programmable version, which is suitable for production in any volume. The customer can take full advantage of Microchip's price leadership in Flash programmable microcontrollers, while benefiting from the Flash programmable flexibility.

The PIC12F508/509/16F505 products are supported by a full-featured macro assembler, a software simulator, an in-circuit emulator, a 'C' compiler, a low-cost development programmer and a full featured programmer. All the tools are supported on  $\text{IBM}^{\textcircled{B}}$  PC and compatible machines.

### 1.1 Applications

The PIC12F508/509/16F505 devices fit in applications ranging from personal care appliances and security systems to low-power remote transmitters/receivers. The Flash technology makes customizing application programs (transmitter codes, appliance settings, receiver frequencies, etc.) extremely fast and convenient. The small footprint packages, for through hole or surface mounting, make these microcontrollers perfect for applications with space limitations. Low cost, low power, high performance, ease-of-use and I/O flexibility make the PIC12F508/509/16F505 devices very versatile even in areas where no microcontroller use has been considered before (e.g., timer functions, logic and PLDs in larger systems and coprocessor applications).

|             |                                      | PIC12F508                      | PIC12F509                      | PIC16F505                   |
|-------------|--------------------------------------|--------------------------------|--------------------------------|-----------------------------|
| Clock       | Maximum Frequency of Operation (MHz) | 4                              | 4                              | 20                          |
| Memory      | Flash Program Memory (words)         | 512                            | 1024                           | 1024                        |
|             | Data Memory (bytes)                  | 25                             | 41                             | 72                          |
| Peripherals | Timer Module(s)                      | TMR0                           | TMR0                           | TMR0                        |
|             | Wake-up from Sleep on Pin Change     | Yes                            | Yes                            | Yes                         |
| Features    | I/O Pins                             | 5                              | 5                              | 11                          |
|             | Input Pins                           | 1                              | 1                              | 1                           |
|             | Internal Pull-ups                    | Yes                            | Yes                            | Yes                         |
|             | In-Circuit Serial Programming        | Yes                            | Yes                            | Yes                         |
|             | Number of Instructions               | 33                             | 33                             | 33                          |
|             | Packages                             | 8-pin PDIP, SOIC,<br>MSOP, DFN | 8-pin PDIP, SOIC,<br>MSOP, DFN | 14-pin PDIP, SOIC,<br>TSSOP |

#### TABLE 1-1: PIC12F508/509/16F505 DEVICES

The PIC12F508/509/16F505 devices have Power-on Reset, selectable Watchdog Timer, selectable code-protect, high I/O current capability and precision internal oscillator.

The PIC12F508/509/16F505 devices use serial programming with data pin RB0/GP0 and clock pin RB1/GP1.

NOTES:

### 2.0 PIC12F508/509/16F505 DEVICE VARIETIES

A variety of packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in this section. When placing orders, please use the PIC12F508/509/16F505 Product Identification System at the back of this data sheet to specify the correct part number.

### 2.1 Quick Turn Programming (QTP) Devices

Microchip offers a QTP programming service for factory production orders. This service is made available for users who choose not to program medium-to-high quantity units and whose code patterns have stabilized. The devices are identical to the Flash devices but with all Flash locations and fuse options already programmed by the factory. Certain code and prototype verification procedures do apply before production shipments are available. Please contact your local Microchip Technology sales office for more details.

### 2.2 Serialized Quick Turn Programming<sup>SM</sup> (SQTP<sup>SM</sup>) Devices

Microchip offers a unique programming service, where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number, which can serve as an entry code, password or ID number.

NOTES:

### 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC12F508/509/16F505 devices can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC12F508/509/16F505 devices use a Harvard architecture in which program and data are accessed on separate buses. This improves bandwidth over traditional von Neumann architectures where program and data are fetched on the same bus. Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. Instruction opcodes are 12 bits wide, making it possible to have all single-word instructions. A 12-bit wide program memory access bus fetches a 12-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (33) execute in a single cycle (200 ns @ 20 MHz, 1 us @ 4 MHz) except for program branches.

Table 3-1 below lists program memory (Flash) and data memory (RAM) for the PIC12F508/509/16F505 devices.

 TABLE 3-1:
 PIC12F508/509/16F505

 MEMORY
 MEMORY

| Dovice    | Memory    |        |  |  |  |  |
|-----------|-----------|--------|--|--|--|--|
| Device    | Program   | Data   |  |  |  |  |
| PIC12F508 | 512 x 12  | 25 x 8 |  |  |  |  |
| PIC12F509 | 1024 x 12 | 41 x 8 |  |  |  |  |
| PIC16F505 | 1024 x 12 | 72 x 8 |  |  |  |  |

The PIC12F508/509/16F505 devices can directly or indirectly address its register files and data memory. All Special Function Registers (SFR), including the PC, are mapped in the data memory. The PIC12F508/509/16F505 devices have a highly orthogonal (symmetrical) instruction set that makes it possible to carry out any operation, on any register, using any addressing mode. This symmetrical nature and lack of "special optimal situations" make programming with the PIC12F508/509/16F505 devices simple, yet efficient. In addition, the learning curve is reduced significantly.

The PIC12F508/509/16F505 devices contain an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8 bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, one operand is typically the W (working) register. The other operand is either a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC) and Zero (Z) bits in the STATUS register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBWF and ADDWF instructions for examples.

Simplified block diagrams are shown in Figure 3-1 and Figure 3-2, with the corresponding pin described in Table 3-2 and Table 3-3.





| Name           | Function | Input | Output | Description                                                                                                                                                                                                                                                               |
|----------------|----------|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |          | Туре  | Туре   | •                                                                                                                                                                                                                                                                         |
| GP0/ICSPDAT    | GP0      | TTL   | CMOS   | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                                         |
|                | ICSPDAT  | ST    | CMOS   | In-Circuit Serial Programming™ data pin.                                                                                                                                                                                                                                  |
| GP1/ICSPCLK    | GP1      | TTL   | CMOS   | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                                         |
|                | ICSPCLK  | ST    | CMOS   | In-Circuit Serial Programming clock pin.                                                                                                                                                                                                                                  |
| GP2/T0CKI      | GP2      | TTL   | CMOS   | Bidirectional I/O pin.                                                                                                                                                                                                                                                    |
|                | TOCKI    | ST    | —      | Clock input to TMR0.                                                                                                                                                                                                                                                      |
| GP3/MCLR/Vpp   | GP3      | TTL   | —      | Input pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                                                     |
|                | MCLR     | ST    | _      | Master Clear (Reset). When configured as MCLR, this pin is<br>an active-low Reset to the device. Voltage on MCLR/VPP must<br>not exceed VDD during normal device operation or the device<br>will enter Programming mode. Weak pull-up always on if<br>configured as MCLR. |
|                | Vpp      | HV    | _      | Programming voltage input.                                                                                                                                                                                                                                                |
| GP4/OSC2       | GP4      | TTL   | CMOS   | Bidirectional I/O pin.                                                                                                                                                                                                                                                    |
|                | OSC2     | _     | XTAL   | Oscillator crystal output. Connections to crystal or resonator in Crystal Oscillator mode (XT and LP modes only, GPIO in other modes).                                                                                                                                    |
| GP5/OSC1/CLKIN | GP5      | TTL   | CMOS   | Bidirectional I/O pin.                                                                                                                                                                                                                                                    |
|                | OSC1     | XTAL  | —      | Oscillator crystal input.                                                                                                                                                                                                                                                 |
|                | CLKIN    | ST    | —      | External clock source input.                                                                                                                                                                                                                                              |
| Vdd            | Vdd      | —     | Р      | Positive supply for logic and I/O pins.                                                                                                                                                                                                                                   |
| Vss            | Vss      | _     | Р      | Ground reference for logic and I/O pins.                                                                                                                                                                                                                                  |

| TABLE 3-2: | PIC12F508/509 | PINOUT | DESCRIPTION |
|------------|---------------|--------|-------------|
|            |               |        |             |

**Legend:** I = Input, O = Output, I/O = Input/Output, P = Power, — = Not used, TTL = TTL input, ST = Schmitt Trigger input, HV = High Voltage



| Name            | Function | Input<br>Type | Output<br>Type | Description                                                                                                                                                                                                                                                               |
|-----------------|----------|---------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RB0/ICSPDAT     | RB0      | TTL           | CMOS           | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                                         |
|                 | ICSPDAT  | ST            | CMOS           | In-Circuit Serial Programming™ data pin.                                                                                                                                                                                                                                  |
| RB1/ICSPCLK     | RB1      | TTL           | CMOS           | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                                         |
|                 | ICSPCLK  | ST            | CMOS           | In-Circuit Serial Programming clock pin.                                                                                                                                                                                                                                  |
| RB2             | RB2      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                                    |
| RB3/MCLR/Vpp    | RB3      | TTL           | —              | Input port. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                                                    |
|                 | MCLR     | ST            | _              | Master Clear (Reset). When configured as MCLR, this pin is<br>an active-low Reset to the device. Voltage on MCLR/VPP must<br>not exceed VDD during normal device operation or the device<br>will enter Programming mode. Weak pull-up always on if<br>configured as MCLR. |
|                 | Vpp      | HV            |                | Programming voltage input.                                                                                                                                                                                                                                                |
| RB4/OSC2/CLKOUT | RB4      | TTL           | CMOS           | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                                         |
|                 | OSC2     | _             | XTAL           | Oscillator crystal output. Connections to crystal or resonator in Crystal Oscillator mode (XT, HS and LP modes only).                                                                                                                                                     |
|                 | CLKOUT   | _             | CMOS           | In EXTRC and INTRC modes, the pin output can be configured for CLKOUT, which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate.                                                                                                                        |
| RB5/OSC1/CLKIN  | RB5      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                                    |
|                 | OSC1     | XTAL          | —              | Crystal input.                                                                                                                                                                                                                                                            |
|                 | CLKIN    | ST            |                | External clock source input.                                                                                                                                                                                                                                              |
| RC0             | RC0      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                                    |
| RC1             | RC1      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                                    |
| RC2             | RC2      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                                    |
| RC3             | RC3      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                                    |
| RC4             | RC4      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                                    |
| RC5/T0CKI       | RC5      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                                    |
|                 | TOCKI    | ST            | _              | Clock input to TMR0.                                                                                                                                                                                                                                                      |
| VDD             | Vdd      |               | Р              | Positive supply for logic and I/O pins.                                                                                                                                                                                                                                   |
| Vss             | Vss      | _             | Р              | Ground reference for logic and I/O pins.                                                                                                                                                                                                                                  |

| TABLE 3-3: | <b>PIC16F505 PINOUT DESCRIPTION</b> |
|------------|-------------------------------------|
|            |                                     |

**Legend:** I = Input, O = Output, I/O = Input/Output, P = Power, — = Not used, TTL = TTL input, ST = Schmitt Trigger input, HV = High Voltage

### 3.1 Clocking Scheme/Instruction Cycle

The clock input (OSC1/CLKIN pin) is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3 and Q4. Internally, the PC is incremented every Q1 and the instruction is fetched from program memory and latched into the instruction register in Q4. It is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow is shown in Figure 3-3 and Example 3-1.

### 3.2 Instruction Flow/Pipelining

An instruction cycle consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle, while decode and execute take another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the PC to change (e.g., GOTO), then two cycles are required to complete the instruction (Example 3-1).

A fetch cycle begins with the PC incrementing in Q1.

In the execution cycle, the fetched instruction is latched into the Instruction Register (IR) in cycle Q1. This instruction is then decoded and executed during the Q2, Q3 and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write).



### FIGURE 3-3: CLOCK/INSTRUCTION CYCLE

### EXAMPLE 3-1: INSTRUCTION PIPELINE FLOW



All instructions are single cycle, except for any program branches. These take two cycles, since the fetch instruction is "flushed" from the pipeline, while the new instruction is being fetched and then executed.

### 4.0 MEMORY ORGANIZATION

The PIC12F508/509/16F505 memories are organized into program memory and data memory. For devices with more than 512 bytes of program memory, a paging scheme is used. Program memory pages are accessed using one STATUS register bit. For the PIC12F509 and PIC16F505, with data memory register files of more than 32 registers, a banking scheme is used. Data memory banks are accessed using the File Select Register (FSR).

### 4.1 Program Memory Organization for the PIC12F508/509

The PIC12F508 device has a 10-bit Program Counter (PC) and PIC12F509 has a 11-bit Program Counter (PC) capable of addressing a 2K x 12 program memory space.

Only the first 512 x 12 (0000h-01FFh) for the PIC12F508, and 1K x 12 (0000h-03FFh) for the PIC12F509 are physically implemented (see Figure 4-1). Accessing a location above these boundaries will cause a wrap-around within the first 512 x 12 space (PIC12F508) or 1K x 12 space (PIC12F509). The effective Reset vector is a 0000h (see Figure 4-1). Location 01FFh (PIC12F508) and location 03FFh (PIC12F509) contain the internal clock oscillator calibration value. This value should never be overwritten.

#### FIGURE 4-1:

#### PROGRAM MEMORY MAP AND STACK FOR THE PIC12F508/509



### 4.2 Program Memory Organization For The PIC16F505

The PIC16F505 device has a 11-bit Program Counter (PC) capable of addressing a  $2K \times 12$  program memory space.

The 1K x 12 (0000h-03FFh) for the PIC16F505 are physically implemented. Refer to Figure 4-2. Accessing a location above this boundary will cause a wrap-around within the first 1K x 12 space. The effective Reset vector is at 0000h (see Figure 4-2). Location 03FFh contains the internal oscillator calibration value. This value should never be overwritten.

#### FIGURE 4-2: PROGRAM MEMORY MAP AND STACK FOR THE PIC16F505



### 4.3 Data Memory Organization

Data memory is composed of registers or bytes of RAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: Special Function Registers (SFR) and General Purpose Registers (GPR).

The Special Function Registers include the TMR0 register, the Program Counter (PCL), the STATUS register, the I/O registers (ports) and the File Select Register (FSR). In addition, Special Function Registers are used to control the I/O port configuration and prescaler options.

The General Purpose Registers are used for data and control information under command of the instructions.

For the PIC12F508/509, the register file is composed of 7 Special Function Registers, 9 General Purpose Registers and 16 or 32 General Purpose Registers accessed by banking (see Figure 4-3 and Figure 4-4).

For the PIC16F505, the register file is composed of 8 Special Function Registers, 8 General Purpose Registers and 64 General Purpose Registers accessed by banking (Figure 4-5).

#### 4.3.1 GENERAL PURPOSE REGISTER FILE

The General Purpose Register file is accessed, either directly or indirectly, through the File Select Register (FSR). See Section 4.9 "Indirect Data Addressing: INDF and FSR Registers".



#### FIGURE 4-5: PIC16F505 REGISTER FILE MAP



### 4.3.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers (SFRs) are registers used by the CPU and peripheral functions to control the operation of the device (Table 4-1).

The Special Function Registers can be classified into two sets. The Special Function Registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section for each peripheral feature.

### TABLE 4-1:SPECIAL FUNCTION REGISTER (SFR) SUMMARY (PIC12F508/509)

| Address            | Name     | Bit 7                 | Bit 6      | Bit 5              | Bit 4     | Bit 3 | Bit 2   | Bit 1 | Bit 0 | Value on<br>Power-On<br>Reset <sup>(2)</sup> | Page # |
|--------------------|----------|-----------------------|------------|--------------------|-----------|-------|---------|-------|-------|----------------------------------------------|--------|
| 00h                | INDF     | Uses Cor<br>register) | ntents of  | cal                | XXXX XXXX | 28    |         |       |       |                                              |        |
| 01h                | TMR0     | 8-bit Rea             | I-Time C   | lock/Coι           | unter     |       |         |       |       | xxxx xxxx                                    | 35     |
| 02h <sup>(1)</sup> | PCL      | Low-orde              | r 8 bits c | of PC              |           |       |         |       |       | 1111 1111                                    | 27     |
| 03h                | STATUS   | GPWUF                 |            | PA0 <sup>(5)</sup> | TO        | PD    | Z       | DC    | С     | 0-01 1xxx <sup>(3)</sup>                     | 22     |
| 04h                | FSR      | Indirect D            | ata Men    | nory Add           | ress Po   | inter |         |       |       | 111x xxxx                                    | 28     |
| 04h <sup>(4)</sup> | FSR      | Indirect D            | ata Men    | nory Add           | dress Po  | inter |         |       |       | 110x xxxx                                    | 28     |
| 05h                | OSCCAL   | CAL6                  | CAL5       | CAL4               | CAL3      | CAL2  | CAL1    | CAL0  | —     | 1111 111-                                    | 26     |
| 06h                | GPIO     | —                     | _          | GP5                | GP4       | GP3   | GP2     | GP1   | GP0   | xx xxxx                                      | 31     |
| N/A                | TRISGPIO |                       |            | I/O Con            | trol Reg  | ister | 11 1111 | 31    |       |                                              |        |
| N/A                | OPTION   | GPWU                  | GPPU       | TOCS               | TOSE      | PSA   | PS2     | PS1   | PS0   | 1111 1111                                    | 24     |

**Legend:** -= unimplemented, read as '0', x = unknown, u = unchanged, q = value depends on condition.

**Note 1:** The upper byte of the Program Counter is not directly accessible. See **Section 4.7** "**Program Counter**" for an explanation of how to access these bits.

- 2: Other (non Power-up) Resets include external Reset through MCLR, Watchdog Timer and wake-up on pin change Reset.
- **3:** If Reset was due to wake-up on pin change, then bit 7 = 1. All other Resets will cause bit 7 = 0.

4: PIC12F509 only.

5: This bit is used on the PIC12F509. For code compatibility do not use this bit on the PIC12F508.

| Address            | Name   | Bit 7                 | Bit 6      | Bit 5    | Bit 4                | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-On<br>Reset <sup>(2)</sup> | Page # |
|--------------------|--------|-----------------------|------------|----------|----------------------|-------|-------|-------|-------|----------------------------------------------|--------|
| 00h                | INDF   | Uses Cor<br>register) | ntents of  | al       | XXXX XXXX            | 28    |       |       |       |                                              |        |
| 01h                | TMR0   | 8-bit Rea             | I-Time C   | lock/Cou | nter                 |       |       |       |       | xxxx xxxx                                    | 35     |
| 02h <sup>(1)</sup> | PCL    | Low-orde              | r 8 bits c | of PC    |                      |       |       |       |       | 1111 1111                                    | 27     |
| 03h                | STATUS | RBWUF                 | _          | PA0      | TO                   | PD    | Z     | DC    | С     | 0-01 1xxx                                    | 22     |
| 04h                | FSR    | Indirect D            | ata Men    | nory Add | ress Poir            | nter  |       |       |       | 100x xxxx                                    | 28     |
| 05h                | OSCCAL | CAL6                  | CAL5       | CAL4     | CAL3                 | CAL2  | CAL1  | CAL0  |       | 1111 111-                                    | 26     |
| 06h                | PORTB  | —                     | _          | RB5      | RB4                  | RB3   | RB2   | RB1   | RB0   | xx xxxx                                      | 31     |
| 07h                | PORTC  | —                     | —          | RC5      | RC4                  | RC3   | RC2   | RC1   | RC0   | xx xxxx                                      | 31     |
| N/A                | TRISB  |                       |            | I/O Cont | I/O Control Register |       |       |       |       |                                              | 31     |
| N/A                | TRISC  | _                     |            | I/O Cont | trol Regis           | ster  |       |       |       | 11 1111                                      | 31     |
| N/A                | OPTION | RBWU                  | RBPU       | TOCS     | TOSE                 | PSA   | PS2   | PS1   | PS0   | 1111 1111                                    | 25     |

| TABLE 4-2: | SPECIAL FUNCTION REGISTER (SFR) SUMMARY (PIC16F505) |
|------------|-----------------------------------------------------|
|------------|-----------------------------------------------------|

**Legend:** -= unimplemented, read as '0', x = unknown, u = unchanged, q = value depends on condition. **Note 1:** If Reset was due to wake-up on pin change, then bit 7 = 1. All other Resets will cause bit 7 = 0.

2: Other (non Power-up) Resets include external reset through MCLR, Watchdog Timer and wake-up on pin change Reset.

### 4.4 STATUS Register

This register contains the arithmetic status of the ALU, the Reset status and the page preselect bit.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS, will clear the upper three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged).

Therefore, it is recommended that only BCF, BSF and MOVWF instructions be used to alter the STATUS register. These instructions do not affect the Z, DC or C bits from the STATUS register. For other instructions which do affect Status bits, see Section 8.0 "Instruction Set Summary".

### REGISTER 4-1: STATUS REGISTER (ADDRESS: 03h) (PIC12F508/509)

| R/W-0                                                                                                                                                                                                                                                                                                                                                                                      | R/W-0                                                                                                               | R/W-0                                                                                            | R-1                                                                    | R-1                                        | R/W-x                                           | R/W-x              | R/W-x            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------|--------------------|------------------|
| GPWUF                                                                                                                                                                                                                                                                                                                                                                                      | —                                                                                                                   | PA0                                                                                              | TO                                                                     | PD                                         | Z                                               | DC                 | С                |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                     |                                                                                                  |                                                                        |                                            |                                                 |                    | bit 0            |
|                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                     |                                                                                                  |                                                                        |                                            |                                                 |                    |                  |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                     |                                                                                                  |                                                                        |                                            |                                                 |                    |                  |
| R = Readable bit                                                                                                                                                                                                                                                                                                                                                                           | :                                                                                                                   | W = Writable b                                                                                   | it                                                                     | U = Unimplem                               | nented bit, read as                             | s 'O'              |                  |
| -n = Value at PO                                                                                                                                                                                                                                                                                                                                                                           | R                                                                                                                   | '1' = Bit is set                                                                                 |                                                                        | '0' = Bit is clea                          | ared                                            | x = Bit is unkno   | wn               |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                      | <b>GPWUF:</b> GPIO<br>1 = Reset due t<br>0 = After power                                                            | Reset bit<br>to wake-up from<br>-up or other Res                                                 | Sleep on pin ch                                                        | nange                                      |                                                 |                    |                  |
| bit 6                                                                                                                                                                                                                                                                                                                                                                                      | Reserved: Do r                                                                                                      | not use                                                                                          |                                                                        |                                            |                                                 |                    |                  |
| bit 5                                                                                                                                                                                                                                                                                                                                                                                      | <b>PA0</b> : Program F<br>1 = Page 1 (200<br>0 = Page 0 (000<br>Each page is 51<br>Using the PA0 b<br>not recommend | Page Preselect b<br>Dh-3FFh)<br>Dh-1FFh)<br>12 bytes.<br>pit as a general p<br>led, since this m | <sub>pits</sub> (1)<br>purpose read/w<br>ay affect upwar               | rite bit in device<br>d compatibility v    | s which do not us<br>vith future produc         | e it for program p | age preselect is |
| bit 4                                                                                                                                                                                                                                                                                                                                                                                      | <b>TO</b> : Time-Out b<br>1 = After power<br>0 = A WDT time                                                         | it<br>-up, CLRWDT ins<br>ə-out occurred                                                          | truction, or SLE                                                       | EP instruction                             |                                                 |                    |                  |
| bit 3                                                                                                                                                                                                                                                                                                                                                                                      | <b>PD</b> : Power-Dow<br>1 = After power<br>0 = By executio                                                         | vn bit<br>-up or by the CL<br>on of the SLEEP i                                                  | RWDT instructio                                                        | n                                          |                                                 |                    |                  |
| bit 2                                                                                                                                                                                                                                                                                                                                                                                      | <b>Z</b> : Zero bit<br>1 = The result of<br>0 = The result of                                                       | of an arithmetic c<br>of an arithmetic c                                                         | or logic operatio<br>or logic operatio                                 | n is zero<br>n is not zero                 |                                                 |                    |                  |
| bit 1 DC: Digit Carry/Borrow bit (for ADDWF and SUBWF instructions)<br><u>ADDWF:</u><br>1 = A carry from the 4th low-order bit of the result occurred<br>0 = A carry from the 4th low-order bit of the result did not occur<br><u>SUBWF:</u><br>1 = A borrow from the 4th low-order bit of the result did not occur<br>0 = A borrow from the 4th low-order bit of the result did not occur |                                                                                                                     |                                                                                                  |                                                                        |                                            |                                                 |                    |                  |
| bit 0                                                                                                                                                                                                                                                                                                                                                                                      | C: Carry/Borrow<br>ADDWF:<br>1 = A carry occu<br>0 = A carry did                                                    | v bit (for ADDWF,<br>urred a<br>not occur a                                                      | SUBWF and RRI<br><u>SUBWF :</u><br>1 = A borrow dia<br>0 = A borrow oc | F, RLF instructio<br>d not occur<br>curred | ns)<br><u>RRF_or_RLF :</u><br>Load bit with LSb | or MSb, respecti   | vely             |

Note 1: This bit is used on the PIC12F509. For code compatibility do not use this bit on the PIC12F508.

| R/W-0                                                        | R/W-0                                                                                                                             | R/W-0                      | R-1                          | R-1                      | R/W-x             | R/W-x              | R/W-x    |  |  |
|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------|--------------------------|-------------------|--------------------|----------|--|--|
| RBWUF                                                        | _                                                                                                                                 | PA0                        | TO                           | PD                       | Z                 | DC                 | С        |  |  |
| bit 7                                                        |                                                                                                                                   |                            |                              |                          |                   |                    | bit 0    |  |  |
|                                                              |                                                                                                                                   |                            |                              |                          |                   |                    |          |  |  |
| Legend:                                                      |                                                                                                                                   |                            |                              |                          |                   |                    |          |  |  |
| R = Readable bit                                             |                                                                                                                                   | W = Writable bit           |                              | U = Unimpl               | emented bit, read | d as '0'           |          |  |  |
| -n = Value at POR                                            |                                                                                                                                   | '1' = Bit is set           |                              | '0' = Bit is cleared     |                   | x = Bit is unknown |          |  |  |
| L:1 7                                                        |                                                                                                                                   |                            |                              |                          |                   |                    |          |  |  |
| DIL 7                                                        | <b>HBWUF:</b> PORTB Reset bit                                                                                                     |                            |                              |                          |                   |                    |          |  |  |
|                                                              | r = reset due to wake-up from Sleep on pin change0 = After power-up or other Reset                                                |                            |                              |                          |                   |                    |          |  |  |
| bit 6                                                        | Reserved: Do not use                                                                                                              |                            |                              |                          |                   |                    |          |  |  |
| bit 5                                                        | PA0: Program Page Preselect bits                                                                                                  |                            |                              |                          |                   |                    |          |  |  |
|                                                              | 1 = Page 1 (200h-3FFh)                                                                                                            |                            |                              |                          |                   |                    |          |  |  |
|                                                              | 0 = Page 0 (000h-1FFh)                                                                                                            |                            |                              |                          |                   |                    |          |  |  |
|                                                              | Lach page is 512 bytes.<br>Using the PA0 bit as a general purpose read/write bit in devices which do not use it for program page. |                            |                              |                          |                   |                    |          |  |  |
|                                                              | preselect is not recommended, since this may affect upward compatibility with future products.                                    |                            |                              |                          |                   |                    |          |  |  |
| bit 4                                                        | TO: Time-Out                                                                                                                      | bit                        |                              |                          |                   |                    |          |  |  |
| 1 = After power-up, CLRWDT instruction, or SLEEP instruction |                                                                                                                                   |                            |                              |                          |                   |                    |          |  |  |
| h it O                                                       | 0 = A WDT time-out occurred                                                                                                       |                            |                              |                          |                   |                    |          |  |  |
| DIT 3                                                        | Dit 3 PD: Power-Down bit                                                                                                          |                            |                              |                          |                   |                    |          |  |  |
|                                                              | 0 = By execut                                                                                                                     | tion of the SLE            |                              |                          |                   |                    |          |  |  |
| bit 2 Z: Zero bit                                            |                                                                                                                                   |                            |                              |                          |                   |                    |          |  |  |
|                                                              | 1 = The result of an arithmetic or logic operation is zero                                                                        |                            |                              |                          |                   |                    |          |  |  |
|                                                              | 0 = The result of an arithmetic or logic operation is not zero                                                                    |                            |                              |                          |                   |                    |          |  |  |
| bit 1                                                        | DC: Digit Carry/Borrow bit (for ADDWF and SUBWF instructions)                                                                     |                            |                              |                          |                   |                    |          |  |  |
|                                                              | <u>ADDWF:</u><br>1 $-$ A carry from the 4th low-order bit of the result accurred                                                  |                            |                              |                          |                   |                    |          |  |  |
|                                                              | 0 = A carry from the 4th low-order bit of the result did not occur                                                                |                            |                              |                          |                   |                    |          |  |  |
|                                                              | SUBWF:                                                                                                                            |                            |                              |                          |                   |                    |          |  |  |
|                                                              | 1 = A borrow from the 4th low-order bit of the result did not occur                                                               |                            |                              |                          |                   |                    |          |  |  |
| hit 0                                                        | C: Carry/Borrow hit (for ADDWE SITEWE and DDE DIE instructions)                                                                   |                            |                              |                          |                   |                    |          |  |  |
| Situ                                                         | ADDWF:                                                                                                                            | S. S. CIC (IOI ADD<br>S.   | UBWF:                        |                          | RRF OF RLF:       |                    |          |  |  |
|                                                              | 1 = A  carry of<br>0 = A  carry div                                                                                               | ccurred 1<br>d not occur 0 | = A borrow d<br>= A borrow o | lid not occur<br>ccurred | Load bit with LSk | o or MSb, respe    | ectively |  |  |

### REGISTER 4-2: STATUS REGISTER (ADDRESS: 03h) (PIC16F505)

### 4.5 **OPTION Register**

The OPTION register is a 8-bit wide, write-only register, which contains various control bits to configure the Timer0/WDT prescaler and Timer0.

By executing the OPTION instruction, the contents of the W register will be transferred to the OPTION register. A Reset sets the OPTION<7:0> bits.

- Note: If TRIS bit is set to '0', the wake-up on change and pull-up functions are disabled for that pin (i.e., note that TRIS overrides Option control of GPPU/RBPU and GPWU/RBWU).
- **Note:** If the T0CS bit is set to '1', it will override the TRIS function on the T0CKI pin.

### REGISTER 4-3: OPTION REGISTER (PIC12F508/509)

|                   |                                                                                                                                                                             |                                                                                     | •                                            | •                    |                                    |                    |       |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------|----------------------|------------------------------------|--------------------|-------|--|--|
| W-1               | W-1                                                                                                                                                                         | W-1                                                                                 | W-1                                          | W-1                  | W-1                                | W-1                | W-1   |  |  |
| GPWU              | GPPU                                                                                                                                                                        | TOCS                                                                                | TOSE                                         | PSA                  | PS2                                | PS1                | PS0   |  |  |
| bit 7             |                                                                                                                                                                             |                                                                                     |                                              |                      |                                    |                    | bit 0 |  |  |
|                   |                                                                                                                                                                             |                                                                                     |                                              |                      |                                    |                    |       |  |  |
| Legend:           |                                                                                                                                                                             |                                                                                     |                                              |                      |                                    |                    |       |  |  |
| R = Readable      | R = Readable bit W =                                                                                                                                                        |                                                                                     | W = Writable bit                             |                      | U = Unimplemented bit, read as '0' |                    |       |  |  |
| -n = Value at POR |                                                                                                                                                                             | '1' = Bit is set '0                                                                 |                                              | '0' = Bit is cleared |                                    | x = Bit is unknown |       |  |  |
| bit 7             | <b>GPWU:</b> Enab<br>1 = Disabled<br>0 = Enabled                                                                                                                            | ole Wake-up or                                                                      | ı Pin Change                                 | bit (GP0, GP1,       | GP3)                               |                    |       |  |  |
| bit 6             | <b>GPPU</b> : Enable Weak Pull-ups bit (GP0, GP1, GP3)<br>1 = Disabled<br>0 = Enabled                                                                                       |                                                                                     |                                              |                      |                                    |                    |       |  |  |
| bit 5             | <b>TOCS</b> : Timer0 Clock Source Select bit<br>1 = Transition on T0CKI pin (overrides TRIS on the T0CKI pin)<br>0 = Transition on internal instruction cycle clock, Fosc/4 |                                                                                     |                                              |                      |                                    |                    |       |  |  |
| bit 4             | <b>TOSE</b> : Timer0 Source Edge Select bit<br>1 = Increment on high-to-low transition on the T0CKI pin<br>0 = Increment on low-to-high transition on the T0CKI pin         |                                                                                     |                                              |                      |                                    |                    |       |  |  |
| bit 3             | <b>PSA</b> : Prescaler Assignment bit 1 = Prescaler assigned to the WDT 0 = Prescaler assigned to Timer0                                                                    |                                                                                     |                                              |                      |                                    |                    |       |  |  |
| bit 2-0           | PS<2:0>: Prescaler Rate Select bits                                                                                                                                         |                                                                                     |                                              |                      |                                    |                    |       |  |  |
|                   | Bit                                                                                                                                                                         | Value Timer                                                                         | ) Rate WDT F                                 | Rate                 |                                    |                    |       |  |  |
|                   |                                                                                                                                                                             | 000     1:2       001     1:4       010     1:8       011     1:3       100     1:3 | 2 1:1<br>4 1:2<br>3 1:4<br>16 1:8<br>32 1:16 | <br>5                |                                    |                    |       |  |  |

1:64

1:128

1:256

101

110 111 1:32

1:64

1:128

| W-1                  | W-1                                                                                                                                                                         | W-1                                                                                                                                                                                           | W-1                                                                                  | W-1            | W-1                                | W-1 | W-1                |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------|------------------------------------|-----|--------------------|--|--|
| RBWU                 | RBPU                                                                                                                                                                        | TOCS                                                                                                                                                                                          | TOSE                                                                                 | PSA            | PS2                                | PS1 | PS0                |  |  |
| bit 7                |                                                                                                                                                                             |                                                                                                                                                                                               |                                                                                      |                |                                    |     | bit 0              |  |  |
|                      |                                                                                                                                                                             |                                                                                                                                                                                               |                                                                                      |                |                                    |     |                    |  |  |
| Legend:              |                                                                                                                                                                             |                                                                                                                                                                                               |                                                                                      |                |                                    |     |                    |  |  |
| R = Readable bit W = |                                                                                                                                                                             | W = Writable                                                                                                                                                                                  | <pre>/ = Writable bit</pre>                                                          |                | U = Unimplemented bit, read as '0' |     |                    |  |  |
| -n = Value at POR    |                                                                                                                                                                             | '1' = Bit is set                                                                                                                                                                              | 1' = Bit is set                                                                      |                | '0' = Bit is cleared               |     | x = Bit is unknown |  |  |
| bit 7                | <b>RBWU:</b> Enab<br>1 = Disabled<br>0 = Enabled                                                                                                                            | le Wake-up on                                                                                                                                                                                 | Pin Change b                                                                         | oit (RB0, RB1, | RB3, RB4)                          |     |                    |  |  |
| bit 6                | <b>RBPU</b> : Enable Weak Pull-ups bit (RB0, RB1, RB3, RB4)<br>1 = Disabled<br>0 = Enabled                                                                                  |                                                                                                                                                                                               |                                                                                      |                |                                    |     |                    |  |  |
| bit 5                | <b>TOCS</b> : Timer0 clock Source Select bit<br>1 = Transition on T0CKI pin (overrides TRIS on the T0CKI pin)<br>0 = Transition on internal instruction cycle clock, Fosc/4 |                                                                                                                                                                                               |                                                                                      |                |                                    |     |                    |  |  |
| bit 4                | <b>TOSE</b> : Timer0 Source Edge Select bit<br>1 = Increment on high-to-low transition on the T0CKI pin<br>0 = Increment on low-to-high transition on the T0CKI pin         |                                                                                                                                                                                               |                                                                                      |                |                                    |     |                    |  |  |
| bit 3                | <ul> <li>PSA: Prescaler Assignment bit</li> <li>1 = Prescaler assigned to the WDT</li> <li>0 = Prescaler assigned to Timer0</li> </ul>                                      |                                                                                                                                                                                               |                                                                                      |                |                                    |     |                    |  |  |
| bit 2-0              | PS<2:0>: Prescaler Rate Select bits                                                                                                                                         |                                                                                                                                                                                               |                                                                                      |                |                                    |     |                    |  |  |
|                      | Bit Value Timer0 Rate WDT Rate                                                                                                                                              |                                                                                                                                                                                               |                                                                                      |                |                                    |     |                    |  |  |
|                      |                                                                                                                                                                             | 00         1:2           01         1:4           10         1:8           11         1:1           00         1:3           01         1:6           10         1:1           11         1:1 | 1 : 1<br>1 : 2<br>1 : 4<br>6 1 : 8<br>2 1 : 16<br>4 1 : 32<br>28 1 : 64<br>56 1 : 12 |                |                                    |     |                    |  |  |

### REGISTER 4-4: OPTION REGISTER (PIC16F505)