

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# PIC16F526 Data Sheet

14-Pin, 8-Bit Flash Microcontroller

### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, Keeloq, Keeloq logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2010, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-60932-355-4

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

# PIC16F526

### 14-Pin, 8-Bit Flash Microcontroller

### **High-Performance RISC CPU:**

- · Only 33 Single-Word Instructions
- All Single-Cycle Instructions except for Program Branches which are Two-Cycle
- · Two-Level Deep Hardware Stack
- Direct, Indirect and Relative Addressing modes for Data and Instructions
- · Operating Speed:
  - DC 20 MHz crystal oscillator
  - DC 200 ns instruction cycle
- On-chip Flash Program Memory:
  - 1024 x 12
- · General Purpose Registers (SRAM):
  - 67 x 8
- · Flash Data Memory:
  - 64 x 8

### **Special Microcontroller Features:**

- · 8 MHz Precision Internal Oscillator:
  - Factory calibrated to ±1%
- In-Circuit Serial Programming™ (ICSP™)
- In-Circuit Debugging (ICD) Support
- · Power-On Reset (POR)
- · Device Reset Timer (DRT)
- Watchdog Timer (WDT) with Dedicated On-Chip RC Oscillator for Reliable Operation
- · Programmable Code Protection
- Multiplexed MCLR Input Pin
- Internal Weak Pull-ups on I/O Pins
- · Power-Saving Sleep mode
- · Wake-Up from Sleep on Pin Change
- · Selectable Oscillator Options:
  - INTRC: 4 MHz or 8 MHz precision Internal RC oscillator
  - EXTRC: External low-cost RC oscillator
  - XT: Standard crystal/resonator
  - HS: High-speed crystal/resonator
  - LP: Power-saving, low-frequency crystal
  - EC: High-speed external clock input

### Low-Power Features/CMOS Technology:

- · Standby current:
  - 100 nA @ 2.0V, typical
- Operating current:
  - 11 μA @ 32 kHz, 2.0V, typical
- 175 μA @ 4 MHz, 2.0V, typical
- · Watchdog Timer current:
  - 1 μA @ 2.0V, typical
  - 7 μA @ 5.0V, typical
- High Endurance Program and Flash Data Memory cells:
  - 100,000 write Program Memory endurance
  - 1,000,000 write Flash Data Memory endurance
  - Program and Flash Data retention: >40 years
- · Fully Static Design
- Wide Operating Voltage Range: 2.0V to 5.5V:
  - Wide temperature range
  - Industrial: -40°C to +85°C
  - Extended: -40°C to +125°C

### **Peripheral Features:**

- 12 I/O Pins:
  - 11 I/O pins with individual direction control
  - 1 input-only pin
  - High current sink/source for direct LED drive
  - Wake-up on change
  - Weak pull-ups
- 8-bit Real-time Clock/Counter (TMR0) with 8-bit Programmable Prescaler
- Two Analog Comparators:
  - Comparator inputs and output accessible externally
  - One comparator with 0.6V fixed on-chip absolute voltage reference (VREF)
  - One comparator with programmable on-chip voltage reference (VREF)
- Analog-to-Digital (A/D) Converter:
  - 8-bit resolution
  - 3-channel external programmable inputs
  - 1-channel internal input to internal absolute 0.6 voltage reference

| Dovice    | Program<br>Memory | Data Memory  |                  | I/O | Comparators | Timers 8-bit   | 8-bit A/D |
|-----------|-------------------|--------------|------------------|-----|-------------|----------------|-----------|
| Device    | Flash (words)     | SRAM (bytes) | Flash<br>(bytes) | 1/0 | Comparators | Tilliers o-bit | Channels  |
| PIC16F526 | 1024              | 67           | 64               | 12  | 2           | 1              | 3         |

FIGURE 1-1: 14-PIN PDIP, SOIC, TSSOP DIAGRAM



### FIGURE 1-2: 16-PIN QFN DIAGRAM



### **Table of Contents**

| 1.0   | General Description                         | 7   |
|-------|---------------------------------------------|-----|
| 2.0   | General Description                         | . 9 |
| 3.0   | Architectural Overview                      | 11  |
| 4.0   | Memory Organization                         | 15  |
| 5.0   | Flash Data Memory Control                   | 23  |
| 6.0   | I/O Port                                    |     |
| 7.0   | Timer0 Module and TMR0 Register             | 37  |
| 8.0   | Special Features of the CPU                 | 43  |
| 9.0   | Analog-to-Digital (A/D) Converter           | 59  |
| 10.0  | Comparator(s)                               | 63  |
| 11.0  | Comparator Voltage Reference Module         | 69  |
| 12.0  | Instruction Set Summary                     | 71  |
| 13.0  | Development Support                         | 79  |
| 14.0  | Electrical Characteristics                  | 83  |
|       | DC and AC Characteristics Graphs and Charts |     |
| 16.0  | Packaging Information                       | 107 |
| The N | /licrochip Web Site                         | 115 |
| Custo | omer Change Notification Service            | 115 |
| Custo | omer Support                                | 115 |
| Read  | er Response                                 | 116 |
|       |                                             |     |
| Produ | uct Identification System                   | 119 |

### TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@mail.microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- · Microchip's Worldwide Web site; http://www.microchip.com
- · Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

### **Customer Notification System**

Register on our web site at www.microchip.com/cn to receive the most current information on all of our products.

# PIC16F526

NOTES:

### 1.0 GENERAL DESCRIPTION

The PIC16F526 device from Microchip Technology is low-cost, high-performance, 8-bit, fully-static, Flash-based CMOS microcontrollers. It employs a RISC architecture with only 33 single-word/single-cycle instructions. All instructions are single cycle (200  $\mu s$ ) except for program branches, which take two cycles. The PIC16F526 device delivers performance an order of magnitude higher than their competitors in the same price category. The 12-bit wide instructions are highly symmetrical, resulting in a typical 2:1 code compression over other 8-bit microcontrollers in its class. The easy-to-use and easy to remember instruction set reduces development time significantly.

The PIC16F526 product is equipped with special features that reduce system cost and power requirements. The Power-on Reset (POR) and Device Reset Timer (DRT) eliminate the need for external Reset circuitry. There are four oscillator configurations to choose from, including INTRC Internal Oscillator mode and the power-saving LP (Low-Power) Oscillator mode. Power-Saving Sleep mode, Watchdog Timer and code protection features improve system cost, power and reliability.

The PIC16F526 device is available in the cost-effective Flash programmable version, which is suitable for production in any volume. The customer can take full advantage of Microchip's price leadership in Flash programmable microcontrollers, while benefiting from the Flash programmable flexibility.

The PIC16F526 product is supported by a full-featured macro assembler, a software simulator, an in-circuit emulator, a 'C' compiler, a low-cost development programmer and a full featured programmer. All the tools are supported on IBM<sup>®</sup> PC and compatible machines.

### 1.1 Applications

The PIC16F526 device fits in applications ranging from personal care appliances and security systems to low-power remote transmitters/receivers. The Flash technology makes customizing application programs (transmitter codes, appliance settings, receiver frequencies, etc.) extremely fast and convenient. The small footprint packages, for through hole or surface mounting, make these microcontrollers perfect for applications with space limitations. Low cost, low power, high performance, ease of use and I/O flexibility make the PIC16F526 device very versatile even in areas where no microcontroller use has been considered before (e.g., timer functions, logic and PLDs in larger systems and coprocessor applications).

TABLE 1-1: FEATURES AND MEMORY OF PIC16F526

|             |                                            | PIC16F526                     |
|-------------|--------------------------------------------|-------------------------------|
| Clock       | Maximum Frequency of Operation (MHz)       | 20                            |
| Memory      | Flash Program Memory                       | 1024                          |
|             | SRAM Data Memory (bytes)                   | 67                            |
|             | Flash Data Memory (bytes)                  | 64                            |
| Peripherals | Timer Module(s)                            | TMR0                          |
|             | Wake-up from Sleep on Pin Change           | Yes                           |
| Features    | I/O Pins                                   | 11                            |
|             | Input Pins                                 | 1                             |
|             | Internal Pull-ups                          | Yes                           |
|             | In-Circuit Serial Programming <sup>™</sup> | Yes                           |
|             | Number of Instructions                     | 33                            |
|             | Packages                                   | 14-pin PDIP, SOIC, TSSOP, QFN |

The PIC16F526 device has Power-on Reset, selectable Watchdog Timer, selectable code-protect, high I/O current capability and precision internal oscillator.

The PIC16F526 device uses serial programming with data pin RB0 and clock pin RB1.

# PIC16F526

NOTES:

### 2.0 PIC16F526 DEVICE VARIETIES

A variety of packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in this section. When placing orders, please use the PIC16F526 Product Identification System at the back of this data sheet to specify the correct part number.

# 2.1 Quick Turn Programming (QTP) Devices

Microchip offers a QTP programming service for factory production orders. This service is made available for users who choose not to program medium-to-high quantity units and whose code patterns have stabilized. The devices are identical to the Flash devices but with all Flash locations and fuse options already programmed by the factory. Certain code and prototype verification procedures do apply before production shipments are available. Please contact your local Microchip Technology sales office for more details.

# 2.2 Serialized Quick Turn Programming<sup>SM</sup> (SQTP<sup>SM</sup>) Devices

Microchip offers a unique programming service, where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number, which can serve as an entry code, password or ID number.

# PIC16F526

NOTES:

### 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16F526 device can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16F526 device uses a Harvard architecture in which program and data are accessed on separate buses. This improves bandwidth over traditional von Neumann architectures where program and data are fetched on the same bus. Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. Instruction opcodes are 12 bits wide, making it possible to have all single-word instructions. A 12-bit wide program memory access bus fetches a 12-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (33) execute in a single cycle (200 ns @ 20 MHz, 1 µs @ 4 MHz) except for program branches.

Table 3-1 below lists memory supported by the PIC16F526 device.

TABLE 3-1: PIC16F526 MEMORY

| Device    | Program<br>Memory | Data Memory     |                  |  |  |
|-----------|-------------------|-----------------|------------------|--|--|
| Device    | Flash<br>(words)  | SRAM<br>(bytes) | Flash<br>(bytes) |  |  |
| PIC16F526 | 1024              | 67              | 64               |  |  |

The PIC16F526 device can directly or indirectly address its register files and data memory. All Special Function Registers (SFR), including the PC, are mapped in the data memory. The PIC16F526 device has a highly orthogonal (symmetrical) instruction set that makes it possible to carry out any operation, on any register, using any Addressing mode. This symmetrical nature and lack of "special optimal situations" make programming with the PIC16F526 device simple, yet efficient. In addition, the learning curve is reduced significantly.

The PIC16F526 device contains an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8 bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, one operand is typically the W (working) register. The other operand is either a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC) and Zero (Z) bits in the <u>STATUS</u> register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBWF and ADDWF instructions for examples.

A simplified block diagram is shown in Figure 3-2, with the corresponding device pins described in Table 3-2.

FIGURE 3-1: PIC16F526 BLOCK DIAGRAM



TABLE 3-2: PIC16F526 PINOUT DESCRIPTION

| Name                       | Function | Input<br>Type | Output<br>Type | Description                                                                                                                                                                                                                                                   |
|----------------------------|----------|---------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RB0//C1IN+/AN0/<br>ICSPDAT | RB0      | TTL           | CMOS           | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                             |
|                            | C1IN+    | AN            | _              | Comparator 1 input.                                                                                                                                                                                                                                           |
|                            | AN0      | AN            |                | ADC channel input.                                                                                                                                                                                                                                            |
|                            | ICSPDAT  | ST            | CMOS           | ICSP™ mode Schmitt Trigger.                                                                                                                                                                                                                                   |
| RB1/C1IN-/AN1/<br>ICSPCLK  | RB1      | TTL           | CMOS           | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                             |
|                            | C1IN-    | AN            | _              | Comparator 1 input.                                                                                                                                                                                                                                           |
|                            | AN1      | AN            | _              | ADC channel input.                                                                                                                                                                                                                                            |
|                            | ICSPCLK  | ST            | CMOS           | ICSP mode Schmitt Trigger.                                                                                                                                                                                                                                    |
| RB2/C1OUT/AN2              | RB2      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                        |
|                            | C1OUT    |               | CMOS           | Comparator 1 output.                                                                                                                                                                                                                                          |
|                            | AN2      | AN            | _              | ADC channel input.                                                                                                                                                                                                                                            |
| RB3/MCLR/VPP               | RB3      | TTL           | _              | Input pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                                         |
|                            | MCLR     | ST            | _              | Master Clear (Reset). When configured as MCLR, this pin is an active-low Reset to the device. Voltage on MCLR/VPP must not exceed VDD during normal device operation or the device will enter Programming mode. Weak pull-up always on if configured as MCLR. |
|                            | VPP      | HV            | _              | Programming voltage input.                                                                                                                                                                                                                                    |
| RB4/OSC2/CLKOUT            | RB4      | TTL           | CMOS           | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                             |
|                            | OSC2     | _             | XTAL           | Oscillator crystal output. Connections to crystal or resonator in Crystal Oscillator mode (XT, HS and LP modes only, PORTB in other modes).                                                                                                                   |
|                            | CLKOUT   |               | CMOS           | EXTRC/INTRC CLKOUT pin (Fosc/4).                                                                                                                                                                                                                              |
| RB5/OSC1/CLKIN             | RB5      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                        |
|                            | OSC1     | XTAL          | _              | Oscillator crystal input.                                                                                                                                                                                                                                     |
|                            | CLKIN    | ST            | _              | External clock source input.                                                                                                                                                                                                                                  |
| RC0/C2IN+                  | RC0      | TTL           | CMOS           | Bidirectional I/O port.                                                                                                                                                                                                                                       |
|                            | C2IN+    | AN            | _              | Comparator 2 input.                                                                                                                                                                                                                                           |
| RC1/C2IN-                  | RC1      | TTL           | CMOS           | Bidirectional I/O port.                                                                                                                                                                                                                                       |
|                            | C2IN-    | AN            | _              | Comparator 2 input.                                                                                                                                                                                                                                           |
| RC2/CVREF                  | RC2      | TTL           | CMOS           | Bidirectional I/O port.                                                                                                                                                                                                                                       |
|                            | CVREF    | _             | AN             | Programmable Voltage Reference output.                                                                                                                                                                                                                        |
| RC3                        | RC3      | TTL           | CMOS           | Bidirectional I/O port.                                                                                                                                                                                                                                       |
| RC4/C2OUT                  | RC4      | TTL           | CMOS           | Bidirectional I/O port.                                                                                                                                                                                                                                       |
|                            | C2OUT    | _             | CMOS           | Comparator 2 output.                                                                                                                                                                                                                                          |
| RC5/T0CKI                  | RC5      | TTL           | CMOS           | Bidirectional I/O port.                                                                                                                                                                                                                                       |
|                            | T0CKI    | ST            | _              | Timer0 Schmitt Trigger input pin.                                                                                                                                                                                                                             |
| VDD                        | VDD      | _             | Р              | Positive supply for logic and I/O pins.                                                                                                                                                                                                                       |
|                            | +        |               |                | Ground reference for logic and I/O pins.                                                                                                                                                                                                                      |

**Legend:** I = Input, O = Output, I/O = Input/Output, P = Power, — = Not used, TTL = TTL input, ST = Schmitt Trigger input, HV = High Voltage

# 3.1 Clocking Scheme/Instruction Cycle

The clock input (OSC1/CLKIN pin) is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3 and Q4. Internally, the PC is incremented every Q1 and the instruction is fetched from program memory and latched into the instruction register in Q4. It is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow is shown in Figure 3-2 and Example 3-1.

### 3.2 Instruction Flow/Pipelining

An instruction cycle consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle, while decode and execute take another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the PC to change (e.g., GOTO), then two cycles are required to complete the instruction (Example 3-1).

A fetch cycle begins with the PC incrementing in Q1.

In the execution cycle, the fetched instruction is latched into the Instruction Register (IR) in cycle Q1. This instruction is then decoded and executed during the Q2, Q3 and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write).





### **EXAMPLE 3-1: INSTRUCTION PIPELINE FLOW**



All instructions are single cycle, except for any program branches. These take two cycles, since the fetch instruction is "flushed" from the pipeline, while the new instruction is being fetched and then executed.

### 4.0 MEMORY ORGANIZATION

The PIC16F526 memories are organized into program memory and data memory (SRAM). The self-writable portion of the program memory called Flash data memory is located at addresses at 400h-43Fh. All Program mode commands that work on the normal Flash memory work on the Flash data memory. This includes bulk erase, row/column/cycling toggles, Load and Read data commands (Refer to Section 5.0 "Flash Data Memory Control" for more details). For devices with more than 512 bytes of program memory, a paging scheme is used. Program memory pages are accessed using one STATUS register bit. For the PIC16F526, with data memory register files of more than 32 registers, a banking scheme is used. Data memory banks are accessed using the File Select Register (FSR).

### 4.1 Program Memory Organization for the PIC16F526

The PIC16F526 device has an 11-bit Program Counter (PC) capable of addressing a 2K x 12 program memory space. Program memory is partitioned into user memory, data memory and configuration memory spaces.

The user memory space is the on-chip user program memory. As shown in Figure 4-1, it extends from 0x000 to 0x3FF and partitions into pages, including Reset vector at address 0x3FF.

The data memory space is the Flash data memory block and is located at addresses PC = 400h-43Fh. All Program mode commands that work on the normal Flash memory work on the Flash data memory block. This includes bulk erase, Load and Read data commands.

The configuration memory space extends from 0x440 to 0x7FF. Locations from 0x448 through 0x49F are reserved. The user ID locations extend from 0x440 through 0x443. The Backup OSCCAL locations extend from 0x444 through 0x447. The Configuration Word is physically located at 0x7FF.

Refer to "PIC16F526 Memory Programming Specification" (DS41317) for more details.



### 4.2 Data Memory (SRAM and FSRs)

Data memory is composed of registers or bytes of SRAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: Special Function Registers (SFR) and General Purpose Registers (GPR).

The Special Function Registers are registers used by the CPU and peripheral functions for controlling desired operations of the PIC16F526. See Figure 4-1 for details.

The PIC16F526 register file is composed of 16 Special Function Registers and 67 General Purpose Registers.

### 4.2.1 GENERAL PURPOSE REGISTER FILE

The General Purpose Register file is accessed, either directly or indirectly, through the File Select Register (FSR). See Section 4.8 "Indirect Data Addressing: INDF and FSR Registers".

### 4.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers (SFRs) are registers used by the CPU and peripheral functions to control the operation of the device (Table 4-1).

The Special Function Registers can be classified into two sets. The Special Function Registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section for each peripheral feature.

FIGURE 4-2: REGISTER FILE MAP



Note 1: Not a physical register. See Section 4.8 "Indirect Data Addressing: INDF and FSR Registers".

**TABLE 4-1:** SPECIAL FUNCTION REGISTER (SFR) SUMMARY

| Addr               | Name    | Bit 7       | Bit 6            | Bit 5        | Bit 4         | Bit 3         | Bit 2        | Bit 1   | Bit 0 | Value on<br>Power-on<br>Reset | Page # |
|--------------------|---------|-------------|------------------|--------------|---------------|---------------|--------------|---------|-------|-------------------------------|--------|
| N/A                | TRIS    | _           | _                | I/O Control  | Register (PC  | ORTB, PORT    | C)           |         |       | 11 1111                       | 27     |
| N/A                | OPTION  | Contains co | ontrol bits to o | onfigure Tim | ner0 and Tim  | er0/WDT pre   | escaler      |         |       | 1111 1111                     | 19     |
| 00h                | INDF    | Uses conte  | nts of FSR to    | Address Da   | ıta Memory (ı | not a physica | al register) |         |       | XXXX XXXX                     | 22     |
| 01h/41h            | TMR0    | Timer0 Mod  | dule Register    |              |               |               |              |         |       | XXXX XXXX                     | 37     |
| 02h <sup>(1)</sup> | PCL     | Low order 8 | B bits of PC     |              |               |               |              |         |       | 1111 1111                     | 21     |
| 03h                | STATUS  | RBWUF       | CWUF             | PA0          | TO            | PD            | Z            | DC      | С     | 0001 1xxx                     | 18     |
| 04h                | FSR     | Indirect Da | ta Memory Ad     | dress Point  | er            |               |              |         |       | 100x xxxx                     | 22     |
| 05h/45h            | OSCCAL  | CAL6        | CAL5             | CAL4         | CAL3          | CAL2          | CAL1         | CAL0    | _     | 1111 111-                     | 20     |
| 06h/46h            | PORTB   | _           | _                | RB5          | RB4           | RB3           | RB2          | RB1     | RB0   | xx xxxx                       | 27     |
| 07h                | PORTC   | _           | _                | RC5          | RC4           | RC3           | RC2          | RC1     | RC0   | xx xxxx                       | 28     |
| 08h                | CM1CON0 | C1OUT       | C10UTEN          | C1POL        | C1T0CS        | C10N          | C1NREF       | C1PREF  | C1WU  | q111 1111                     | 63     |
| 09h                | ADCON0  | ANS1        | ANS0             | ADCS1        | ADCS0         | CHS1          | CHS0         | GO/DONE | ADON  | 1111 1100                     | 61     |
| 0Ah                | ADRES   | ADC Conve   | ersion Result    |              |               |               |              |         |       | xxxx xxxx                     | 62     |
| 0Bh                | CM2CON0 | C2OUT       | C2OUTEN          | C2POL        | C2PREF2       | C2ON          | C2NREF       | C2PREF1 | C2WU  | q111 1111                     | 64     |
| 0Ch                | VRCON   | VREN        | VROE             | VRR          | _             | VR3           | VR2          | VR1     | VR0   | 001- 1111                     | 69     |
| 21h/61h            | EECON   | _           | _                | _            | FREE          | WRERR         | WREN         | WR      | RD    | 0 x000                        | 23     |
| 25h/65h            | EEDATA  | SELF REA    | D/WRITE DA       | TA           |               |               |              |         |       | xxxx xxxx                     | 23     |
| 26h/66h            | EEADR   | _           | _                | SELF REA     | D/WRITE AD    | DRESS         |              |         |       | xx xxxx                       | 23     |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0' (if applicable), q = value depends on condition.

Shaded cells = unimplemented or unused

Note 1: The upper byte of the Program Counter is not directly accessible. See Section 4.6 "Program Counter" for an explanation of how to access these bits.

### 4.3 STATUS Register

Legend:

R = Readable bit

-n = Value at POR

This register contains the arithmetic status of the ALU, the Reset status and the page preselect bit.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS, will clear the upper three bits and set the Z bit. This leaves the STATUS register as  $000u\ u1uu$  (where u = unchanged).

Therefore, it is recommended that only BCF, BSF and MOVWF instructions be used to alter the STATUS register. These instructions do not affect the Z, DC or C bits from the STATUS register. For other instructions which do affect Status bits, see Section 12.0 "Instruction Set Summary".

x = Bit is unknown

### **REGISTER 4-1: STATUS: STATUS REGISTER**

W = Writable bit

'1' = Bit is set

| R/W-0 | R/W-0 | R/W-0 | R-1 | R-1 | R/W-x | R/W-x | R/W-x |
|-------|-------|-------|-----|-----|-------|-------|-------|
| RBWUF | CWUF  | PA0   | TO  | PD  | Z     | DC    | С     |
| bit 7 |       |       |     |     |       |       | bit 0 |

U = Unimplemented bit, read as '0'

'0' = Bit is cleared

| bit 7 | RBWUF: Wake-up from S                            | Sleen on Bin Change hit                                               |                                        |
|-------|--------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------|
| DIL 7 | •                                                | o from Sleep on pin change                                            |                                        |
|       | 0 = After power-up or other                      |                                                                       |                                        |
| bit 6 | CWUF: Wake-up from Sle                           | eep on Comparator Change bit                                          | t                                      |
|       |                                                  | from Sleep on comparator ch                                           | ange                                   |
|       | 0 = After power-up or other                      | er Reset                                                              |                                        |
| bit 5 | PA0: Program Page Pres                           | elect bit                                                             |                                        |
|       | 1 = Page 1 (000h-1FFh)<br>0 = Page 0 (200h-3FFh) |                                                                       |                                        |
| bit 4 | <b>TO</b> : Time-out bit                         |                                                                       |                                        |
| DIL 4 |                                                  | DT instruction, or SLEEP instru                                       | action                                 |
|       | 0 = A WDT time-out occu                          |                                                                       |                                        |
| bit 3 | PD: Power-down bit                               |                                                                       |                                        |
|       | 1 = After power-up or by t                       |                                                                       |                                        |
|       | 0 = By execution of the S                        | LEEP instruction                                                      |                                        |
| bit 2 | Z: Zero bit                                      |                                                                       |                                        |
|       |                                                  | netic or logic operation is zero<br>netic or logic operation is not z | rero                                   |
| bit 1 |                                                  | (for ADDWF and SUBWF instruc                                          |                                        |
| DIL I | ADDWF:                                           | (IOI ADDWF and SOBWF IIIStide                                         | dons)                                  |
|       | 1 = A carry from the 4th lo                      | ow-order bit of the result occur                                      | red                                    |
|       | 0 = A carry from the 4th lo                      | ow-order bit of the result did no                                     | ot occur                               |
|       | SUBWF:                                           | low-order bit of the result did                                       | not occur                              |
|       |                                                  | n low-order bit of the result aid in low-order bit of the result occi |                                        |
| bit 0 |                                                  | DDWF, SUBWF and RRF, RLF ins                                          |                                        |
| DIL U | ADDWF:                                           | SUBWF:                                                                | RRF OF RLF:                            |
|       | 1 = A carry occurred                             | 1 = A borrow did not occur                                            | Load bit with LSb or MSb, respectively |
|       | 0 = A carry did not occur                        | 0 = A borrow occurred                                                 |                                        |

### 4.4 OPTION Register

The OPTION register is a 8-bit wide, write-only register, which contains various control bits to configure the Timer0/WDT prescaler and Timer0.

By executing the <code>OPTION</code> instruction, the contents of the W register will be transferred to the <code>OPTION</code> register. A Reset sets the <code>OPTION</code> <7:0> bits.

If TRIS bit is set to '0', the wake-up on change and pull-up functions are disabled for that pin (i.e., note that TRIS overrides Option control of RBPU and RBWU).

### **REGISTER 4-2: OPTION: OPTION REGISTER**

| W-1   | W-1  | W-1                 | W-1  | W-1 | W-1 | W-1 | W-1   |
|-------|------|---------------------|------|-----|-----|-----|-------|
| RBWU  | RBPU | T0CS <sup>(1)</sup> | T0SE | PSA | PS2 | PS1 | PS0   |
| bit 7 |      |                     |      |     |     |     | bit 0 |

Note:

| Legend:           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

| bit 7   | RBWU: Enable Wake-up On Pin Change bit (RB0, RB1, RB3, RB4)  1 = Disabled  0 = Enabled  RBPU: Enable Weak Pull-ups bit (RB0, RB1, RB3, RB4)  1 = Disabled                                                             |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 5   | 0 = Enabled  TOCS: Timer0 Clock Source Select bit <sup>(1)</sup> 1 = Transition on T0CKI pin  0 = Internal instruction cycle clock (CLKOUT)                                                                           |
| bit 4   | <b>T0SE:</b> Timer0 Source Edge Select bit  1 = Increment on high-to-low transition on T0CKI pin  0 = Increment on low-to-high transition on T0CKI pin                                                                |
| bit 3   | PSA: Prescaler Assignment bit  1 = Prescaler assigned to the WDT  0 = Prescaler assigned to Timer0                                                                                                                    |
| bit 2-0 | PS<2:0>: Prescaler Rate Select bits                                                                                                                                                                                   |
|         | Bit Value Timer0 Rate WDT Rate                                                                                                                                                                                        |
|         | 000     1:2     1:1       001     1:4     1:2       010     1:8     1:4       011     1:16     1:8       100     1:32     1:16       101     1:64     1:32       110     1:128     1:64       111     1:256     1:128 |

**Note 1:** If the TOCS bit is set to '1', it will override the TRIS function on the TOCKI pin.

### 4.5 OSCCAL Register

The Oscillator Calibration (OSCCAL) register is used to calibrate the 8 MHz internal oscillator macro. It contains 7 bits of calibration that uses a two's complement scheme for controlling the oscillator speed. See Register 4-3 for details.

### REGISTER 4-3: OSCCAL: OSCILLATOR CALIBRATION REGISTER

| R/W-1 | U-0   |
|-------|-------|-------|-------|-------|-------|-------|-------|
| CAL6  | CAL5  | CAL4  | CAL3  | CAL2  | CAL1  | CAL0  | _     |
| bit 7 |       |       |       |       |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-1 CAL<6:0>: Oscillator Calibration bits

0111111 = Maximum frequency

•

•

0000001

0000000 = Center frequency

1111111

•

•

•

1000000 = Minimum frequency

bit 0 **Unimplemented**: Read as '0'

### 4.6 Program Counter

As a program instruction is executed, the Program Counter (PC) will contain the address of the next program instruction to be executed. The PC value is increased by one every instruction cycle, unless an instruction changes the PC.

For a GOTO instruction, bits 8:0 of the PC are provided by the GOTO instruction word. The Program Counter (PCL) is mapped to PC<7:0>. Bit 5 of the STATUS register provides page information to bit 9 of the PC (Figure 4-3).

For a CALL instruction, or any instruction where the PCL is the destination, bits 7:0 of the PC again are provided by the instruction word. However, PC<8> does not come from the instruction word, but is always cleared (Figure 4-3).

Instructions where the PCL is the destination, or modify PCL instructions, include MOVWF PCL, ADDWF PCL and BSF PCL, 5.

Note: Because bit 8 of the PC is cleared in the CALL instruction or any modify PCL instruction, all subroutine calls or computed jumps are limited to the first 256 locations of any program memory page (512 words long).

FIGURE 4-3: LOADING OF PC BRANCH INSTRUCTIONS



#### 4.6.1 EFFECTS OF RESET

The PC is set upon a Reset, which means that the PC addresses the last location in the last page (i.e., the oscillator calibration instruction). After executing MOVLW XX, the PC will roll over to location 00h and begin executing user code.

The STATUS register page preselect bits are cleared upon a Reset, which means that page 0 is pre-selected.

Therefore, upon a Reset, a GOTO instruction will automatically cause the program to jump to page 0 until the value of the page bits is altered.

### 4.7 Stack

The PIC16F526 device has a 2-deep, 12-bit wide hardware PUSH/POP stack.

A CALL instruction will PUSH the current value of Stack 1 into Stack 2 and then PUSH the current PC value, incremented by one, into Stack Level 1. If more than two sequential CALLs are executed, only the most recent two return addresses are stored.

A RETLW instruction will POP the contents of Stack Level 1 into the PC and then copy Stack Level 2 contents into Stack Level 1. If more than two sequential RETLWs are executed, the stack will be filled with the address previously stored in Stack Level 2. Note that the W register will be loaded with the literal value specified in the instruction. This is particularly useful for the implementation of data look-up tables within the program memory.

- Note 1: There are no Status bits to indicate Stack Overflows or Stack Underflow conditions.
  - 2: There are no instruction mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL and RETLW instructions.

# 4.8 Indirect Data Addressing: INDF and FSR Registers

The INDF Register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR Register (FSR is a *pointer*). This is indirect addressing.

Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF Register indirectly results in a no-operation (although Status bits may be affected).

The FSR is an 8-bit wide register. It is used in conjunction with the INDF Register to indirectly address the data memory area.

The FSR<4:0> bits are used to select data memory addresses 00h to 1Fh.

FSR<6:5> are the bank select bits and are used to select the bank to be addressed (00 = Bank 0, 01 = Bank 1, 10 = Bank 2, 11 = Bank 3).

FSR<7> is unimplemented and read as '1'.

A simple program to clear RAM locations 10h-1Fh using indirect addressing is shown in Example 4-1.

EXAMPLE 4-1: HOW TO CLEAR RAM USING INDIRECT ADDRESSING

| NEXT   | MOVLW<br>MOVWF<br>CLRF | 0x10<br>FSR<br>INDF | ;initialize pointer<br>;to RAM<br>;clear INDF |
|--------|------------------------|---------------------|-----------------------------------------------|
| NEAT   | CLRF                   | INDE                | ;register                                     |
|        |                        |                     |                                               |
|        | INCF                   | FSR,F               | ;inc pointer                                  |
|        | BTFSC                  | FSR,4               | ;all done?                                    |
|        | GOTO                   | NEXT                | ;NO, clear next                               |
| CONTIN | IUE                    |                     |                                               |
|        | :                      |                     | ;YES, continue                                |
|        | :                      |                     |                                               |
|        |                        |                     |                                               |
|        |                        |                     |                                               |

FIGURE 4-4: DIRECT/INDIRECT ADDRESSING



# 5.0 FLASH DATA MEMORY CONTROL

The Flash data memory is readable and writable during normal operation (full VDD range). This memory is not directly mapped in the register file space. Instead, it is indirectly addressed through the Special Function Registers (SFRs).

### 5.1 Reading Flash Data Memory

To read a Flash data memory location the user must:

- · Write the EEADR register
- · Set the RD bit of the EECON register

The value written to the EEADR register determines which Flash data memory location is read. Setting the RD bit of the EECON register initiates the read. Data from the Flash data memory read is available in the EEDATA register immediately. The EEDATA register will hold this value until another read is initiated or it is modified by a write operation. Program execution is suspended while the read cycle is in progress. Execution will continue with the instruction following the one that sets the WR bit. See Example 1 for sample code.

### EXAMPLE 1: READING FROM FLASH DATA MEMORY

```
BANKSEL EEADR ;

MOVF DATA_EE_ADDR, W ;

MOVWF EEADR ;Data Memory ;Address to read BANKSEL EECON1 ;

BSF EECON, RD ;EE Read MOVF EEDATA, W ;W = EEDATA
```

Note: Only a BSF command will work to enable the Flash data memory read documented in Example 1. No other sequence of commands will work, no exceptions.

# 5.2 Writing and Erasing Flash Data Memory

Flash data memory is erased one row at a time and written one byte at a time. The 64-byte array is made up of eight rows. A row contains eight sequential bytes. Row boundaries exist every eight bytes.

Generally, the procedure to write a byte of data to Flash data memory is:

- Identify the row containing the address where the byte will be written.
- If there is other information in that row that must be saved, copy those bytes from Flash data memory to RAM.

- Perform a row erase of the row of interest.
- 4. Write the new byte of data and any saved bytes back to the appropriate addresses in Flash data memory.

To prevent accidental corruption of the Flash data memory, an unlock sequence is required to initiate a write or erase cycle. This sequence requires that the bit set instructions used to configure the EECON register happen exactly as shown in Example 2 and Example 3, depending on the operation requested.

#### 5.2.1 ERASING FLASH DATA MEMORY

A row must be manually erased before writing new data. The following sequence must be performed for a single row erase.

- Load EEADR with an address in the row to be erased.
- Set the FREE bit to enable the erase.
- Set the WREN bit to enable write access to the array.
- 4. Set the WR bit to initiate the erase cycle.

If the WREN bit is not set in the instruction cycle after the FREE bit is set, the FREE bit will be cleared in hardware

If the WR bit is not set in the instruction cycle after the WREN bit is set, the WREN bit will be cleared in hardware.

Sample code that follows this procedure is included in Example 2.

Program execution is suspended while the erase cycle is in progress. Execution will continue with the instruction following the one that sets the WR bit.

# EXAMPLE 2: ERASING A FLASH DATA MEMORY ROW

```
BANKSEL EEADR

MOVUW EE_ADR_ERASE ; LOAD ADDRESS OF ROW TO ; ERASE

MOVWF EEADR ;
BSF EECON, FREE ; SELECT ERASE
BSF EECON, WREN ; ENABLE WRITES
BSF EECON, WR ; INITITATE ERASE
```

- Note 1: The FREE bit may be set by any command normally used by the core. However, the WREN and WR bits can only be set using a series of BSF commands, as documented in Example 1. No other sequence of commands will work, no exceptions.
  - **2:** Bits <5:3> of the EEADR register indicate which row is to be erased.

# 5.2.2 WRITING TO FLASH DATA MEMORY

Once a cell is erased, new data can be written. Program execution is suspended during the write cycle. The following sequence must be performed for a single byte write.

- 1. Load EEADR with the address.
- 2. Load EEDATA with the data to write.
- Set the WREN bit to enable write access to the array.
- 4. Set the WR bit to initiate the erase cycle.

If the WR bit is not set in the instruction cycle after the WREN bit is set, the WREN bit will be cleared in hardware.

Sample code that follows this procedure is included in Example 3.

### EXAMPLE 3: WRITING A FLASH DATA MEMORY ROW

| BANKSEL | EEADR            |   |                      |
|---------|------------------|---|----------------------|
| MOVLW   | EE_ADR_WRITE     | ; | LOAD ADDRESS         |
| MOVWF   | EEADR            | ; |                      |
| MOVLW   | EE_DATA_TO_WRITE | ; | LOAD DATA            |
| MOVWF   | EEDATA           | ; | INTO EEDATA REGISTER |
| BSF     | EECON, WREN      | ; | ENABLE WRITES        |
| BSF     | EECON, WR        | ; | INITITATE ERASE      |
|         |                  |   |                      |

- Note 1: Only a series of BSF commands will work to enable the memory write sequence documented in Example 2. No other sequence of commands will work, no exceptions.
  - 2: For reads, erases and writes to the Flash data memory, there is no need to insert a NOP into the user code as is done on midrange devices. The instruction immediately following the "BSF EECON, WR/RD" will be fetched and executed properly.

### 5.3 Write Verify

Depending on the application, good programming practice may dictate that data written to the Flash data memory be verified. Example 4 is an example of a write verify.

### EXAMPLE 4: WRITE VERIFY OF FLASH DATA MEMORY

| MOVF  | EEDATA, W | ;EEDATA has not changed |
|-------|-----------|-------------------------|
|       |           | ;from previous write    |
| BSF   | EECON, RD | ;Read the value written |
| XORWF | EEDATA, W | ;                       |
| BTFSS | STATUS, Z | ; Is data the same      |
| GOTO  | WRITE_ERR | ;No, handle error       |
|       |           | ;Yes, continue          |
|       |           |                         |

#### REGISTER 5-1: EEDATA: FLASH DATA REGISTER

| R/W-x   |
|---------|---------|---------|---------|---------|---------|---------|---------|
| EEDATA7 | EEDATA6 | EEDATA5 | EEDATA4 | EEDATA3 | EEDATA2 | EEDATA1 | EEDATA0 |
| bit 7   |         |         |         |         |         |         | bit 0   |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### bit 7-0 **EEDATA<7:0>**: 8-bits of data to be read from/written to data Flash

### REGISTER 5-2: EEADR: FLASH ADDRESS REGISTER

| U-0   | U-0 | R/W-x  | R/W-x  | R/W-x  | R/W-x  | R/W-x  | R/W-x  |
|-------|-----|--------|--------|--------|--------|--------|--------|
| _     | _   | EEADR5 | EEADR4 | EEADR3 | EEADR2 | EEADR1 | EEADR0 |
| bit 7 |     |        |        |        |        |        | bit 0  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-6 Unimplemented: Read as '0'.

bit 5-0 **EEADR<5:0>**: 6-bits of data to be read from/written to data Flash

### REGISTER 5-3: EECON: FLASH CONTROL REGISTER

| U-0   | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-----|-------|-------|-------|-------|-------|
| _     | _   | _   | FREE  | WRERR | WREN  | WR    | RD    |
| bit 7 |     |     |       |       |       |       | bit 0 |

Legend:

S = Bit can only be set

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-5 **Unimplemented:** Read as '0'.

bit 4 FREE: Flash Data Memory Row Erase Enable Bit

1 = Program memory row being pointed to by EEADR will be erased on the next write cycle. No write

will be performed. This bit is cleared at the completion of the erase operation.

0 = Perform write only

bit 3 WRERR: Write Error Flag bit

1 = A write operation terminated prematurely (by device Reset)

0 = Write operation completed successfully

bit 2 WREN: Write Enable bit

1 = Allows write cycle to Flash data memory

0 = Inhibits write cycle to Flash data memory

bit 1 WR: Write Control bit

1 = Initiate a erase or write cycle

0 = Write/Erase cycle is complete

bit 0 RD: Read Control bit

1 = Initiate a read of Flash data memory

0 = Do not read Flash data memory

### 5.4 Code Protection

Code protection does not prevent the CPU from performing read or write operations on the Flash data memory. Refer to the code protection chapter for more information.