# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# PIC16F84A

### 18-pin Enhanced FLASH/EEPROM 8-Bit Microcontroller

#### High Performance RISC CPU Features:

- Only 35 single word instructions to learn
- All instructions single-cycle except for program branches which are two-cycle
- Operating speed: DC 20 MHz clock input DC - 200 ns instruction cycle
- 1024 words of program memory
- · 68 bytes of Data RAM
- · 64 bytes of Data EEPROM
- · 14-bit wide instruction words
- 8-bit wide data bytes
- 15 Special Function Hardware registers
- · Eight-level deep hardware stack
- Direct, indirect and relative addressing modes
- Four interrupt sources:
  - External RB0/INT pin
  - TMR0 timer overflow
  - PORTB<7:4> interrupt-on-change
  - Data EEPROM write complete

#### **Peripheral Features:**

- 13 I/O pins with individual direction control
- High current sink/source for direct LED drive
  - 25 mA sink max. per pin
  - 25 mA source max. per pin
- TMR0: 8-bit timer/counter with 8-bit programmable prescaler

#### **Special Microcontroller Features:**

- 10,000 erase/write cycles *Enhanced* FLASH Program memory typical
- 10,000,000 typical erase/write cycles EEPROM Data memory typical
- EEPROM Data Retention > 40 years
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) via two pins
- Power-on Reset (POR), Power-up Timer (PWRT), Oscillator Start-up Timer (OST)
- Watchdog Timer (WDT) with its own On-Chip RC
   Oscillator for reliable operation
- · Code protection
- Power saving SLEEP mode
- · Selectable oscillator options

#### Pin Diagrams





## CMOS Enhanced FLASH/EEPROM Technology:

- · Low power, high speed technology
- Fully static design
- Wide operating voltage range:
  - Commercial: 2.0V to 5.5V
  - Industrial: 2.0V to 5.5V
- Low power consumption:
  - < 2 mA typical @ 5V, 4 MHz
  - 15 μA typical @ 2V, 32 kHz
  - < 0.5 μA typical standby current @ 2V

# PIC16F84A

#### **Table of Contents**

| 3.0 E<br>4.0 J/<br>5.0 T<br>6.0 S<br>7.0 Ji<br>8.0 E<br>9.0 E | Device Overview                       | 13<br>15<br>19<br>21<br>35<br>43<br>47 |  |  |  |  |  |
|---------------------------------------------------------------|---------------------------------------|----------------------------------------|--|--|--|--|--|
| 11.0 F                                                        | Packaging Information                 | 69                                     |  |  |  |  |  |
| Append                                                        | dix A: Revision History               | 77                                     |  |  |  |  |  |
|                                                               | dix B: Conversion Considerations      | 78                                     |  |  |  |  |  |
|                                                               | dix C: Migration from Baseline to     |                                        |  |  |  |  |  |
| Mid-rar                                                       | nge Devices80                         |                                        |  |  |  |  |  |
| INDEX                                                         | ۲                                     | 31                                     |  |  |  |  |  |
| The Mi                                                        | icrochip Web Site                     | 35                                     |  |  |  |  |  |
| Custon                                                        | ner Change Notification Service       | 35                                     |  |  |  |  |  |
| Custon                                                        | Customer Support                      |                                        |  |  |  |  |  |
| Reader                                                        | Reader Response                       |                                        |  |  |  |  |  |
| PIC16F                                                        | C16F84A Product Identification System |                                        |  |  |  |  |  |

### TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; <a href="http://www.microchip.com">http://www.microchip.com</a>
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

### 1.0 DEVICE OVERVIEW

This document contains device specific information for the operation of the PIC16F84A device. Additional information may be found in the PIC<sup>®</sup> Mid-Range Reference Manual, (DS33023), which may be downloaded from the Microchip website. The Reference Manual should be considered a complementary document to this data sheet, and is highly recommended reading for a better understanding of the device architecture and operation of the peripheral modules.

The PIC16F84A belongs to the mid-range family of the  $PIC^{(B)}$  microcontroller devices. A block diagram of the device is shown in Figure 1-1.

The program memory contains 1K words, which translates to 1024 instructions, since each 14-bit program memory word is the same width as each device instruction. The data memory (RAM) contains 68 bytes. Data EEPROM is 64 bytes.

There are also 13 I/O pins that are user-configured on a pin-to-pin basis. Some pins are multiplexed with other device functions. These functions include:

- External interrupt
- · Change on PORTB interrupt
- Timer0 clock input

Table 1-1 details the pinout of the device with descriptions and details for each pin.



FIGURE 1-1: PIC16F84A BLOCK DIAGRAM

| Pin Name         | PDIP<br>No. | SOIC<br>No. | SSOP<br>No. | l/O/P<br>Type | Buffer<br>Type         | Description                                                                                                                                                                                                          |
|------------------|-------------|-------------|-------------|---------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OSC1/CLKIN       | 16          | 16          | 18          | Ι             | ST/CMOS <sup>(3)</sup> | Oscillator crystal input/external clock source input.                                                                                                                                                                |
| OSC2/CLKOUT      | 15          | 15          | 19          | 0             | _                      | Oscillator crystal output. Connects to crystal or<br>resonator in Crystal Oscillator mode. In RC mode,<br>OSC2 pin outputs CLKOUT, which has 1/4 the<br>frequency of OSC1 and denotes the instruction<br>cycle rate. |
| MCLR             | 4           | 4           | 4           | I/P           | ST                     | Master Clear (Reset) input/programming voltage input. This pin is an active low RESET to the device.                                                                                                                 |
|                  |             |             |             |               |                        | PORTA is a bi-directional I/O port.                                                                                                                                                                                  |
| RA0              | 17          | 17          | 19          | I/O           | TTL                    |                                                                                                                                                                                                                      |
| RA1              | 18          | 18          | 20          | I/O           | TTL                    |                                                                                                                                                                                                                      |
| RA2              | 1           | 1           | 1           | I/O           | TTL                    |                                                                                                                                                                                                                      |
| RA3              | 2           | 2           | 2           | I/O           | TTL                    |                                                                                                                                                                                                                      |
| RA4/T0CKI        | 3           | 3           | 3           | I/O           | ST                     | Can also be selected to be the clock input to the TMR0 timer/counter. Output is open drain type.                                                                                                                     |
| RB0/INT          | 6           | 6           | 7           | I/O           | TTL/ST <sup>(1)</sup>  | PORTB is a bi-directional I/O port. PORTB can be<br>software programmed for internal weak pull-up on<br>all inputs.<br>RB0/INT can also be selected as an external<br>interrupt pin.                                 |
| RB1              | 7           | 7           | 8           | I/O           | TTL                    |                                                                                                                                                                                                                      |
| RB2              | 8           | 8           | 9           | 1/O           | TTL                    |                                                                                                                                                                                                                      |
| RB3              | 9           | 9           | 10          | I/O           | TTL                    |                                                                                                                                                                                                                      |
| RB4              | 10          | 10          | 11          | I/O           | TTL                    | Interrupt-on-change pin.                                                                                                                                                                                             |
| RB5              | 11          | 11          | 12          | I/O           | TTL                    | Interrupt-on-change pin.                                                                                                                                                                                             |
| RB6              | 12          | 12          | 13          | I/O           | TTL/ST <sup>(2)</sup>  | Interrupt-on-change pin.<br>Serial programming clock.                                                                                                                                                                |
| RB7              | 13          | 13          | 14          | I/O           | TTL/ST <sup>(2)</sup>  | Interrupt-on-change pin.<br>Serial programming data.                                                                                                                                                                 |
| Vss              | 5           | 5           | 5,6         | Р             | —                      | Ground reference for logic and I/O pins.                                                                                                                                                                             |
| Vdd              | 14          | 14          | 15,16       | Р             | —                      | Positive supply for logic and I/O pins.                                                                                                                                                                              |
| Legend: I= input | 0 =         | Output      |             | I/O = Ir      | nput/Output            | P = Power                                                                                                                                                                                                            |

TTL = TTL input — = Not used

ST = Schmitt Trigger input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.

3: This buffer is a Schmitt Trigger input when configured in RC oscillator mode and a CMOS input otherwise.

### 2.0 MEMORY ORGANIZATION

There are two memory blocks in the PIC16F84A. These are the program memory and the data memory. Each block has its own bus, so that access to each block can occur during the same oscillator cycle.

The data memory can further be broken down into the general purpose RAM and the Special Function Registers (SFRs). The operation of the SFRs that control the "core" are described here. The SFRs used to control the peripheral modules are described in the section discussing each individual peripheral module.

The data memory area also contains the data EEPROM memory. This memory is not directly mapped into the data memory, but is indirectly mapped. That is, an indirect address pointer specifies the address of the data EEPROM memory to read/write. The 64 bytes of data EEPROM memory have the address range 0h-3Fh. More details on the EEPROM memory can be found in Section 3.0.

Additional information on device memory may be found in the PIC<sup>®</sup> Mid-Range Reference Manual, (DS33023).

#### 2.1 Program Memory Organization

The PIC16FXX has a 13-bit program counter capable of addressing an 8K x 14 program memory space. For the PIC16F84A, the first 1K x 14 (0000h-03FFh) are physically implemented (Figure 2-1). Accessing a location above the physically implemented address will cause a wraparound. For example, for locations 20h, 420h, 820h, C20h, 1020h, 1420h, 1820h, and 1C20h, the instruction will be the same.

The RESET vector is at 0000h and the interrupt vector is at 0004h.

#### FIGURE 2-1:

#### PROGRAM MEMORY MAP AND STACK - PIC16F84A



#### 2.2 Data Memory Organization

The data memory is partitioned into two areas. The first is the Special Function Registers (SFR) area, while the second is the General Purpose Registers (GPR) area. The SFRs control the operation of the device.

Portions of data memory are banked. This is for both the SFR area and the GPR area. The GPR area is banked to allow greater than 116 bytes of general purpose RAM. The banked areas of the SFR are for the registers that control the peripheral functions. Banking requires the use of control bits for bank selection. These control bits are located in the STATUS Register. Figure 2-2 shows the data memory map organization.

Instructions MOVWF and MOVF can move values from the W register to any location in the register file ("F"), and vice-versa.

The entire data memory can be accessed either directly using the absolute address of each register file or indirectly through the File Select Register (FSR) (Section 2.5). Indirect addressing uses the present value of the RP0 bit for access into the banked areas of data memory.

Data memory is partitioned into two banks which contain the general purpose registers and the special function registers. Bank 0 is selected by clearing the RP0 bit (STATUS<5>). Setting the RP0 bit selects Bank 1. Each Bank extends up to 7Fh (128 bytes). The first twelve locations of each Bank are reserved for the Special Function Registers. The remainder are General Purpose Registers, implemented as static RAM.

#### 2.2.1 GENERAL PURPOSE REGISTER FILE

Each General Purpose Register (GPR) is 8-bits wide and is accessed either directly or indirectly through the FSR (Section 2.5).

The GPR addresses in Bank 1 are mapped to addresses in Bank 0. As an example, addressing location 0Ch or 8Ch will access the same GPR.

#### FIGURE 2-2: REGISTER FILE MAP -PIC16F84A



#### 2.3 Special Function Registers

The Special Function Registers (Figure 2-2 and Table 2-1) are used by the CPU and Peripheral functions to control the device operation. These registers are static RAM.

The special function registers can be classified into two sets, core and peripheral. Those associated with the core functions are described in this section. Those related to the operation of the peripheral features are described in the section for that specific feature.

| <b>TABLE 2-1:</b> | SPECIAL FUNCTION REGISTER FILE SUMMARY |
|-------------------|----------------------------------------|
|-------------------|----------------------------------------|

| Addr | Name                  | Bit 7                                                        | Bit 6                                               | Bit 5      | Bit 4         | Bit 3         | Bit 2       | Bit 1             | Bit 0     | Value on<br>Power-on<br>RESET | Details<br>on page |
|------|-----------------------|--------------------------------------------------------------|-----------------------------------------------------|------------|---------------|---------------|-------------|-------------------|-----------|-------------------------------|--------------------|
| Bank | 0                     |                                                              |                                                     |            |               | 1             |             |                   |           |                               |                    |
| 00h  | INDF                  | Uses cor                                                     | ntents of FSI                                       | R to addre | ess Data Mem  | ory (not a p  | hysical re  | gister)           |           |                               | 11                 |
| 01h  | TMR0                  | 8-bit Rea                                                    | I-Time Cloc                                         | k/Counter  |               |               |             |                   |           | xxxx xxxx                     | 20                 |
| 02h  | PCL                   | Low Orde                                                     | er 8 bits of tl                                     | ne Prograi | m Counter (Po | C)            |             |                   |           | 0000 0000                     | 11                 |
| 03h  | STATUS <sup>(2)</sup> | IRP                                                          | RP1                                                 | RP0        | TO            | PD            | Z           | DC                | С         | 0001 1xxx                     | 8                  |
| 04h  | FSR                   | Indirect [                                                   | Data Memor                                          | y Address  | Pointer 0     |               | 1           |                   |           | xxxx xxxx                     | 11                 |
| 05h  | PORTA <sup>(4)</sup>  |                                                              | —                                                   | _          | RA4/T0CKI     | RA3           | RA2         | RA1               | RA0       | x xxxx                        | 16                 |
| 06h  | PORTB <sup>(5)</sup>  | RB7                                                          | RB6                                                 | RB5        | RB4           | RB3           | RB2         | RB1               | RB0/INT   | xxxx xxxx                     | 18                 |
| 07h  | —                     | Unimpler                                                     | mented loca                                         | tion, read | as '0'        |               |             |                   |           | —                             | —                  |
| 08h  | EEDATA                | EEPRON                                                       | I Data Regi                                         | ster       |               |               |             |                   |           | xxxx xxxx                     | 13,14              |
| 09h  | EEADR                 | EEPRON                                                       | EEPROM Address Register                             |            |               |               |             |                   | xxxx xxxx | 13,14                         |                    |
| 0Ah  | PCLATH                | _                                                            | —                                                   | —          | Write Buffer  | for upper 5   | bits of the | PC <sup>(1)</sup> |           | 0 0000                        | 11                 |
| 0Bh  | INTCON                | GIE                                                          | EEIE                                                | T0IE       | INTE          | RBIE          | T0IF        | INTF              | RBIF      | 0000 000x                     | 10                 |
| Bank | 1                     |                                                              |                                                     |            |               |               |             |                   |           |                               |                    |
| 80h  | INDF                  | Uses Co                                                      | ntents of FS                                        | R to addre | ess Data Merr | nory (not a p | ohysical re | gister)           |           |                               | 11                 |
| 81h  | OPTION_REG            | RBPU                                                         | INTEDG                                              | TOCS       | TOSE          | PSA           | PS2         | PS1               | PS0       | 1111 1111                     | 9                  |
| 82h  | PCL                   | Low orde                                                     | er 8 bits of P                                      | rogram Co  | ounter (PC)   | •             | •           |                   |           | 0000 0000                     | 11                 |
| 83h  | STATUS <sup>(2)</sup> | IRP                                                          | RP1                                                 | RP0        | TO            | PD            | Z           | DC                | С         | 0001 1xxx                     | 8                  |
| 84h  | FSR                   | Indirect c                                                   | lata memory                                         | address    | pointer 0     |               |             |                   |           | xxxx xxxx                     | 11                 |
| 85h  | TRISA                 |                                                              | _                                                   | _          | PORTA Data    | Direction F   | Register    |                   |           | 1 1111                        | 16                 |
| 86h  | TRISB                 | PORTB I                                                      | PORTB Data Direction Register                       |            |               |               |             |                   |           | 1111 1111                     | 18                 |
| 87h  | —                     | Unimplemented location, read as '0'                          |                                                     |            |               |               |             | —                 | —         |                               |                    |
| 88h  | EECON1                | _                                                            | —                                                   | —          | EEIF          | WRERR         | WREN        | WR                | RD        | 0 x000                        | 13                 |
| 89h  | EECON2                | EEPRON                                                       | EEPROM Control Register 2 (not a physical register) |            |               |               |             |                   |           |                               | 14                 |
| 0Ah  | PCLATH                | — — — Write buffer for upper 5 bits of the PC <sup>(1)</sup> |                                                     |            |               |               |             | 0 0000            | 11        |                               |                    |
| 0Bh  | INTCON                | GIE                                                          | EEIE                                                | T0IE       | INTE          | RBIE          | T0IF        | INTF              | RBIF      | 0000 000x                     | 10                 |

Legend: x = unknown, u = unchanged. – = unimplemented, read as '0', q = value depends on condition

Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a slave register for PC<12:8>. The contents of PCLATH can be transferred to the upper byte of the program counter, but the contents of PC<12:8> are never transferred to PCLATH.

2: The TO and PD status bits in the STATUS register are not affected by a MCLR Reset.

3: Other (non power-up) RESETS include: external RESET through MCLR and the Watchdog Timer Reset.

4: On any device RESET, these pins are configured as inputs.

5: This is the value that will be in the port output latch.

#### 2.3.1 STATUS REGISTER

The STATUS register contains the arithmetic status of the ALU, the RESET status and the bank select bit for data memory.

As with any register, the STATUS register can be the destination for any instruction. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as  $000u \ uluu$  (where u = unchanged).

Only the BCF, BSF, SWAPF and MOVWF instructions should be used to alter the STATUS register (Table 7-2), because these instructions do not affect any status bit.

- Note 1: The IRP and RP1 bits (STATUS<7:6>) are not used by the PIC16F84A and should be programmed as cleared. Use of these bits as general purpose R/W bits is NOT recommended, since this may affect upward compatibility with future products.
  - 2: The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.
  - **3:** When the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. The specified bit(s) will be updated according to device logic

#### REGISTER 2-1: STATUS REGISTER (ADDRESS 03h, 83h)

|         | R/W-0                               | R/W-0                                                                                                                                                                                                                                                                                                         | R/W-0         | R-1           | R-1         | R/W-x         | R/W-x         | R/W-x         |  |
|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|-------------|---------------|---------------|---------------|--|
|         | IRP                                 | RP1                                                                                                                                                                                                                                                                                                           | RP0           | TO            | PD          | Z             | DC            | С             |  |
|         | bit 7                               |                                                                                                                                                                                                                                                                                                               |               |               |             |               |               | bit 0         |  |
| bit 7-6 | Unimplem                            | ented: Main                                                                                                                                                                                                                                                                                                   | tain as '∩'   |               |             |               |               |               |  |
| bit 5   | -                                   | ster Bank Se                                                                                                                                                                                                                                                                                                  |               | ad for direct | addrossin   | a)            |               |               |  |
| Dit 5   | 01 = Bank                           | 1 (80h - FFr<br>0 (00h - 7Fr                                                                                                                                                                                                                                                                                  | ı)            |               | audressing  | 9)            |               |               |  |
| bit 4   | TO: Time-c                          | out bit                                                                                                                                                                                                                                                                                                       |               |               |             |               |               |               |  |
|         |                                     | ower-up, CL<br>T time-out oc                                                                                                                                                                                                                                                                                  |               | ction, or SLI | EEP instruc | tion          |               |               |  |
| bit 3   | PD: Power                           | -down bit                                                                                                                                                                                                                                                                                                     |               |               |             |               |               |               |  |
|         | •                                   | ower-up or l                                                                                                                                                                                                                                                                                                  | •             |               | n           |               |               |               |  |
|         | •                                   | ecution of the                                                                                                                                                                                                                                                                                                | SLEEP ins     | truction      |             |               |               |               |  |
| bit 2   | Z: Zero bit                         |                                                                                                                                                                                                                                                                                                               |               |               |             |               |               |               |  |
|         |                                     | sult of an ar                                                                                                                                                                                                                                                                                                 |               |               |             | ero           |               |               |  |
| bit 1   | <b>DC</b> : Digit ca<br>is reversed | •                                                                                                                                                                                                                                                                                                             | oit (addwf, a | ADDLW, SUB    | LW, SUBWF   | instructions) | (for borrow,  | the polarity  |  |
|         |                                     | y-out from th<br>rry-out from t                                                                                                                                                                                                                                                                               |               |               |             | curred        |               |               |  |
| bit 0   | <b>C</b> : Carry/borreversed)       | orrow bit (AI                                                                                                                                                                                                                                                                                                 | DWF, ADDLU    | W,SUBLW,S     | UBWF inst   | ructions) (fo | r borrow, the | e polarity is |  |
|         |                                     | y-out from th<br>ry-out from t                                                                                                                                                                                                                                                                                |               |               |             |               |               |               |  |
|         | Note:                               | <ul> <li>No carry-out from the Most Significant bit of the result occurred</li> <li>Note: A subtraction is executed by adding the two's complement of the second operand.<br/>For rotate (RRF, RLF) instructions, this bit is loaded with either the high or low order bit of the source register.</li> </ul> |               |               |             |               |               |               |  |
|         | Legend:                             |                                                                                                                                                                                                                                                                                                               |               |               |             |               |               |               |  |
|         | R = Reada                           | ble bit                                                                                                                                                                                                                                                                                                       | W = W         | ritable bit   | U = Uni     | mplemented    | bit, read as  | '0'           |  |
|         | - n = Value a                       | at POR                                                                                                                                                                                                                                                                                                        | '1' = Bit     | is set        |             | s cleared     | x = Bit is un |               |  |

#### 2.3.2 **OPTION REGISTER**

The OPTION register is a readable and writable register which contains various control bits to configure the TMR0/WDT prescaler, the external INT interrupt, TMR0, and the weak pull-ups on PORTB.

| Note: | When the prescaler is assigned to   | ) |
|-------|-------------------------------------|---|
|       | the WDT (PSA = '1'), TMR0 has a 1:1 |   |
|       | prescaler assignment.               |   |

#### **OPTION REGISTER (ADDRESS 81h) REGISTER 2-2:**

|         | R/W-1                                                                                                                                                                                                                                | R/W-1                                                                       | R/W-1                                                                     | R/W-1                    | R/W-1        | R/W-1                   | R/W-1                        | R/W-1 |  |  |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------|--------------|-------------------------|------------------------------|-------|--|--|
|         | RBPU                                                                                                                                                                                                                                 | INTEDG                                                                      | TOCS                                                                      | T0SE                     | PSA          | PS2                     | PS1                          | PS0   |  |  |
|         | bit 7                                                                                                                                                                                                                                |                                                                             |                                                                           |                          |              |                         |                              | bit 0 |  |  |
| bit 7   | $1 = POR^{2}$                                                                                                                                                                                                                        | ORTB Pull-up<br>TB pull-ups a                                               | re disabled                                                               |                          | nort lotob v |                         |                              |       |  |  |
| bit 6   | <ul> <li>PORTB pull-ups are enabled by individual port latch values</li> <li>INTEDG: Interrupt Edge Select bit</li> <li>1 = Interrupt on rising edge of RB0/INT pin</li> <li>0 = Interrupt on falling edge of RB0/INT pin</li> </ul> |                                                                             |                                                                           |                          |              |                         |                              |       |  |  |
| bit 5   | <b>TOCS</b> : TMR0 Clock Source Select bit<br>1 = Transition on RA4/T0CKI pin<br>0 = Internal instruction cycle clock (CLKOUT)                                                                                                       |                                                                             |                                                                           |                          |              |                         |                              |       |  |  |
| bit 4   | <b>T0SE</b> : TM<br>1 = Incre                                                                                                                                                                                                        | IR0 Source E<br>ment on high-<br>ment on low-1                              | dge Select I<br>-to-low trans                                             | bit<br>Sition on RA      | •            |                         |                              |       |  |  |
| bit 3   | PSA: Preso<br>1 = Preso<br>0 = Preso                                                                                                                                                                                                 | scaler Assign<br>caler is assigr<br>caler is assigr                         | ment bit<br>ned to the W<br>ned to the Ti                                 | /DT<br>mer0 modul        |              |                         |                              |       |  |  |
| bit 2-0 | Bit Value                                                                                                                                                                                                                            | Prescaler Ra<br>TMR0 Rate                                                   |                                                                           |                          |              |                         |                              |       |  |  |
|         | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111                                                                                                                                                                                 | 1 : 2<br>1 : 4<br>1 : 8<br>1 : 16<br>1 : 32<br>1 : 64<br>1 : 128<br>1 : 256 | 1 : 1<br>1 : 2<br>1 : 4<br>1 : 8<br>1 : 16<br>1 : 32<br>1 : 64<br>1 : 128 |                          |              |                         |                              |       |  |  |
|         | Legend:<br>R = Read<br>- n = Valu                                                                                                                                                                                                    | able bit<br>e at POR                                                        |                                                                           | ritable bit<br>it is set |              | nplemented<br>s cleared | bit, read as<br>x = Bit is u |       |  |  |

#### 2.3.3 INTCON REGISTER

The INTCON register is a readable and writable register that contains the various enable bits for all interrupt sources.

**Note:** Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>).

#### REGISTER 2-3: INTCON REGISTER (ADDRESS 0Bh, 8Bh)

- n = Value at POR

|              | R/W-0     | R/W-0                          | R/W-0        | R/W-0         | R/W-0                     | R/W-0        | R/W-0          | R/W-x |
|--------------|-----------|--------------------------------|--------------|---------------|---------------------------|--------------|----------------|-------|
|              | GIE       | EEIE                           | T0IE         | INTE          | RBIE                      | T0IF         | INTF           | RBIF  |
|              | bit 7     |                                |              |               |                           |              |                | bit 0 |
|              |           |                                |              |               |                           |              |                |       |
| bit 7        |           | I Interrupt E                  |              |               |                           |              |                |       |
|              |           | s all unmasl<br>es all interru | •            | ts            |                           |              |                |       |
| bit 6        |           | Vrite Comple                   |              | t Enable bit  |                           |              |                |       |
| bit 0        |           | s the EE Wr                    | •            |               |                           |              |                |       |
|              |           | es the EE W                    |              |               |                           |              |                |       |
| bit 5        | TOIE: TMR | 0 Overflow                     | Interrupt En | able bit      |                           |              |                |       |
|              |           | s the TMR0                     |              |               |                           |              |                |       |
|              |           | es the TMRC                    | •            |               |                           |              |                |       |
| bit 4        |           | /INT Externa                   | •            |               |                           |              |                |       |
|              |           | s the RB0/II<br>es the RB0/I   |              | •             |                           |              |                |       |
| bit 3        |           | Port Change                    |              | •             |                           |              |                |       |
| DIL O        |           | s the RB po                    | •            |               |                           |              |                |       |
|              |           | es the RB po                   |              |               |                           |              |                |       |
| bit 2        | TOIF: TMR | 0 Overflow I                   | nterrupt Fla | ıg bit        |                           |              |                |       |
|              |           |                                |              |               | eared in softwa           | re)          |                |       |
|              | 0 = TMR0  | register did                   | not overflow | /             |                           |              |                |       |
| bit 1        |           | INT Externa                    |              | -             |                           |              |                |       |
|              |           |                                |              |               | nust be cleared           | d in softwar | e)             |       |
| <b>h</b> # 0 |           |                                | •            | t did not occ | ur                        |              |                |       |
| bit 0        |           | Port Change                    | •            | •             | l atata (muat ba          | alaaradin    | ooftwara)      |       |
|              |           |                                |              | /e changed    | l state (must be<br>state | cleared in   | sollware)      |       |
|              |           |                                | P            |               |                           |              |                |       |
|              | Legend:   |                                |              |               |                           |              |                |       |
|              | R = Reada | ble bit                        | W = V        | Vritable bit  | U = Unimpl                | emented b    | it, read as '( | )'    |
|              | R = Reada | ble bit                        | W = V        | Vritable bit  | U = Unimpl                | emented b    | it, read as '( | )'    |

'1' = Bit is set

'0' = Bit is cleared

x = Bit is unknown

#### 2.4 PCL and PCLATH

The program counter (PC) specifies the address of the instruction to fetch for execution. The PC is 13 bits wide. The low byte is called the PCL register. This register is readable and writable. The high byte is called the PCH register. This register contains the PC<12:8> bits and is not directly readable or writable. If the program counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. All updates to the PCH register go through the PCLATH register.

#### 2.4.1 STACK

The stack allows a combination of up to 8 program calls and interrupts to occur. The stack contains the return address from this branch in program execution.

Mid-range devices have an 8 level deep x 13-bit wide hardware stack. The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not modified when the stack is PUSHed or POPed.

After the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

#### 2.5 Indirect Addressing; INDF and FSR Registers

The INDF register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR register (FSR is a *pointer*). This is indirect addressing.

#### EXAMPLE 2-1: INDIRECT ADDRESSING

- Register file 05 contains the value 10h
- Register file 06 contains the value 0Ah
- · Load the value 05 into the FSR register
- A read of the INDF register will return the value of 10h
- Increment the value of the FSR register by one (FSR = 06)
- A read of the INDF register now will return the value of 0Ah.

Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF register indirectly results in a no-operation (although STATUS bits may be affected).

A simple program to clear RAM locations 20h-2Fh using indirect addressing is shown in Example 2-2.

#### EXAMPLE 2-2: HOW TO CLEAR RAM USING INDIRECT ADDRESSING

|        | movlw | 0x20  | ;initialize pointer  |
|--------|-------|-------|----------------------|
|        | movwf | FSR   | ;to RAM              |
| NEXT   | clrf  | INDF  | clear INDF register; |
|        | incf  | FSR   | ;inc pointer         |
|        | btfss | FSR,4 | ;all done?           |
|        | goto  | NEXT  | ;NO, clear next      |
| CONTIN | IUE   |       |                      |
|        | :     |       | ;YES, continue       |
|        |       |       |                      |

An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 2-3. However, IRP is not used in the PIC16F84A.



### FIGURE 2-3: DIRECT/INDIRECT ADDRESSING

#### 3.0 DATA EEPROM MEMORY

The EEPROM data memory is readable and writable during normal operation (full VDD range). This memory is not directly mapped in the register file space. Instead it is indirectly addressed through the Special Function Registers. There are four SFRs used to read and write this memory. These registers are:

- · EECON1
- EECON2 (not a physically implemented register)
- EEDATA
- EEADR

EEDATA holds the 8-bit data for read/write, and EEADR holds the address of the EEPROM location being accessed. PIC16F84A devices have 64 bytes of data EEPROM with an address range from 0h to 3Fh.

The EEPROM data memory allows byte read and write. A byte write automatically erases the location and writes the new data (erase before write). The EEPROM data memory is rated for high erase/write cycles. The write time is controlled by an on-chip timer. The writetime will vary with voltage and temperature as well as from chip to chip. Please refer to AC specifications for exact limits.

When the device is code protected, the CPU may continue to read and write the data EEPROM memory. The device programmer can no longer access this memory.

Additional information on the Data EEPROM is available in the PIC<sup>®</sup> Mid-Range Reference Manual (DS33023).

#### **REGISTER 3-**

| ER 3-1: | EECON1 F                                                                                                                                                                        | REGISTEF                                                                                                                                                                                                              | R (ADDRES                                      | S 88h)        |             |              |             |           |  |  |  |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|---------------|-------------|--------------|-------------|-----------|--|--|--|
|         | U-0                                                                                                                                                                             | U-0                                                                                                                                                                                                                   | U-0                                            | R/W-0         | R/W-x       | R/W-0        | R/S-0       | R/S-0     |  |  |  |
|         | _                                                                                                                                                                               | _                                                                                                                                                                                                                     | —                                              | EEIF          | WRERR       | WREN         | WR          | RD        |  |  |  |
|         | bit 7                                                                                                                                                                           |                                                                                                                                                                                                                       |                                                |               |             |              |             | bit 0     |  |  |  |
| bit 7-5 | Unimplemented: Read as '0'                                                                                                                                                      |                                                                                                                                                                                                                       |                                                |               |             |              |             |           |  |  |  |
| bit 4   | •                                                                                                                                                                               |                                                                                                                                                                                                                       |                                                | nterrupt Flag | bit         |              |             |           |  |  |  |
|         | 1 = The wri                                                                                                                                                                     | <ul> <li>EEIF: EEPROM Write Operation Interrupt Flag bit</li> <li>1 = The write operation completed (must be cleared in software)</li> <li>0 = The write operation is not complete or has not been started</li> </ul> |                                                |               |             |              |             |           |  |  |  |
| bit 3   | WRERR: E                                                                                                                                                                        | EPROM Er                                                                                                                                                                                                              | ror Flag bit                                   |               |             |              |             |           |  |  |  |
|         | <ul> <li>1 = A write operation is prematurely terminated<br/>(any MCLR Reset or any WDT Reset during normal operation)</li> <li>0 = The write operation completed</li> </ul>    |                                                                                                                                                                                                                       |                                                |               |             |              |             |           |  |  |  |
| bit 2   | WREN: EE                                                                                                                                                                        | PROM Writ                                                                                                                                                                                                             | e Enable bit                                   |               |             |              |             |           |  |  |  |
|         | 1 = Allows v<br>0 = Inhibits                                                                                                                                                    | ,                                                                                                                                                                                                                     |                                                |               |             |              |             |           |  |  |  |
| bit 1   | WR: Write                                                                                                                                                                       | Control bit                                                                                                                                                                                                           |                                                |               |             |              |             |           |  |  |  |
|         | can only                                                                                                                                                                        | / be set (no                                                                                                                                                                                                          | cle. The bit is<br>it cleared) in<br>EEPROM is | software.     | hardware or | nce write is | complete. T | he WR bit |  |  |  |
| bit 0   | RD: Read (                                                                                                                                                                      | Control bit                                                                                                                                                                                                           |                                                |               |             |              |             |           |  |  |  |
|         | <ul> <li>1 = Initiates an EEPROM read RD is cleared in hardware. The RD bit can only be set (not cleared) in software.</li> <li>0 = Does not initiate an EEPROM read</li> </ul> |                                                                                                                                                                                                                       |                                                |               |             |              |             |           |  |  |  |
|         | Legend:                                                                                                                                                                         |                                                                                                                                                                                                                       |                                                |               |             |              |             |           |  |  |  |
|         |                                                                                                                                                                                 |                                                                                                                                                                                                                       |                                                |               |             |              |             |           |  |  |  |

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented I  | oit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### 3.1 Reading the EEPROM Data Memory

To read a data memory location, the user must write the address to the EEADR register and then set control bit RD (EECON1<0>). The data is available, in the very next cycle, in the EEDATA register; therefore, it can be read in the next instruction. EEDATA will hold this value until another read or until it is written to by the user (during a write operation).

EXAMPLE 3-1: DATA EEPROM READ

| BCF   | STATUS, RPO | ; | Bank 0          |
|-------|-------------|---|-----------------|
| MOVLW | CONFIG_ADDR | ; |                 |
| MOVWF | EEADR       | ; | Address to read |
| BSF   | STATUS, RPO | ; | Bank 1          |
| BSF   | EECON1, RD  | ; | EE Read         |
| BCF   | STATUS, RPO | ; | Bank 0          |
| MOVF  | EEDATA, W   | ; | W = EEDATA      |
|       |             |   |                 |

#### 3.2 Writing to the EEPROM Data Memory

To write an EEPROM data location, the user must first write the address to the EEADR register and the data to the EEDATA register. Then the user must follow a specific sequence to initiate the write for each byte.

EXAMPLE 3-2: DATA EEPROM WRITE

|            | BSF   | STATUS,  | RP0  | ; | Bank 1        |
|------------|-------|----------|------|---|---------------|
|            | BCF   | INTCON,  | GIE  | ; | Disable INTs. |
|            | BSF   | EECON1,  | WREN | ; | Enable Write  |
|            | MOVLW | 55h      |      | ; |               |
|            | MOVWF | EECON2   |      | ; | Write 55h     |
| _ O        | MOVLW | AAh      |      | ; |               |
| ed         | MOVWF | EECON2   |      | ; | Write AAh     |
| luir<br>ue | BSF   | EECON1,W | IR.  | ; | Set WR bit    |
| eql        |       |          |      | ; | begin write   |
| n m        | BSF   | INTCON,  | GIE  | ; | Enable INTs.  |
|            |       |          |      | - |               |

The write will not initiate if the above sequence is not exactly followed (write 55h to EECON2, write AAh to EECON2, then set WR bit) for each byte. We strongly recommend that interrupts be disabled during this code segment. Additionally, the WREN bit in EECON1 must be set to enable write. This mechanism prevents accidental writes to data EEPROM due to errant (unexpected) code execution (i.e., lost programs). The user should keep the WREN bit clear at all times, except when updating EEPROM. The WREN bit is not cleared by hardware.

After a write sequence has been initiated, clearing the WREN bit will not affect this write cycle. The WR bit will be inhibited from being set unless the WREN bit is set.

At the completion of the write cycle, the WR bit is cleared in hardware and the EE Write Complete Interrupt Flag bit (EEIF) is set. The user can either enable this interrupt or poll this bit. EEIF must be cleared by software.

#### 3.3 Write Verify

Depending on the application, good programming practice may dictate that the value written to the Data EEPROM should be verified (Example 3-3) to the desired value to be written. This should be used in applications where an EEPROM bit will be stressed near the specification limit.

Generally, the EEPROM write failure will be a bit which was written as a '0', but reads back as a '1' (due to leakage off the bit).

EXAMPLE 3-3: WRITE VERIFY

| 0   |
|-----|
|     |
|     |
|     |
|     |
|     |
|     |
| ten |
|     |
|     |
|     |
|     |
|     |
|     |
|     |
|     |

#### TABLE 3-1: REGISTERS/BITS ASSOCIATED WITH DATA EEPROM

| Address | Name   | Bit 7                         | Bit 6                  | Bit 5     | Bit 4     | Bit 3 | Bit 2  | Bit 1  | Bit 0 | Value on<br>Power-on<br>Reset | Value on<br>all other<br>RESETS |
|---------|--------|-------------------------------|------------------------|-----------|-----------|-------|--------|--------|-------|-------------------------------|---------------------------------|
| 08h     | EEDATA | EEPRO                         | M Data R               | XXXX XXXX | uuuu uuuu |       |        |        |       |                               |                                 |
| 09h     | EEADR  | EEPRO                         | EPROM Address Register |           |           |       |        |        |       |                               | uuuu uuuu                       |
| 88h     | EECON1 |                               | —                      | —         | EEIF      | WRERR | 0 x000 | 0 q000 |       |                               |                                 |
| 89h     | EECON2 | ON2 EEPROM Control Register 2 |                        |           |           |       |        |        |       |                               |                                 |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0', q = value depends upon condition. Shaded cells are not used by data EEPROM.

### 4.0 I/O PORTS

Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

Additional information on I/O ports may be found in the PIC<sup>®</sup> Mid-Range Reference Manual (DS33023).

#### 4.1 PORTA and TRISA Registers

PORTA is a 5-bit wide, bi-directional port. The corresponding data direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a Hi-Impedance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin).

| Note: | On a Power-on Reset, these pins are con- |
|-------|------------------------------------------|
|       | figured as inputs and read as '0'.       |

Reading the PORTA register reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read. This value is modified and then written to the port data latch.

Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. All other RA port pins have TTL input levels and full CMOS output drivers.

| BCF   | STATUS, RPO | ; |                       |
|-------|-------------|---|-----------------------|
| CLRF  | PORTA       | ; | Initialize PORTA by   |
|       |             | ; | clearing output       |
|       |             | ; | data latches          |
| BSF   | STATUS, RPO | ; | Select Bank 1         |
| MOVLW | 0x0F        | ; | Value used to         |
|       |             | ; | initialize data       |
|       |             | ; | direction             |
| MOVWF | TRISA       | ; | Set RA<3:0> as inputs |
|       |             | ; | RA4 as output         |
|       |             | ; | TRISA<7:5> are always |
|       |             | ; | read as '0'.          |
|       |             |   |                       |

#### FIGURE 4-1:

#### BLOCK DIAGRAM OF PINS RA3:RA0



FIGURE 4-2:

BLOCK DIAGRAM OF PIN RA4



#### TABLE 4-1: PORTA FUNCTIONS

| Name      | Bit0 | Buffer Type | Function                                                                     |
|-----------|------|-------------|------------------------------------------------------------------------------|
| RA0       | bit0 | TTL         | Input/output                                                                 |
| RA1       | bit1 | TTL         | Input/output                                                                 |
| RA2       | bit2 | TTL         | Input/output                                                                 |
| RA3       | bit3 | TTL         | Input/output                                                                 |
| RA4/T0CKI | bit4 | ST          | Input/output or external clock input for TMR0.<br>Output is open drain type. |

Legend: TTL = TTL input, ST = Schmitt Trigger input

#### TABLE 4-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4     | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>Power-on<br>Reset | Value on all<br>other<br>RESETS |
|---------|-------|-------|-------|-------|-----------|--------|--------|--------|--------|-------------------------------|---------------------------------|
| 05h     | PORTA | _     | _     |       | RA4/T0CKI | RA3    | RA2    | RA1    | RA0    | x xxxx                        | u uuuu                          |
| 85h     | TRISA | _     | _     |       | TRISA4    | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1 1111                        | 1 1111                          |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are unimplemented, read as '0'.

#### 4.2 PORTB and TRISB Registers

PORTB is an 8-bit wide, bi-directional port. The corresponding data direction register is TRISB. Setting a TRISB bit (= 1) will make the corresponding PORTB pin an input (i.e., put the corresponding output driver in a Hi-Impedance mode). Clearing a TRISB bit (= 0) will make the corresponding PORTB pin an output (i.e., put the contents of the output latch on the selected pin).

EXAMPLE 4-2: INITIALIZING PORTB

| BCF   | STATUS, RPO | ; |                       |
|-------|-------------|---|-----------------------|
| CLRF  | PORTB       | ; | Initialize PORTB by   |
|       |             | ; | clearing output       |
|       |             | ; | data latches          |
| BSF   | STATUS, RPO | ; | Select Bank 1         |
| MOVLW | 0xCF        | ; | Value used to         |
|       |             | ; | initialize data       |
|       |             | ; | direction             |
| MOVWF | TRISB       | ; | Set RB<3:0> as inputs |
|       |             | ; | RB<5:4> as outputs    |
|       |             | ; | RB<7:6> as inputs     |
|       |             |   |                       |

Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit  $\overrightarrow{\mathsf{RBPU}}$  (OPTION<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset.

Four of PORTB's pins, RB7:RB4, have an interrupt-onchange feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB7:RB4 pin configured as an output is excluded from the interrupton-change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are OR'ed together to generate the RB Port Change Interrupt with flag bit RBIF (INTCON<0>).

This interrupt can wake the device from SLEEP. The user, in the Interrupt Service Routine, can clear the interrupt in the following manner:

- a) Any read or write of PORTB. This will end the mismatch condition.
- b) Clear flag bit RBIF.

A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition and allow flag bit RBIF to be cleared.

The interrupt-on-change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt-on-change feature. Polling of PORTB is not recommended while using the interrupt-on-change feature.

#### FIGURE 4-3: BLOCK DIAGRAM OF PINS RB7:RB4



FIGURE 4-4:

BLOCK DIAGRAM OF PINS RB3:RB0



| Name    | Bit  | Buffer Type           | I/O Consistency Function                                                                                               |
|---------|------|-----------------------|------------------------------------------------------------------------------------------------------------------------|
| RB0/INT | bit0 | TTL/ST <sup>(1)</sup> | Input/output pin or external interrupt input.<br>Internal software programmable weak pull-up.                          |
| RB1     | bit1 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                         |
| RB2     | bit2 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                         |
| RB3     | bit3 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                         |
| RB4     | bit4 | TTL                   | Input/output pin (with interrupt-on-change).<br>Internal software programmable weak pull-up.                           |
| RB5     | bit5 | TTL                   | Input/output pin (with interrupt-on-change).<br>Internal software programmable weak pull-up.                           |
| RB6     | bit6 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change).<br>Internal software programmable weak pull-up. Serial programming clock. |
| RB7     | bit7 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change).<br>Internal software programmable weak pull-up. Serial programming data.  |

#### TABLE 4-3:PORTB FUNCTIONS

Legend: TTL = TTL input, ST = Schmitt Trigger.

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.

#### TABLE 4-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Address | Name       | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0   | Value on<br>Power-on<br>Reset | Value on<br>all other<br>RESETS |
|---------|------------|--------|--------|--------|--------|--------|--------|--------|---------|-------------------------------|---------------------------------|
| 06h     | PORTB      | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0/INT | xxxx xxxx                     | uuuu uuuu                       |
| 86h     | TRISB      | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0  | 1111 1111                     | 1111 1111                       |
| 81h     | OPTION_REG | RBPU   | INTEDG | TOCS   | T0SE   | PSA    | PS2    | PS1    | PS0     | 1111 1111                     | 1111 1111                       |
| 0Bh,8Bh | INTCON     | GIE    | EEIE   | T0IE   | INTE   | RBIE   | T0IF   | INTF   | RBIF    | 0000 000x                     | 0000 000u                       |

Legend: x = unknown, u = unchanged. Shaded cells are not used by PORTB.

### 5.0 TIMER0 MODULE

The Timer0 module timer/counter has the following features:

- 8-bit timer/counter
- Readable and writable
- · Internal or external clock select
- Edge select for external clock
- 8-bit software programmable prescaler
- · Interrupt-on-overflow from FFh to 00h

Figure 5-1 is a simplified block diagram of the Timer0 module.

Additional information on timer modules is available in the PIC<sup>®</sup> Mid-Range Reference Manual (DS33023).

#### 5.1 Timer0 Operation

Timer0 can operate as a timer or as a counter.

Timer mode is selected by clearing bit TOCS (OPTION\_REG<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting bit T0CS (OPTION\_REG<5>). In Counter mode, Timer0 will increment, either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit, T0SE (OPTION\_REG<4>). Clearing bit T0SE selects the rising edge. Restrictions on the external clock input are discussed below.

When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (Tosc). Also, there is a delay in the actual incrementing of Timer0 after synchronization. Additional information on external clock requirements is available in the PIC<sup>®</sup> Mid-Range Reference Manual, (DS33023).

#### 5.2 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 5-2). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa.

The prescaler is not readable or writable.

The PSA and PS2:PS0 bits (OPTION\_REG<3:0>) determine the prescaler assignment and prescale ratio.

Clearing bit PSA will assign the prescaler to the Timer0 module. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable.

Setting bit PSA will assign the prescaler to the Watchdog Timer (WDT). When the prescaler is assigned to the WDT, prescale values of 1:1, 1:2, ..., 1:128 are selectable.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT.

Note: Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment.



#### FIGURE 5-1: TIMER0 BLOCK DIAGRAM

#### 5.2.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control (i.e., it can be changed "on the fly" during program execution).

Note: To avoid an unintended device RESET, a specific instruction sequence (shown in the PIC<sup>®</sup> Mid-Range Reference Manual, DS33023) must be executed when changing the prescaler assignment from Timer0 to the WDT. This sequence must be followed even if the WDT is disabled.

#### 5.3 Timer0 Interrupt

The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h. This overflow sets bit T0IF (INTCON<2>). The interrupt can be masked by clearing bit T0IE (INTCON<5>). Bit T0IF must be cleared in software by the Timer0 module Interrupt Service Routine before re-enabling this interrupt. The TMR0 interrupt cannot awaken the processor from SLEEP since the timer is shut-off during SLEEP.





#### TABLE 5-1: REGISTERS ASSOCIATED WITH TIMER0

| Address | Name       | Bit 7  | Bit 6                  | Bit 5 | Bit 4                         | Bit 3 | Bit 2 | Bit 1  | Bit 0  | Value on<br>POR,<br>BOR | Value on all<br>other<br>RESETS |
|---------|------------|--------|------------------------|-------|-------------------------------|-------|-------|--------|--------|-------------------------|---------------------------------|
| 01h     | TMR0       | Timer0 | Timer0 Module Register |       |                               |       |       |        |        | xxxx xxxx               | uuuu uuuu                       |
| 0Bh,8Bh | INTCON     | GIE    | EEIE                   | T0IE  | INTE                          | RBIE  | T0IF  | INTF   | RBIF   | 0000 000x               | 0000 000u                       |
| 81h     | OPTION_REG | RBPU   | INTEDG                 | TOCS  | T0SE                          | PSA   | PS2   | PS1    | PS0    | 1111 1111               | 1111 1111                       |
| 85h     | TRISA      |        | _                      | _     | PORTA Data Direction Register |       |       | 1 1111 | 1 1111 |                         |                                 |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Timer0.

# 6.0 SPECIAL FEATURES OF THE CPU

What sets a microcontroller apart from other processors are special circuits to deal with the needs of real time applications. The PIC16F84A has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These features are:

- · OSC Selection
- RESET
  - Power-on Reset (POR)
  - Power-up Timer (PWRT)
  - Oscillator Start-up Timer (OST)
- Interrupts
- Watchdog Timer (WDT)
- SLEEP
- Code Protection
- ID Locations
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)

The PIC16F84A has a Watchdog Timer which can be shut-off only through configuration bits. It runs off its own RC oscillator for added reliability. There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in RESET until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 72 ms (nominal) on power-up only. This design keeps the device in RESET while the power supply stabilizes. With these two timers on-chip, most applications need no external RESET circuitry.

SLEEP mode offers a very low current power-down mode. The user can wake-up from SLEEP through external RESET, Watchdog Timer Time-out or through an interrupt. Several oscillator options are provided to allow the part to fit the application. The RC oscillator option saves system cost while the LP crystal option saves power. A set of configuration bits are used to select the various options.

Additional information on special features is available in the PIC<sup>®</sup> Mid-Range Reference Manual (DS33023).

#### 6.1 Configuration Bits

The configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1'), to select various device configurations. These bits are mapped in program memory location 2007h.

Address 2007h is beyond the user program memory space and it belongs to the special test/configuration memory space (2000h - 3FFFh). This space can only be accessed during programming.

#### REGISTER 6-1: PIC16F84A CONFIGURATION WORD

| R/P-u    | R/P-u                                                                                                                                   | R/P-u                                                                                                       | R/P-u | R/P-u | R/P-u     | R/P-u | R/P-u | R/P-u | R/P-u | R/P-u | R/P-u | R/P-u | R/P-u |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------|-------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|
| CP       | CP                                                                                                                                      | СР                                                                                                          | СР    | CP    | CP        | CP    | CP    | CP    | CP    | PWRTE | WDTE  | F0SC1 | F0SC0 |
| bit13    |                                                                                                                                         |                                                                                                             |       |       |           |       |       |       |       |       |       |       | bit0  |
| bit 13-4 |                                                                                                                                         | <b>CP:</b> Code Protection bit<br>1 = Code protection disabled<br>0 = All program memory is code protected  |       |       |           |       |       |       |       |       |       |       |       |
| bit 3    |                                                                                                                                         | <b>PWRTE</b> : Power-up Timer Enable bit<br>1 = Power-up Timer is disabled<br>0 = Power-up Timer is enabled |       |       |           |       |       |       |       |       |       |       |       |
| bit 2    |                                                                                                                                         | WDTE: Watchdog Timer Enable bit<br>1 = WDT enabled<br>0 = WDT disabled                                      |       |       |           |       |       |       |       |       |       |       |       |
| bit 1-0  | t 1-0 <b>FOSC1:FOSC0</b> : Oscillator Selection<br>11 = RC oscillator<br>10 = HS oscillator<br>01 = XT oscillator<br>00 = LP oscillator |                                                                                                             |       |       | ection bi | ts    |       |       |       |       |       |       |       |

#### 6.2 Oscillator Configurations

#### 6.2.1 OSCILLATOR TYPES

The PIC16F84A can be operated in four different oscillator modes. The user can program two configuration bits (FOSC1 and FOSC0) to select one of these four modes:

- LP Low Power Crystal
- XT Crystal/Resonator
- HS High Speed Crystal/Resonator
- RC Resistor/Capacitor

### 6.2.2 CRYSTAL OSCILLATOR/CERAMIC RESONATORS

In XT, LP, or HS modes, a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 6-1).

#### FIGURE 6-1: CRYSTAL/CERAMIC RESONATOR OPERATION (HS, XT OR LP OSC CONFIGURATION)



- Note 1: See Table 6-1 for recommended values of C1 and C2.
  - **2:** A series resistor (Rs) may be required for AT strip cut crystals.

The PIC16F84A oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT, LP, or HS modes, the device can have an external clock source to drive the OSC1/CLKIN pin (Figure 6-2).



### TABLE 6-1:CAPACITOR SELECTION FOR<br/>CERAMIC RESONATORS

| Ranges Tested:                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         |                                         |  |  |
|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------|--|--|
| Mode                                           | Freq                                                                                                                                                                                                                                                                                                                                                                                                                                              | OSC1/C1                                 | OSC2/C2                                 |  |  |
| ХТ                                             | 455 kHz<br>2.0 MHz<br>4.0 MHz                                                                                                                                                                                                                                                                                                                                                                                                                     | 47 - 100 pF<br>15 - 33 pF<br>15 - 33 pF | 47 - 100 pF<br>15 - 33 pF<br>15 - 33 pF |  |  |
| HS                                             | 8.0 MHz<br>10.0 MHz                                                                                                                                                                                                                                                                                                                                                                                                                               | 15 - 33 pF<br>15 - 33 pF                | 15 - 33 pF<br>15 - 33 pF                |  |  |
| id<br>Hi<br>of<br>sta<br>gu<br>its<br>cc<br>ap | 10.0 MHz15 - 33 pF15 - 33 pFRecommended values of C1 and C2 are<br>identical to the ranges tested in this table.<br>Higher capacitance increases the stability<br>of the oscillator, but also increases the<br>start-up time. These values are for design<br>guidance only. Since each resonator has<br>its own characteristics, the user should<br>consult the resonator manufacturer for the<br>appropriate values of external compo-<br>nents. |                                         |                                         |  |  |

| Note: | When using resonators with frequencies   |
|-------|------------------------------------------|
|       | above 3.5 MHz, the use of HS mode rather |
|       | than XT mode, is recommended. HS mode    |
|       | may be used at any VDD for which the     |
|       | controller is rated.                     |

# TABLE 6-2:CAPACITOR SELECTION<br/>FOR CRYSTAL OSCILLATOR

| Mode  | Freq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | OSC1/C1      | OSC2/C2      |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--|
| LP    | 32 kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 68 - 100 pF  | 68 - 100 pF  |  |
|       | 200 kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 15 - 33 pF   | 15 - 33 pF   |  |
| XT    | 100 kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 100 - 150 pF | 100 - 150 pF |  |
|       | 2 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 15 - 33 pF   | 15 - 33 pF   |  |
|       | 4 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 15 - 33 pF   | 15 - 33 pF   |  |
| HS    | 4 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 15 - 33 pF   | 15 - 33 pF   |  |
|       | 20 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 15 - 33 pF   | 15 - 33 pF   |  |
| Note: | Higher capacitance increases the stability<br>of the oscillator, but also increases the<br>start-up time. These values are for design<br>guidance only. Rs may be required in HS<br>mode, as well as XT mode, to avoid over-<br>driving crystals with low drive level specifi-<br>cation. Since each crystal has its own<br>characteristics, the user should consult the<br>crystal manufacturer for appropriate<br>values of external components.<br>For VDD > 4.5V, C1 = C2 $\approx$ 30 pF is recom-<br>mended. |              |              |  |

#### 6.2.3 RC OSCILLATOR

For timing insensitive applications, the RC device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) values, capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types also affects the oscillation frequency, especially for low CEXT values. The user needs to take into account variation, due to tolerance of the external R and C components. Figure 6-3 shows how an R/C combination is connected to the PIC16F84A.



#### 6.3 RESET

The PIC16F84A differentiates between various kinds of RESET:

- Power-on Reset (POR)
- MCLR during normal operation
- MCLR during SLEEP
- WDT Reset (during normal operation)
- WDT Wake-up (during SLEEP)

Figure 6-4 shows a simplified block diagram of the On-Chip RESET Circuit. The MCLR Reset path has a noise filter to ignore small pulses. The electrical specifications state the pulse width requirements for the MCLR pin.

Some registers are not affected in any RESET condition; their status is unknown on a POR and unchanged in any other RESET. Most other registers are reset to a "RESET state" on POR, MCLR or WDT Reset during normal operation and on MCLR during SLEEP. They are not affected by a WDT Reset during SLEEP, since this RESET is viewed as the resumption of normal operation.

Table 6-3 gives a description of RESET conditions for the program counter (PC) and the STATUS register. Table 6-4 gives a full description of RESET states for all registers.

The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits are set or cleared differently in different RESET situations (Section 6.7). These bits are used in software to determine the nature of the RESET.





#### TABLE 6-3: RESET CONDITION FOR PROGRAM COUNTER AND THE STATUS REGISTER

| Condition                           | Program Counter       | STATUS Register |
|-------------------------------------|-----------------------|-----------------|
| Power-on Reset                      | 000h                  | 0001 1xxx       |
| MCLR during normal operation        | 000h                  | 000u uuuu       |
| MCLR during SLEEP                   | 000h                  | 0001 0uuu       |
| WDT Reset (during normal operation) | 000h                  | 0000 luuu       |
| WDT Wake-up                         | PC + 1                | uuu0 0uuu       |
| Interrupt wake-up from SLEEP        | PC + 1 <sup>(1)</sup> | uuul Ouuu       |

Legend: u = unchanged, x = unknown

Note 1: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

| Register             | Address | Power-on Reset | MCLR during:<br>– normal operation<br>– SLEEP<br>WDT Reset during<br>normal operation | Wake-up from SLEEP:<br>– through interrupt<br>– through WDT Time-out |
|----------------------|---------|----------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| W                    | —       | XXXX XXXX      | սսսս սսսս                                                                             | นนนน นนนน                                                            |
| INDF                 | 00h     |                |                                                                                       |                                                                      |
| TMR0                 | 01h     | XXXX XXXX      | uuuu uuuu                                                                             | uuuu uuuu                                                            |
| PCL                  | 02h     | 0000 0000      | 0000 0000                                                                             | PC + 1 <sup>(2)</sup>                                                |
| STATUS               | 03h     | 0001 1xxx      | 000q quuu <sup>(3)</sup>                                                              | uuuq quuu <sup>(3)</sup>                                             |
| FSR                  | 04h     | XXXX XXXX      | սսսս սսսս                                                                             | uuuu uuuu                                                            |
| PORTA <sup>(4)</sup> | 05h     | x xxxx         | u uuuu                                                                                | u uuuu                                                               |
| PORTB <sup>(5)</sup> | 06h     | XXXX XXXX      | սսսս սսսս                                                                             | uuuu uuuu                                                            |
| EEDATA               | 08h     | XXXX XXXX      | սսսս սսսս                                                                             | uuuu uuuu                                                            |
| EEADR                | 09h     | XXXX XXXX      | uuuu uuuu                                                                             | uuuu uuuu                                                            |
| PCLATH               | 0Ah     | 0 0000         | 0 0000                                                                                | u uuuu                                                               |
| INTCON               | 0Bh     | 0000 000x      | 0000 000u                                                                             | uuuu uuuu <sup>(1)</sup>                                             |
| INDF                 | 80h     |                |                                                                                       |                                                                      |
| OPTION_REG           | 81h     | 1111 1111      | 1111 1111                                                                             | uuuu uuuu                                                            |
| PCL                  | 82h     | 0000 0000      | 0000 0000                                                                             | PC + 1 <sup>(2)</sup>                                                |
| STATUS               | 83h     | 0001 1xxx      | 000q quuu <sup>(3)</sup>                                                              | uuuq quuu <b>(3)</b>                                                 |
| FSR                  | 84h     | XXXX XXXX      | սսսս սսսս                                                                             | uuuu uuuu                                                            |
| TRISA                | 85h     | 1 1111         | 1 1111                                                                                | u uuuu                                                               |
| TRISB                | 86h     | 1111 1111      | 1111 1111                                                                             | uuuu uuuu                                                            |
| EECON1               | 88h     | 0 x000         | 0 q000                                                                                | 0 uuuu                                                               |
| EECON2               | 89h     |                |                                                                                       |                                                                      |
| PCLATH               | 8Ah     | 0 0000         | 0 0000                                                                                | u uuuu                                                               |
| INTCON               | 8Bh     | 0000 000x      | 0000 000u                                                                             | uuuu uuuu <sup>(1)</sup>                                             |

| TABLE 6-4: | <b>RESET CONDITIONS FOR ALL REGISTERS</b> |
|------------|-------------------------------------------|
|            |                                           |

Legend: u = unchanged, x = unknown, - = unimplemented bit, read as '0', q = value depends on condition

Note 1: One or more bits in INTCON will be affected (to cause wake-up).

2: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

**3:** Table 6-3 lists the RESET value for each specific condition.

4: On any device RESET, these pins are configured as inputs.

5: This is the value that will be in the port output latch.