Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ### Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # PIC18F8722 Family Data Sheet 64/80-Pin, 1-Mbit, Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC, SmartShunt and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, PICkit, PICDEM, PICDEM.net, PICtail, PIC<sup>32</sup> logo, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, Select Mode, Total Endurance, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries $\ensuremath{\mathsf{SQTP}}$ is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2008, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. ## 64/80-Pin, 1-Mbit, Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology #### **Power Management Features:** - · Run: CPU On, Peripherals On - · Idle: CPU Off, Peripherals On - · Sleep: CPU Off, Peripherals Off - Ultra Low 50 nA Input Leakage - Run mode Currents Down to 25 μA Typical - Idle mode Currents Down to 6.8 μA Typical - Sleep mode Current Down to 120 nA Typical - Timer1 Oscillator: 900 nA, 32 kHz, 2V - Watchdog Timer: 1.6 μA, 2V Typical - · Two-Speed Oscillator Start-up #### Flexible Oscillator Structure: - · Four Crystal modes, up to 40 MHz - 4x Phase Lock Loop (PLL) Available for Crystal and Internal Oscillators - · Internal Oscillator Block: - Fast wake from Sleep and Idle, 1 µs typical - Provides a complete range of clock speeds from 31 kHz to 32 MHz when used with PLL - User-tunable to compensate for frequency drift - · Secondary oscillator using Timer1 @ 32 kHz - Fail-Safe Clock Monitor: - Allows for safe shutdown if peripheral clock stops #### **Peripheral Highlights:** - High-Current Sink/Source 25 mA/25 mA - · Three Programmable External Interrupts - · Four Input Change Interrupts - Enhanced Capture/Compare/PWM (ECCP) module (40/44-pin devices only): - One, two or four PWM outputs - Programmable dead time - Auto-shutdown and auto-restart #### **Peripheral Highlights (Continued):** - Up to 2 Capture/Compare/PWM (CCP) modules, one with Auto-Shutdown (28-pin devices) - Master Synchronous Serial Port (MSSP) module Supporting 3-Wire SPI (all 4 modes) and I<sup>2</sup>C™ Master and Slave modes - Enhanced Addressable USART module: - Supports RS-485, RS-232 and LIN/J2602 - RS-232 operation using internal oscillator block (no external crystal required) - 10-Bit, up to 13-Channel Analog-to-Digital (A/D) Converter module: - Conversion available during Sleep - · Dual Analog Comparators with Input Multiplexing - Programmable 16-Level High/Low-Voltage Detection (HLVD) module #### **Special Microcontroller Features:** - · C Compiler Optimized Architecture - 100,000 Erase/Write Cycle Enhanced Flash Program Memory Typical - 1,000,000 Erase/Write Cycle Data EEPROM Memory Typical - Flash/Data EEPROM Retention: 100 Years Typical - Self-Programmable under Software Control - · Priority Levels for Interrupts - 8 x 8 Single-Cycle Hardware Multiplier - Extended Watchdog Timer (WDT): - Programmable period from 4 ms to 131s - Single-Supply 5V In-Circuit Serial Programming™ (ICSP™) via Two Pins - In-Circuit Debug (ICD) via Two Pins - · Wide Operating Voltage Range: 2.0V to 5.5V - Programmable Brown-out Reset (BOR) with Software Enable Option | | Prog | ram Memory | Data | Data Memory | | 10-Bit | CCP/ | | MSSI | ) | F | rators | it s | Bus | |------------|------------------|-------------------------------|-----------------|-------------------|-----|-------------|---------------|---|------|-----------------------------|-------|---------|--------------------|----------| | Device | Flash<br>(bytes) | # Single-Word<br>Instructions | SRAM<br>(bytes) | EEPROM<br>(bytes) | I/O | A/D<br>(ch) | ECCP<br>(PWM) | | SPI | Master<br>I <sup>2</sup> C™ | EUSAR | Compara | Timers<br>8/16-Bit | External | | PIC18F6527 | 48K | 24576 | 3936 | 1024 | 54 | 12 | 2/3 | 2 | Υ | Υ | 2 | 2 | 2/3 | N | | PIC18F6622 | 64K | 32768 | 3936 | 1024 | 54 | 12 | 2/3 | 2 | Υ | Υ | 2 | 2 | 2/3 | N | | PIC18F6627 | 96K | 49152 | 3936 | 1024 | 54 | 12 | 2/3 | 2 | Υ | Υ | 2 | 2 | 2/3 | Ν | | PIC18F6722 | 128K | 65536 | 3936 | 1024 | 54 | 12 | 2/3 | 2 | Υ | Υ | 2 | 2 | 2/3 | Ν | | PIC18F8527 | 48K | 24576 | 3936 | 1024 | 70 | 16 | 2/3 | 2 | Υ | Υ | 2 | 2 | 2/3 | Υ | | PIC18F8622 | 64K | 32768 | 3936 | 1024 | 70 | 16 | 2/3 | 2 | Υ | Υ | 2 | 2 | 2/3 | Υ | | PIC18F8627 | 96K | 49152 | 3936 | 1024 | 70 | 16 | 2/3 | 2 | Υ | Υ | 2 | 2 | 2/3 | Υ | | PIC18F8722 | 128K | 65536 | 3936 | 1024 | 70 | 16 | 2/3 | 2 | Υ | Υ | 2 | 2 | 2/3 | Υ | #### **Table of Contents** | 1.0 | Device Overview | 7 | | | | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|--| | 2.0 | Oscillator Configurations | 31 | | | | | | 3.0 | Power-Managed Modes | 41 | | | | | | 4.0 | Reset | 49 | | | | | | 5.0 | Memory Organization | 63 | | | | | | 6.0 | Flash Program Memory | 87 | | | | | | 7.0 | External Memory Bus | | | | | | | 8.0 | Data EEPROM Memory | | | | | | | 9.0 | 8 x 8 Hardware Multiplier | 117 | | | | | | 10.0 | Interrupts | 119 | | | | | | 11.0 | I/O Ports | 135 | | | | | | 12.0 | Timer0 Module | 161 | | | | | | | Timer1 Module | | | | | | | - | Timer2 Module | | | | | | | 15.0 | Timer3 Module | 173 | | | | | | | Timer4 Module | | | | | | | 17.0 | Capture/Compare/PWM (CCP) Modules | | | | | | | 18.0 | | | | | | | | 19.0 | , | | | | | | | | Enhanced Universal Synchronous Receiver Transmitter (EUSART) | | | | | | | | 10-Bit Analog-to-Digital Converter (A/D) Module | | | | | | | | Comparator Module | | | | | | | 23.0 | Comparator Voltage Reference Module | | | | | | | 24.0 | 3 · · · · · · · · · · · · · · · / | | | | | | | 25.0 | | | | | | | | 26.0 | Instruction Set Summary | | | | | | | 27.0 | and the contract of contra | | | | | | | 28.0 | | | | | | | | | Packaging Information | | | | | | | | endix A: Revision History | | | | | | | | endix B: Device Differences | | | | | | | | endix C: Conversion Considerations | | | | | | | | endix D: Migration From Baseline to Enhanced Devices | | | | | | | | endix E: Migration From Mid-Range to Enhanced Devices | | | | | | | | endix F: Migration From High-End to Enhanced Devices | | | | | | | | X | | | | | | | | Microchip Web Site | | | | | | | | ustomer Change Notification Service | | | | | | | | omer Support | | | | | | | | der Response | | | | | | | DIC1 | 9E9722 Family Product Identification System | 442 | | | | | #### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@.microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - · Microchip's Worldwide Web site; http://www.microchip.com - · Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. #### **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. **NOTES:** #### 1.0 DEVICE OVERVIEW This document contains device specific information for the following devices: PIC18F6527 PIC18LF6527 PIC18F6622 PIC18LF6622 PIC18F6627 PIC18LF6627 PIC18F6722 PIC18LF6722 PIC18F8527 PIC18LF8527 PIC18F8622 PIC18LF8622 PIC18F8627 PIC18LF8627 • PIC18F8722 • PIC18LF8722 This family offers the advantages of all PIC18 micro-controllers – namely, high computational performance at an economical price – with the addition of high-endurance, Enhanced Flash program memory. On top of these features, the PIC18F8722 family introduces design enhancements that make these microcontrollers a logical choice for many high-performance, power sensitive applications. #### 1.1 New Core Features #### 1.1.1 nanoWatt TECHNOLOGY All of the devices in the PIC18F8722 family incorporate a range of features that can significantly reduce power consumption during operation. Key items include: - Alternate Run Modes: By clocking the controller from the Timer1 source or the internal oscillator block, power consumption during code execution can be significantly reduced. - Multiple Idle Modes: The controller can also run with its CPU core disabled but the peripherals still active. In these states, power consumption can be reduced even further. - On-the-fly Mode Switching: The powermanaged modes are invoked by user code during operation, allowing the user to incorporate powersaving ideas into their application's software design. - Low Consumption in Key Modules: The power requirements for both Timer1 and the Watchdog Timer are minimized. See Section 28.0 "Electrical Characteristics" for values. #### 1.1.2 EXPANDED MEMORY The PIC18F8722 family provides ample room for application code and includes members with 48, 64, 96 or 128 Kbytes of code space. - Data RAM and Data EEPROM: The PIC18F8722 family also provides plenty of room for application data. The devices have 3936 bytes of data RAM, as well as 1024 bytes of data EEPROM, for long term retention of nonvolatile data. - Memory Endurance: The Enhanced Flash cells for both program memory and data EEPROM are rated to last for many thousands of erase/write cycles, up to 100,000 for program memory and 1,000,000 for EEPROM. Data retention without refresh is conservatively estimated to be greater than 40 years. ### 1.1.3 MULTIPLE OSCILLATOR OPTIONS AND FEATURES All of the devices in the PIC18F8722 family offer ten different oscillator options, allowing users a wide range of choices in developing application hardware. These include: - Four Crystal modes, using crystals or ceramic resonators - Two External Clock modes, offering the option of using two pins (oscillator input and a divide-by-4 clock output) or one pin (oscillator input, with the second pin reassigned as general I/O) - Two External RC Oscillator modes with the same pin options as the External Clock modes - An internal oscillator block which provides an 8 MHz clock and an INTRC source (approximately 31 kHz), as well as a range of 6 user selectable clock frequencies, between 125 kHz to 4 MHz, for a total of 8 clock frequencies. This option frees the two oscillator pins for use as additional general purpose I/O. - A Phase Lock Loop (PLL) frequency multiplier, available to both the high-speed crystal and internal oscillator modes, which allows clock speeds of up to 40 MHz. Used with the internal oscillator, the PLL gives users a complete selection of clock speeds, from 31 kHz to 32 MHz – all without using an external crystal or clock circuit. Besides its availability as a clock source, the internal oscillator block provides a stable reference source that gives the family additional features for robust operation: - Fail-Safe Clock Monitor: This option constantly monitors the main clock source against a reference signal provided by the internal oscillator. If a clock failure occurs, the controller is switched to the internal oscillator block, allowing for continued low-speed operation or a safe application shutdown. - Two-Speed Start-up: This option allows the internal oscillator to serve as the clock source from Power-on Reset, or wake-up from Sleep mode, until the primary clock source is available. #### 1.1.4 EXTERNAL MEMORY INTERFACE In the unlikely event that 128 Kbytes of program memory is inadequate for an application, the PIC18F8527/8622/8627/8722 members of the family also implement an external memory interface. This allows the controller's internal program counter to address a memory space of up to 2 Mbytes, permitting a level of data access that few 8-bit devices can claim. With the addition of new operating modes, the external memory interface offers many new options, including: - Operating the microcontroller entirely from external memory - Using combinations of on-chip and external memory, up to the 2-Mbyte limit - Using external Flash memory for reprogrammable application code or large data tables - Using external RAM devices for storing large amounts of variable data #### 1.1.5 EASY MIGRATION Regardless of the memory size, all devices share the same rich set of peripherals, allowing for a smooth migration path as applications grow and evolve. The consistent pinout scheme used throughout the entire family also aids in migrating to the next larger device. This is true when moving between the 64-pin members, between the 80-pin members, or even jumping from 64-pin to 80-pin devices. #### 1.2 Other Special Features - Communications: The PIC18F8722 family incorporates a range of serial communication peripherals, including 2 independent Enhanced USARTs and 2 Master SSP modules capable of both SPI and I<sup>2</sup>C (Master and Slave) modes of operation. Also, one of the general purpose I/O ports can be reconfigured as an 8-bit Parallel Slave Port for direct processor-to-processor communications. - CCP Modules: All devices in the family incorporate two Capture/Compare/PWM (CCP) modules and three Enhanced CCP (ECCP) modules to maximize flexibility in control applications. Up to four different time bases may be used to perform several different operations at once. Each of the three ECCP modules offer up to four PWM outputs, allowing for a total of 12 PWMs. The ECCPs also offer many beneficial features, including polarity selection, Programmable Dead-Time, Auto-Shutdown and Restart and Half-Bridge and Full-Bridge Output modes. - Self-Programmability: These devices can write to their own program memory spaces under internal software control. By using a bootloader routine located in the protected boot block at the top of program memory, it becomes possible to create an application that can update itself in the field. - Extended Instruction Set: The PIC18F8722 family introduces an optional extension to the PIC18 instruction set, which adds 8 new instructions and an Indexed Addressing mode. This extension, enabled as a device configuration option, has been specifically designed to optimize re-entrant application code originally developed in high-level languages, such as C. - 10-bit A/D Converter: This module incorporates programmable acquisition time, allowing for a channel to be selected and a conversion to be initiated without waiting for a sampling period and thus, reduce code overhead. - Extended Watchdog Timer (WDT): This enhanced version incorporates a 16-bit prescaler, allowing an extended time-out range that is stable across operating voltage and temperature. See Section 28.0 "Electrical Characteristics" for time-out periods. ### 1.3 Details on Individual Family Members Devices in the PIC18F8722 family are available in 64-pin and 80-pin packages. Block diagrams for the two groups are shown in Figure 1-1 and Figure 1-2. The devices are differentiated from each other in five ways: - Flash program memory (48 Kbytes for PIC18F6527/8527 devices, 64 Kbytes for PIC18F6622/8622 devices, 96 Kbytes for PIC18F6627/8627 devices and 128 Kbytes for PIC18F6722/8722). - A/D channels (12 for 64-pin devices, 16 for 80-pin devices). - 3. I/O ports (7 bidirectional ports on 64-pin devices, 9 bidirectional ports on 80-pin devices). - External Memory Bus, configurable for 8 and 16-bit operation, is available on PIC18F8527/ 8622/8627/8722 devices. All other features for devices in this family are identical. These are summarized in Table 1-2 and Table 1-2. The pinouts for all devices are listed in Table 1-3 and Table 1-4. Like all Microchip PIC18 devices, members of the PIC18F8722 family are available as both standard and low-voltage devices. Standard devices with Enhanced Flash memory, designated with an "F" in the part number (such as PIC18F6627), accommodate an operating VDD range of 4.2V to 5.5V. Low-voltage parts, designated by "LF" (such as PIC18LF6627), function over an extended VDD range of 2.0V to 5.5V. TABLE 1-1: DEVICE FEATURES (PIC18F6527/6622/6627/6722) | Features | PIC18F6527 | PIC18F6622 | PIC18F6627 | PIC18F6722 | |------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | Operating Frequency | DC – 40 MHz | DC – 40 MHz | DC – 40 MHz | DC – 40 MHz | | Program Memory (Bytes) | 48K | 64K | 96K | 128K | | Program Memory (Instructions) | 24576 | 32768 | 49152 | 65536 | | Data Memory (Bytes) | 3936 | 3936 | 3936 | 3936 | | Data EEPROM Memory (Bytes) | 1024 | 1024 | 1024 | 1024 | | Interrupt Sources | 28 | 28 | 28 | 28 | | I/O Ports | Ports A, B, C, D, E, F, G | Ports A, B, C, D, E, F, G | Ports A, B, C, D, E, F, G | Ports A, B, C, D, E, F, G | | Timers | 5 | 5 | 5 | 5 | | Capture/Compare/PWM<br>Modules | 2 | 2 | 2 | 2 | | Enhanced Capture/Compare/<br>PWM Modules | 3 | 3 | 3 | 3 | | Enhanced USART | 2 | 2 | 2 | 2 | | Serial Communications | MSSP,<br>Enhanced USART | MSSP,<br>Enhanced USART | MSSP,<br>Enhanced USART | MSSP,<br>Enhanced USART | | Parallel Communications (PSP) | Yes | Yes | Yes | Yes | | 10-bit Analog-to-Digital Module | 12 Input Channels | 12 Input Channels | 12 Input Channels | 12 Input Channels | | Resets (and Delays) | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | | Programmable<br>High/Low-Voltage Detect | Yes | Yes | Yes | Yes | | Programmable Brown-out<br>Reset | Yes | Yes | Yes | Yes | | Instruction Set | 75 Instructions;<br>83 with Extended<br>Instruction Set enabled | 75 Instructions;<br>83 with Extended<br>Instruction Set enabled | 75 Instructions;<br>83 with Extended<br>Instruction Set enabled | 75 Instructions;<br>83 with Extended<br>Instruction Set enabled | | Packages | 64-pin TQFP | 64-pin TQFP | 64-pin TQFP | 64-pin TQFP | TABLE 1-2: DEVICE FEATURES (PIC18F8527/8622/8627/8722) | Features | PIC18F8527 | PIC18F8622 | PIC18F8627 | PIC18F8722 | |---------------------------------------------------------------------------------|------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | Operating Frequency | DC – 40 MHz | DC – 40 MHz | DC – 40 MHz | DC – 40 MHz | | Program Memory (Bytes) | 48K | 64K | 96K | 128K | | Program Memory (Instructions) | 24576 | 32768 | 49152 | 65536 | | Data Memory (Bytes) | 3936 | 3936 | 3936 | 3936 | | Data EEPROM Memory (Bytes) | 1024 | 1024 | 1024 | 1024 | | Interrupt Sources | 29 | 29 | 29 | 29 | | I/O Ports | Ports A, B, C, D, E,<br>F, G, H, J | Ports A, B, C, D, E,<br>F, G, H, J | Ports A, B, C, D, E,<br>F, G, H, J | Ports A, B, C, D, E,<br>F, G, H, J | | Timers | 5 | 5 | 5 | 5 | | Capture/Compare/PWM<br>Modules | 2 | 2 | 2 | 2 | | Enhanced Capture/Compare/<br>PWM Modules | 3 | 3 | 3 | 3 | | Enhanced USART | 2 | 2 | 2 | 2 | | Serial Communications | MSSP,<br>Enhanced USART | MSSP,<br>Enhanced USART | MSSP,<br>Enhanced USART | MSSP,<br>Enhanced USART | | Parallel Communications (PSP) | Yes | Yes | Yes | Yes | | 10-bit Analog-to-Digital Module | 16 Input Channels | 16 Input Channels | 16 Input Channels | 16 Input Channels | | Resets (and Delays) | 0 0 | | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | | Programmable<br>High/Low-Voltage Detect | Yes | Yes | Yes | Yes | | Programmable Brown-out<br>Reset | Yes | Yes | Yes | Yes | | Instruction Set 75 Instructions;<br>83 with Extended<br>Instruction Set enabled | | 75 Instructions;<br>83 with Extended<br>Instruction Set enabled | 75 Instructions;<br>83 with Extended<br>Instruction Set enabled | 75 Instructions;<br>83 with Extended<br>Instruction Set enabled | | Packages | 80-pin TQFP | 80-pin TQFP | 80-pin TQFP | 80-pin TQFP | TABLE 1-3: PIC18F6527/6622/6627/6722 PINOUT I/O DESCRIPTIONS | Pin Name | Pin Number | Pin | n Buffer | Description | |---------------|------------|--------|----------|-----------------------------------------------------------------------| | Fill Name | TQFP | Туре | Туре | Description | | RG5/MCLR/VPP | 7 | | 0.7 | Master Clear (input) or programming voltage (input). | | RG5<br>MCLR | | l<br>I | ST<br>ST | Digital input. Master Clear (Reset) input. This pin is an active-low | | WOLIT | | • | 01 | Reset to the device. | | VPP | | Р | | Programming voltage input. | | OSC1/CLKI/RA7 | 39 | | | Oscillator crystal or external clock input. | | OSC1 | | I | ST | Oscillator crystal input or external clock source input. | | | | | | ST buffer when configured in RC mode, CMOS otherwise. | | CLKI | | - 1 | CMOS | External clock source input. Always associated | | | | | | with pin function OSC1. (See related OSC1/CLKI, | | RA7 | | I/O | TTL | OSC2/CLKO pins.) General purpose I/O pin. | | OSC2/CLKO/RA6 | 40 | ., 0 | | Oscillator crystal or clock output. | | OSC2 | .0 | 0 | _ | Oscillator crystal output. Connects to crystal or | | | | | | resonator in Crystal Oscillator mode. | | CLKO | | 0 | _ | In RC mode, OSC2 pin outputs CLKO, which has | | | | | | 1/4 the frequency of OSC1 and denotes the instruction cycle rate. | | RA6 | | I/O | TTL | General purpose I/O pin. | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input I = Input O = Output P = Power $I^2C^{TM} = I^2C/SMBus input buffer$ Note 1: Default assignment for ECCP2 when Configuration bit, CCP2MX, is set. TABLE 1-3: PIC18F6527/6622/6627/6722 PINOUT I/O DESCRIPTIONS (CONTINUED) | Din Nama | Pin Number | Pin | Buffer | D | | | |----------------------------------------|------------|--------------|-------------------------|------------------------------------------------------------------------|--|--| | Pin Name | TQFP | Type | Туре | Description | | | | | | | | PORTA is a bidirectional I/O port. | | | | RA0/AN0<br>RA0<br>AN0 | 24 | I/O<br>I | TTL<br>Analog | Digital I/O.<br>Analog input 0. | | | | RA1/AN1<br>RA1<br>AN1 | 23 | I/O<br>I | TTL<br>Analog | Digital I/O.<br>Analog input 1. | | | | RA2/AN2/VREF-<br>RA2<br>AN2<br>VREF- | 22 | I/O<br> <br> | TTL<br>Analog<br>Analog | Digital I/O.<br>Analog input 2.<br>A/D reference voltage (low) input. | | | | RA3/AN3/VREF+<br>RA3<br>AN3<br>VREF+ | 21 | I/O<br> <br> | TTL<br>Analog<br>Analog | Digital I/O.<br>Analog input 3.<br>A/D reference voltage (high) input. | | | | RA4/T0CKI<br>RA4<br>T0CKI | 28 | I/O<br>I | ST<br>ST | Digital I/O.<br>Timer0 external clock input. | | | | RA5/AN4/HLVDIN<br>RA5<br>AN4<br>HLVDIN | 27 | I/O<br> <br> | TTL<br>Analog<br>Analog | Digital I/O.<br>Analog input 4.<br>High/Low-Voltage Detect input. | | | | RA6 | | | | See the OSC2/CLKO/RA6 pin. | | | | RA7 | | | | See the OSC1/CLKI/RA7 pin. | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input I = Input O = Output P = Power $I^2C^{TM}$ = $I^2C/SMBus$ input buffer Note 1: Default assignment for ECCP2 when Configuration bit, CCP2MX, is set. **TABLE 1-3:** PIC18F6527/6622/6627/6722 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | Pin | Buffer | Description | |--------------------------------------|------------|-----------------|------------------|---------------------------------------------------------------------------------------------------------------| | Pili Name | TQFP | Туре | Туре | Description | | | | | | PORTB is a bidirectional I/O port. PORTB can be software programmed for internal weak pull-ups on all inputs. | | RB0/INT0/FLT0<br>RB0<br>INT0<br>FLT0 | 48 | I/O<br> <br> | TTL<br>ST<br>ST | Digital I/O.<br>External interrupt 0.<br>PWM Fault input for ECCPx. | | RB1/INT1<br>RB1<br>INT1 | 47 | I/O<br>I | TTL<br>ST | Digital I/O.<br>External interrupt 1. | | RB2/INT2<br>RB2<br>INT2 | 46 | I/O<br>I | TTL<br>ST | Digital I/O.<br>External interrupt 2. | | RB3/INT3<br>RB3<br>INT3 | 45 | I/O<br>I | TTL<br>ST | Digital I/O.<br>External interrupt 3. | | RB4/KBI0<br>RB4<br>KBI0 | 44 | I/O<br>I | TTL<br>TTL | Digital I/O.<br>Interrupt-on-change pin. | | RB5/KBI1/PGM<br>RB5<br>KBI1<br>PGM | 43 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>Low-Voltage ICSP™ Programming enable pin. | | RB6/KBI2/PGC<br>RB6<br>KBI2<br>PGC | 42 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP programming clock pin. | | RB7/KBI3/PGD<br>RB7<br>KBI3<br>PGD | 37 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP programming data pin. | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output > ST = Schmitt Trigger input with CMOS levels Analog = Analog input = Input ${\displaystyle \mathop{I^{2}C^{\mathsf{TM}}}_{}}$ = Output = Power = I<sup>2</sup>C/SMBus input buffer Note 1: Default assignment for ECCP2 when Configuration bit, CCP2MX, is set. TABLE 1-3: PIC18F6527/6622/6627/6722 PINOUT I/O DESCRIPTIONS (CONTINUED) | Dia Nama | Pin Number | Pin | Buffer | D | | | |-------------------------------------------------------------|------------|-------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Pin Name | TQFP | Туре | Туре | Description | | | | | | | | PORTC is a bidirectional I/O port. | | | | RC0/T10SO/T13CKI<br>RC0<br>T10SO<br>T13CKI | 30 | I/O<br>O<br>I | ST<br>—<br>ST | Digital I/O.<br>Timer1 oscillator output.<br>Timer1/Timer3 external clock input. | | | | RC1/T1OSI/ECCP2/P2A<br>RC1<br>T1OSI<br>ECCP2 <sup>(1)</sup> | 29 | I/O<br>I<br>I/O | ST<br>CMOS<br>ST | Digital I/O. Timer1 oscillator input. Enhanced Capture 2 input/Compare 2 output/ PWM 2 output. ECCP2 PWM output A. | | | | RC2/ECCP1/P1A<br>RC2<br>ECCP1 | 33 | I/O<br>I/O | ST<br>ST | Digital I/O. Enhanced Capture 1 input/Compare 1 output/ PWM 1 output. | | | | P1A | | 0 | _ | ECCP1 PWM output A. | | | | RC3/SCK1/SCL1<br>RC3<br>SCK1<br>SCL1 | 34 | I/O<br>I/O<br>I/O | ST<br>ST<br>ST | Digital I/O.<br>Synchronous serial clock input/output for SPI mode.<br>Synchronous serial clock input/output for I <sup>2</sup> C™ mode. | | | | RC4/SDI1/SDA1<br>RC4<br>SDI1<br>SDA1 | 35 | I/O<br>I<br>I/O | ST<br>ST<br>ST | Digital I/O.<br>SPI data in.<br>I <sup>2</sup> C data I/O. | | | | RC5/SDO1<br>RC5<br>SDO1 | 36 | I/O<br>O | ST<br>— | Digital I/O.<br>SPI data out. | | | | RC6/TX1/CK1<br>RC6<br>TX1<br>CK1 | 31 | I/O<br>O<br>I/O | ST<br>—<br>ST | Digital I/O. EUSART1 asynchronous transmit. EUSART1 synchronous clock (see related RX1/DT1). | | | | RC7/RX1/DT1<br>RC7<br>RX1<br>DT1 | 32 | I/O<br>I<br>I/O | ST<br>ST<br>ST | Digital I/O. EUSART1 asynchronous receive. EUSART1 synchronous data (see related TX1/CK1). | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog= Analog input I = Input O = Output I = Input O = Output P = Power $I^2C^{TM}$ $Q = I^2C/SMBus input buffer$ Note 1: Default assignment for ECCP2 when Configuration bit, CCP2MX, is set. TABLE 1-3: PIC18F6527/6622/6627/6722 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | Pin | Buffer | Description | | | | |---------------------------------------------------|------------|--------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin Name | TQFP | Туре | Туре | Description | | | | | | | | | PORTD is a bidirectional I/O port. | | | | | RD0/PSP0<br>RD0<br>PSP0 | 58 | I/O<br>I/O | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data. | | | | | RD1/PSP1<br>RD1<br>PSP1 | 55 | I/O<br>I/O | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data. | | | | | RD2/PSP2<br>RD2<br>PSP2 | 54 | I/O<br>I/O | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data. | | | | | RD3/PSP3<br>RD3<br>PSP3 | 53 | I/O<br>I/O | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data. | | | | | RD4/PSP4/SDO2<br>RD4<br>PSP4<br>SDO2 | 52 | I/O<br>I/O<br>O | ST<br>TTL<br>— | Digital I/O.<br>Parallel Slave Port data.<br>SPI data out. | | | | | RD5/PSP5/SDI2/SDA2<br>RD5<br>PSP5<br>SDI2<br>SDA2 | 51 | I/O<br>I/O<br>I<br>I/O | ST<br>TTL<br>ST<br>I <sup>2</sup> C/SMB | Digital I/O.<br>Parallel Slave Port data.<br>SPI data in.<br>I <sup>2</sup> C™ data I/O. | | | | | RD6/PSP6/SCK2/SCL2<br>RD6<br>PSP6<br>SCK2<br>SCL2 | 50 | I/O<br>I/O<br>I/O<br>I/O | ST<br>TTL<br>ST<br>I <sup>2</sup> C/SMB | Digital I/O.<br>Parallel Slave Port data.<br>Synchronous serial clock input/output for SPI mode.<br>Synchronous serial clock input/output for I <sup>2</sup> C mode. | | | | | RD7/PSP7/ <del>SS2</del><br>RD7<br>PSP7<br>SS2 | 49 | I/O<br>I/O<br>I | ST<br>TTL<br>TTL | Digital I/O.<br>Parallel Slave Port data.<br>SPI slave select input. | | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog= Analog input I = Input O = Output P = Power $I^2C^{TM} = I^2C/SMBus input buffer$ Note 1: Default assignment for ECCP2 when Configuration bit, CCP2MX, is set. TABLE 1-3: PIC18F6527/6622/6627/6722 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | Pin | Buffer | Description | | | | |----------------------------------------------|------------|---------------|----------------|-------------------------------------------------------------------------------|--|--|--| | Pili Name | TQFP | Туре | Туре | Description | | | | | | | | | PORTE is a bidirectional I/O port. | | | | | RE0/RD/P2D<br>RE0<br>RD<br>P2D | 2 | I/O<br>I<br>O | ST<br>TTL<br>— | Digital I/O. Read control for Parallel Slave Port. ECCP2 PWM output D. | | | | | RE1/WR/P2C<br>RE1<br>WR<br>P2C | 1 | I/O<br>I<br>O | ST<br>TTL<br>— | Digital I/O. Write control for Parallel Slave Port. ECCP2 PWM output C. | | | | | RE2/CS/P2B<br>RE2<br>CS<br>P2B | 64 | I/O<br>I<br>O | ST<br>TTL<br>— | Digital I/O. Chip select control for Parallel Slave Port. ECCP2 PWM output B. | | | | | RE3/P3C<br>RE3<br>P3C | 63 | I/O<br>O | ST<br>— | Digital I/O.<br>ECCP3 PWM output C. | | | | | RE4/P3B<br>RE4<br>P3B | 62 | I/O<br>O | ST<br>— | Digital I/O.<br>ECCP3 PWM output B. | | | | | RE5/P1C<br>RE5<br>P1C | 61 | I/O<br>O | ST<br>— | Digital I/O.<br>ECCP1 PWM output C. | | | | | RE6/P1B<br>RE6<br>P1B | 60 | I/O<br>O | ST<br>— | Digital I/O.<br>ECCP1 PWM output B. | | | | | RE7/ECCP2/P2A<br>RE7<br>ECCP2 <sup>(2)</sup> | 59 | I/O<br>I/O | ST<br>ST | Digital I/O. Enhanced Capture 2 input/Compare 2 output/ PWM 2 output. | | | | | P2A <sup>(2)</sup> | | 0 | _ | ECCP2 PWM output A. | | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input I = Input O = Output P = Power $I^2C^{TM} = I^2C/SMBus input buffer$ Note 1: Default assignment for ECCP2 when Configuration bit, CCP2MX, is set. TABLE 1-3: PIC18F6527/6622/6627/6722 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | Pin | Buffer | Description | | | |----------------------------------------|------------|---------------|------------------------|--------------------------------------------------------------------------|--|--| | Pin Name | TQFP | Type | Туре | Description | | | | | | | | PORTF is a bidirectional I/O port. | | | | RF0/AN5<br>RF0<br>AN5 | 18 | I/O<br>I | ST<br>Analog | Digital I/O.<br>Analog input 5. | | | | RF1/AN6/C2OUT<br>RF1<br>AN6<br>C2OUT | 17 | I/O<br>I<br>O | ST<br>Analog<br>— | Digital I/O.<br>Analog input 6.<br>Comparator 2 output. | | | | RF2/AN7/C1OUT<br>RF2<br>AN7<br>C1OUT | 16 | I/O<br>I<br>O | ST<br>Analog<br>— | Digital I/O. Analog input 7. Comparator 1 output. | | | | RF3/AN8<br>RF3<br>AN8 | 15 | I/O<br>I | ST<br>Analog | Digital I/O.<br>Analog input 8. | | | | RF4/AN9<br>RF4<br>AN9 | 14 | I/O<br>I | ST<br>Analog | Digital I/O.<br>Analog input 9. | | | | RF5/AN10/CVREF<br>RF5<br>AN10<br>CVREF | 13 | I/O<br>I<br>O | ST<br>Analog<br>Analog | Digital I/O.<br>Analog input 10.<br>Comparator reference voltage output. | | | | RF6/AN11<br>RF6<br>AN11 | 12 | I/O<br>I | ST<br>Analog | Digital I/O.<br>Analog input 11. | | | | RF7/SS1<br>RF7<br>SS1 | 11 | I/O<br>I | ST<br>TTL | Digital I/O.<br>SPI slave select input. | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog= Analog input I = Input O = Output P = Power $I^2C^{TM} = I^2C/SMBus input buffer$ Note 1: Default assignment for ECCP2 when Configuration bit, CCP2MX, is set. TABLE 1-3: PIC18F6527/6622/6627/6722 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | Pin | Buffer | Description | | | |------------------------------------|----------------|-----------------|----------------|----------------------------------------------------------------------------------------------|--|--| | Pin Name | TQFP | Туре | Туре | Description | | | | | | | | PORTG is a bidirectional I/O port. | | | | RG0/ECCP3/P3A<br>RG0<br>ECCP3 | 3 | I/O<br>I/O | ST<br>ST | Digital I/O. Enhanced Capture 3 input/Compare 3 output/ PWM 3 output. | | | | P3A | | 0 | _ | ECCP3 PWM output A. | | | | RG1/TX2/CK2<br>RG1<br>TX2<br>CK2 | 4 | I/O<br>O<br>I/O | ST<br>—<br>ST | Digital I/O. EUSART2 asynchronous transmit. EUSART2 synchronous clock (see related RX2/DT2). | | | | RG2/RX2/DT2<br>RG2<br>RX2<br>DT2 | 5 | I/O<br>I<br>I/O | ST<br>ST<br>ST | Digital I/O. EUSART2 asynchronous receive. EUSART2 synchronous data (see related TX2/CK2). | | | | RG3/CCP4/P3D<br>RG3<br>CCP4<br>P3D | 6 | I/O<br>I/O<br>O | ST<br>ST | Digital I/O. Capture 4 input/Compare 4 output/PWM 4 output. ECCP3 PWM output D. | | | | RG4/CCP5/P1D<br>RG4<br>CCP5<br>P1D | 8 | I/O<br>I/O<br>O | ST<br>ST<br>— | Digital I/O. Capture 5 input/Compare 5 output/PWM 5 output. ECCP1 PWM output D. | | | | RG5 | | | | See RG5/MCLR/VPP pin. | | | | Vss | 9, 25, 41, 56 | Р | | Ground reference for logic and I/O pins. | | | | VDD | 10, 26, 38, 57 | Р | | Positive supply for logic and I/O pins. | | | | AVss | 20 | Р | | Ground reference for analog modules. | | | | AVDD | 19 | Р | _ | Positive supply for analog modules. | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog= Analog input I = Input O = Output P = Power $I^2C^{TM}$ = $I^2C/SMBus$ input buffer Note 1: Default assignment for ECCP2 when Configuration bit, CCP2MX, is set. TABLE 1-4: PIC18F8527/8622/8627/8722 PINOUT I/O DESCRIPTIONS | Pin Name | Pin Number | Pin<br>Type | Buffer<br>Type | Description | |-----------------------------|------------|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | | TQFP | | | | | RG5/MCLR/VPP<br>RG5<br>MCLR | 9 | | ST<br>ST | Master Clear (input) or programming voltage (input). Digital input. Master Clear (Reset) input. This pin is an active-low Reset to the device. | | VPP | | Р | | Programming voltage input. | | OSC1/CLKI/RA7<br>OSC1 | 49 | 1 | ST | Oscillator crystal or external clock input. Oscillator crystal input or external clock source input. ST buffer when configured in RC mode, CMOS | | CLKI | | 1 | CMOS | otherwise. External clock source input. Always associated with pin function OSC1. (See related OSC1/CLKI, OSC2/CLKO pins.) | | RA7 | | I/O | TTL | General purpose I/O pin. | | OSC2/CLKO/RA6<br>OSC2 | 50 | 0 | _ | Oscillator crystal or clock output. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. | | CLKO | | 0 | _ | In RC mode, OSC2 pin outputs CLKO, which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate. | | RA6 | | I/O | TTL | General purpose I/O pin. | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input I = Input O = Output P = Power $I^2C^{TM}/SMB$ = $I^2C/SMB$ us input buffer **Note 1:** Alternate assignment for ECCP2 when Configuration bit, CCP2MX, is cleared (all operating modes except Microcontroller mode). - 2: Default assignment for ECCP2 in all operating modes (CCP2MX is set). - 3: Alternate assignment for ECCP2 when CCP2MX is cleared (Microcontroller mode only). - 4: Default assignment for P1B/P1C/P3B/P3C (ECCPMX is set). - 5: Alternate assignment for P1B/P1C/P3B/P3C (ECCPMX is clear). TABLE 1-4: PIC18F8527/8622/8627/8722 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | Pin<br>Type | Buffer<br>Type | Description | |----------------------------------------|------------|---------------|-------------------------|------------------------------------------------------------------------------------| | | TQFP | | | | | | | | | PORTA is a bidirectional I/O port. | | RA0/AN0<br>RA0<br>AN0 | 30 | I/O<br>I | TTL<br>Analog | Digital I/O.<br>Analog input 0. | | RA1/AN1<br>RA1<br>AN1 | 29 | I/O<br>I | TTL<br>Analog | Digital I/O.<br>Analog input 1. | | RA2/AN2/VREF-<br>RA2<br>AN2<br>VREF- | 28 | I/O<br>I<br>I | TTL<br>Analog<br>Analog | Digital I/O. Analog input 2. A/D reference voltage (low) input. | | RA3/AN3/VREF+<br>RA3<br>AN3<br>VREF+ | 27 | I/O<br>I<br>I | TTL<br>Analog<br>Analog | Digital I/O. Analog input 3. A/D reference voltage (high) input. | | RA4/T0CKI<br>RA4<br>T0CKI | 34 | I/O<br>I | ST/OD<br>ST | Digital I/O. Open-drain when configured as output.<br>Timer0 external clock input. | | RA5/AN4/HLVDIN<br>RA5<br>AN4<br>HLVDIN | 33 | I/O<br>I<br>I | TTL<br>Analog<br>Analog | Digital I/O.<br>Analog input 4.<br>High/Low-Voltage Detect input. | | RA6 | | | | See the OSC2/CLKO/RA6 pin. | | RA7 | | | | See the OSC1/CLKI/RA7 pin. | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input I = Input O = Output P = Power $I^2C^{TM}/SMB$ = $I^2C/SMBus$ input buffer **Note 1:** Alternate assignment for ECCP2 when Configuration bit, CCP2MX, is cleared (all operating modes except Microcontroller mode). - 2: Default assignment for ECCP2 in all operating modes (CCP2MX is set). - 3: Alternate assignment for ECCP2 when CCP2MX is cleared (Microcontroller mode only). - 4: Default assignment for P1B/P1C/P3B/P3C (ECCPMX is set). - **5:** Alternate assignment for P1B/P1C/P3B/P3C (ECCPMX is clear). TABLE 1-4: PIC18F8527/8622/8627/8722 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | Pin<br>Type | Buffer<br>Type | Description | |-----------------------------------------------------------|------------|-----------------|------------------|---------------------------------------------------------------------------------------------------------------| | | TQFP | | | | | | | | | PORTB is a bidirectional I/O port. PORTB can be software programmed for internal weak pull-ups on all inputs. | | RB0/INT0/FLT0<br>RB0<br>INT0<br>FLT0 | 58 | I/O<br>I<br>I | TTL<br>ST<br>ST | Digital I/O. External interrupt 0. PWM Fault input for ECCPx. | | RB1/INT1<br>RB1<br>INT1 | 57 | I/O<br>I | TTL<br>ST | Digital I/O.<br>External interrupt 1. | | RB2/INT2<br>RB2<br>INT2 | 56 | I/O<br>I | TTL<br>ST | Digital I/O.<br>External interrupt 2. | | RB3/INT3/ECCP2/P2A<br>RB3<br>INT3<br>ECCP2 <sup>(1)</sup> | 55 | I/O<br>I<br>O | TTL<br>ST<br>— | Digital I/O. External interrupt 3. Enhanced Capture 2 input/Compare 2 output/ | | P2A <sup>(1)</sup> | | 0 | _ | PWM 2 output. ECCP2 PWM output A. | | RB4/KBI0<br>RB4<br>KBI0 | 54 | I/O<br>I | TTL<br>TTL | Digital I/O.<br>Interrupt-on-change pin. | | RB5/KBI1/PGM<br>RB5<br>KBI1<br>PGM | 53 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>Low-Voltage ICSP™ Programming enable pin. | | RB6/KBI2/PGC<br>RB6<br>KBI2<br>PGC | 52 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP™ programming clock pin. | | RB7/KBI3/PGD<br>RB7<br>KBI3<br>PGD | 47 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP programming data pin. | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog= Analog input I = Input O = Output P = Power $I^2C^{TM}/SMB$ = $I^2C/SMBus$ input buffer **Note 1:** Alternate assignment for ECCP2 when Configuration bit, CCP2MX, is cleared (all operating modes except Microcontroller mode). - 2: Default assignment for ECCP2 in all operating modes (CCP2MX is set). - **3:** Alternate assignment for ECCP2 when CCP2MX is cleared (Microcontroller mode only). - 4: Default assignment for P1B/P1C/P3B/P3C (ECCPMX is set). - 5: Alternate assignment for P1B/P1C/P3B/P3C (ECCPMX is clear).