# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# PIC18FXX8 Data Sheet

28/40-Pin High-Performance, Enhanced Flash Microcontrollers with CAN Module

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

#### Trademarks

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Migratable Memory, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Linear Active Thermistor, Mindi, MiWi, MPASM, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2006, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona, Gresham, Oregon and Mountain View, California. The Company's quality system processes and procedures are for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### 28/40-Pin High-Performance, Enhanced Flash Microcontrollers with CAN

#### High-Performance RISC CPU:

- Linear program memory addressing up to 2 Mbytes
- · Linear data memory addressing to 4 Kbytes
- Up to 10 MIPS operation
- DC 40 MHz clock input
- 4 MHz-10 MHz oscillator/clock input with PLL active
- 16-bit wide instructions, 8-bit wide data path
- · Priority levels for interrupts
- 8 x 8 Single-Cycle Hardware Multiplier

#### **Peripheral Features:**

- High current sink/source 25 mA/25 mA
- Three external interrupt pins
- Timer0 module: 8-bit/16-bit timer/counter with 8-bit programmable prescaler
- Timer1 module: 16-bit timer/counter
- Timer2 module: 8-bit timer/counter with 8-bit period register (time base for PWM)
- Timer3 module: 16-bit timer/counter
- Secondary oscillator clock option Timer1/Timer3
- Capture/Compare/PWM (CCP) modules; CCP pins can be configured as:
  - Capture input: 16-bit, max resolution 6.25 ns
  - Compare: 16-bit, max resolution 100 ns (TCY)
  - PWM output: PWM resolution is 1 to 10-bit Max. PWM freq. @:8-bit resolution = 156 kHz 10-bit resolution = 39 kHz
- Enhanced CCP module which has all the features of the standard CCP module, but also has the following features for advanced motor control:
  - 1, 2 or 4 PWM outputs
  - Selectable PWM polarity
  - Programmable PWM dead time
- Master Synchronous Serial Port (MSSP) with two modes of operation:
  - 3-wire SPI™ (Supports all 4 SPI modes)
  - I<sup>2</sup>C<sup>™</sup> Master and Slave mode
- Addressable USART module:
  - Supports interrupt-on-address bit

#### **Advanced Analog Features:**

- 10-bit, up to 8-channel Analog-to-Digital Converter module (A/D) with:
  - Conversion available during Sleep
  - Up to 8 channels available
- Analog Comparator module:
  - Programmable input and output multiplexing
- Comparator Voltage Reference module
- Programmable Low-Voltage Detection (LVD) module:
   Supports interrupt-on-Low-Voltage Detection
- Programmable Brown-out Reset (BOR)

#### **CAN bus Module Features:**

- · Complies with ISO CAN Conformance Test
- · Message bit rates up to 1 Mbps
- Conforms to CAN 2.0B Active Spec with:
  - 29-bit Identifier Fields
  - 8-byte message length
  - 3 Transmit Message Buffers with prioritization
  - 2 Receive Message Buffers
  - 6 full, 29-bit Acceptance Filters
  - Prioritization of Acceptance Filters
  - Multiple Receive Buffers for High Priority Messages to prevent loss due to overflow
  - Advanced Error Management Features

#### **Special Microcontroller Features:**

- Power-on Reset (POR), Power-up Timer (PWRT) and Oscillator Start-up Timer (OST)
- Watchdog Timer (WDT) with its own on-chip RC oscillator
- Programmable code protection
- Power-saving Sleep mode
- Selectable oscillator options, including:
  - 4x Phase Lock Loop (PLL) of primary oscillator
    Secondary Oscillator (32 kHz) clock input
- Secondary Oscinator (S2 K12) clock input
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) via two pins

#### Flash Technology:

- Low-power, high-speed Enhanced Flash technology
- · Fully static design
- Wide operating voltage range (2.0V to 5.5V)
- Industrial and Extended temperature ranges

|           | Prog             | Iram Memory                   | Data            | Memory            |     |                       | ors         | CCP/<br>ECCP<br>(PWM) | MSSP |                             |       |                    |
|-----------|------------------|-------------------------------|-----------------|-------------------|-----|-----------------------|-------------|-----------------------|------|-----------------------------|-------|--------------------|
| Device    | Flash<br>(bytes) | # Single-Word<br>Instructions | SRAM<br>(bytes) | EEPROM<br>(bytes) | I/O | 10-bit<br>A/D<br>(ch) | Comparators |                       | SPI™ | Master<br>I <sup>2</sup> C™ | USART | Timers<br>8/16-bit |
| PIC18F248 | 16K              | 8192                          | 768             | 256               | 22  | 5                     | _           | 1/0                   | Y    | Y                           | Y     | 1/3                |
| PIC18F258 | 32K              | 16384                         | 1536            | 256               | 22  | 5                     | _           | 1/0                   | Y    | Y                           | Y     | 1/3                |
| PIC18F448 | 16K              | 8192                          | 768             | 256               | 33  | 8                     | 2           | 1/1                   | Y    | Y                           | Y     | 1/3                |
| PIC18F458 | 32K              | 16384                         | 1536            | 256               | 33  | 8                     | 2           | 1/1                   | Y    | Y                           | Y     | 1/3                |

#### Pin Diagrams



#### **Pin Diagrams (Continued)**



### **Table of Contents**

| 1.0   | Device Overview                                                             | 7   |
|-------|-----------------------------------------------------------------------------|-----|
| 2.0   | Oscillator Configurations                                                   | 17  |
| 3.0   | Reset                                                                       | 25  |
| 4.0   | Memory Organization                                                         | 37  |
| 5.0   | Data EEPROM Memory                                                          | 59  |
| 6.0   | Flash Program Memory                                                        | 65  |
| 7.0   | 8 x 8 Hardware Multiplier                                                   | 75  |
| 8.0   | Interrupts                                                                  | 77  |
| 9.0   | I/O Ports                                                                   | 93  |
| 10.0  | Parallel Slave Port                                                         | 107 |
| 11.0  | Timer0 Module                                                               | 109 |
| 12.0  | Timer1 Module                                                               | 113 |
| 13.0  | Timer2 Module                                                               | 117 |
|       | Timer3 Module                                                               |     |
| 15.0  | Capture/Compare/PWM (CCP) Modules                                           | 123 |
| 16.0  | Enhanced Capture/Compare/PWM (ECCP) Module                                  | 131 |
| 17.0  | Master Synchronous Serial Port (MSSP) Module                                |     |
| 18.0  | Addressable Universal Synchronous Asynchronous Receiver Transmitter (USART) | 183 |
|       | CAN Module                                                                  |     |
|       | Compatible 10-Bit Analog-to-Digital Converter (A/D) Module                  |     |
|       | Comparator Module                                                           |     |
| 22.0  | Comparator Voltage Reference Module                                         | 255 |
| 23.0  | Low-Voltage Detect                                                          | 259 |
|       | Special Features of the CPU                                                 |     |
| 25.0  | Instruction Set Summary                                                     | 281 |
| 26.0  | Development Support                                                         | 323 |
| 27.0  | Electrical Characteristics                                                  |     |
| 28.0  | DC and AC Characteristics Graphs and Tables                                 | 361 |
| 29.0  | Packaging Information                                                       | 377 |
| Appe  | ndix A: Data Sheet Revision History                                         | 385 |
| Appe  | ndix B: Device Differences                                                  | 385 |
| Appe  | ndix C: Device Migrations                                                   | 386 |
| Appe  | ndix D: Migrating From Other PICmicro <sup>®</sup> Devices                  | 386 |
| Index | ·                                                                           | 387 |
| On-L  | ne Support                                                                  | 397 |
| Syste | ms Information and Upgrade Hot Line                                         | 397 |
| Read  | er Response                                                                 | 398 |
| PIC1  | 8FXX8 Product Identification System                                         | 399 |

### **TO OUR VALUED CUSTOMERS**

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### Customer Notification System

Register on our web site at www.microchip.com to receive the most current information on all of our products.

NOTES:

### 1.0 DEVICE OVERVIEW

This document contains device specific information for the following devices:

- PIC18F248
- PIC18F258
- PIC18F448
- PIC18F458

These devices are available in 28-pin, 40-pin and 44-pin packages. They are differentiated from each other in four ways:

1. PIC18FX58 devices have twice the Flash program memory and data RAM of PIC18FX48 devices (32 Kbytes and 1536 bytes vs. 16 Kbytes and 768 bytes, respectively).

- 2. PIC18F2X8 devices implement 5 A/D channels, as opposed to 8 for PIC18F4X8 devices.
- 3. PIC18F2X8 devices implement 3 I/O ports, while PIC18F4X8 devices implement 5.
- 4. Only PIC18F4X8 devices implement the Enhanced CCP module, analog comparators and the Parallel Slave Port.

All other features for devices in the PIC18FXX8 family, including the serial communications modules, are identical. These are summarized in Table 1-1.

Block diagrams of the PIC18F2X8 and PIC18F4X8 devices are provided in Figure 1-1 and Figure 1-2, respectively. The pinouts for these device families are listed in Table 1-2.

| F                                         | eatures                          | PIC18F248                                                                        | PIC18F258                                                                        | PIC18F448                                                                        | PIC18F458                                                                        |  |
|-------------------------------------------|----------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|
| Operating Fre                             | equency                          | DC – 40 MHz                                                                      |  |
| Internal                                  | Bytes                            | 16K                                                                              | 32K                                                                              | 16K                                                                              | 32K                                                                              |  |
| Program<br>Memory                         | # of Single-Word<br>Instructions | 8192                                                                             | 16384                                                                            | 8192                                                                             | 16384                                                                            |  |
| Data Memory                               | r (Bytes)                        | 768                                                                              | 1536                                                                             | 768                                                                              | 1536                                                                             |  |
| Data EEPRO                                | M Memory (Bytes)                 | 256                                                                              | 256                                                                              | 256                                                                              | 256                                                                              |  |
| Interrupt Sour                            | rces                             | 17                                                                               | 17                                                                               | 21                                                                               | 21                                                                               |  |
| I/O Ports                                 |                                  | Ports A, B, C                                                                    | Ports A, B, C                                                                    | Ports A, B, C, D, E                                                              | Ports A, B, C, D, E                                                              |  |
| Timers                                    |                                  | 4                                                                                | 4                                                                                | 4                                                                                | 4                                                                                |  |
| Capture/Comp                              | pare/PWM Modules                 | 1                                                                                | 1                                                                                | 1                                                                                | 1                                                                                |  |
| Enhanced Ca<br>PWM Module                 | apture/Compare/<br>es            | _                                                                                | —                                                                                | 1                                                                                | 1                                                                                |  |
| Serial Communications                     |                                  | MSSP, CAN,<br>Addressable USART                                                  | MSSP, CAN,<br>Addressable USART                                                  | MSSP, CAN,<br>Addressable USART                                                  | MSSP, CAN,<br>Addressable USART                                                  |  |
| Parallel Communications (PSP)             |                                  | No                                                                               | No                                                                               | Yes                                                                              | Yes                                                                              |  |
| 10-bit Analog-to-Digital Converter        |                                  | 5 input channels                                                                 | 5 input channels                                                                 | 8 input channels                                                                 | 8 input channels                                                                 |  |
| Analog Compa                              | arators                          | No                                                                               | No                                                                               | 2                                                                                | 2                                                                                |  |
| Analog Compa                              | arators VREF Output              | N/A                                                                              | N/A                                                                              | Yes                                                                              | Yes                                                                              |  |
| Resets (and I                             | Delays)                          | POR, BOR,<br>RESET Instruction,<br>Stack Full,<br>Stack Underflow<br>(PWRT, OST) |  |
| Programmable                              | e Low-Voltage Detect             | Yes                                                                              | Yes                                                                              | Yes                                                                              | Yes                                                                              |  |
| Programmabl                               | le Brown-out Reset               | Yes                                                                              | Yes                                                                              | Yes                                                                              | Yes                                                                              |  |
| CAN Module                                |                                  | Yes                                                                              | Yes                                                                              | Yes                                                                              | Yes                                                                              |  |
| In-Circuit Serial Programming™<br>(ICSP™) |                                  | Yes                                                                              | Yes                                                                              | Yes                                                                              | Yes                                                                              |  |
| Instruction Se                            | et                               | 75 Instructions                                                                  | 75 Instructions                                                                  | 75 Instructions                                                                  | 75 Instructions                                                                  |  |
| Packages                                  |                                  | 28-pin SPDIP<br>28-pin SOIC                                                      | 28-pin SPDIP<br>28-pin SOIC                                                      | 40-pin PDIP<br>44-pin PLCC<br>44-pin TQFP                                        | 40-pin PDIP<br>44-pin PLCC<br>44-pin TQFP                                        |  |

#### TABLE 1-1: PIC18FXX8 DEVICE FEATURES









|                               | P                                                 | in Numb | er                |                  |             |                                         |                                                                                                                                                                                                                            |  |
|-------------------------------|---------------------------------------------------|---------|-------------------|------------------|-------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin Name                      | PIC18F248/258                                     | PIC     | :18F448/          | 458              | Pin<br>Type | Buffer<br>Type                          | Description                                                                                                                                                                                                                |  |
|                               | SPDIP, SOIC                                       | PDIP    | TQFP              | TQFP PLCC        |             | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |                                                                                                                                                                                                                            |  |
| MCLR/Vpp<br>MCLR              | 1                                                 | 1       | 18                | 2                | I           | ST                                      | Master Clear (input) or<br>programming voltage (output).<br>Master Clear (Reset) input.<br>This pin is an active low Rese                                                                                                  |  |
| VPP                           |                                                   |         |                   |                  | Р           | _                                       | to the device.<br>Programming voltage input.                                                                                                                                                                               |  |
| NC                            | —                                                 | _       | 12, 13,<br>33, 34 | 1, 17,<br>28, 40 |             | —                                       | These pins should be left unconnected.                                                                                                                                                                                     |  |
| OSC1/CLKI<br>OSC1<br>CLKI     | 9                                                 | 13      | 30                | 14               | 1           | CMOS/ST<br>CMOS                         | external clock source input. S<br>buffer when configured in RC<br>mode; otherwise, CMOS.<br>External clock source input.<br>Always associated with pin<br>function OSC1 (see OSC1/<br>CLKI, OSC2/CLKO pins).               |  |
| OSC2/CLKO/RA6<br>OSC2<br>CLKO | 10                                                | 14      | 31                | 15               | 0           | _                                       | Oscillator crystal or clock output.<br>Oscillator crystal output.<br>Connects to crystal or<br>resonator in Crystal Oscillator<br>mode.<br>In RC mode, OSC2 pin output<br>CLKO, which has 1/4 the<br>frequency of OSC1 and |  |
| RA6                           |                                                   |         |                   |                  | I/O         | TTL                                     | denotes the instruction cycle<br>rate.<br>General purpose I/O pin.                                                                                                                                                         |  |
| ST = Sc<br>I = In             | L compatible inpuch<br>chmitt Trigger inpu<br>put |         | MOS leve          | els              |             | og = Analo<br>= Outpu                   |                                                                                                                                                                                                                            |  |

#### TABLE 1-2: PIC18FXX8 PINOUT I/O DESCRIPTIONS

P = Power

OD = Open-Drain (no P diode to VDD)

|                                               | Pi            | n Numb    | er       |      |               | -                             |                                                                                          |  |
|-----------------------------------------------|---------------|-----------|----------|------|---------------|-------------------------------|------------------------------------------------------------------------------------------|--|
| Pin Name                                      | PIC18F248/258 |           | 18F448/  | 458  | Pin           | Buffer                        | Description                                                                              |  |
|                                               | SPDIP, SOIC   | PDIP TQFP |          | PLCC | Туре          | Туре                          |                                                                                          |  |
|                                               |               |           |          |      |               |                               | PORTA is a bidirectional I/O port.                                                       |  |
| RA0/AN0/CVREF<br>RA0<br>AN0<br>CVREF          | 2             | 2         | 19       | 3    | I/O<br>I<br>O | TTL<br>Analog<br>Analog       | Digital I/O.<br>Analog input 0.<br>Comparator voltage reference<br>output.               |  |
| RA1/AN1<br>RA1<br>AN1                         | 3             | 3         | 20       | 4    | I/O<br>I      | TTL<br>Analog                 | Digital I/O.<br>Analog input 1.                                                          |  |
| RA2/AN2/Vref-<br>RA2<br>AN2<br>Vref-          | 4             | 4         | 21       | 5    | I/O<br>I<br>I | TTL<br>Analog<br>Analog       | Digital I/O.<br>Analog input 2.<br>A/D reference voltage<br>(Low) input.                 |  |
| RA3/AN3/VREF+<br>RA3<br>AN3<br>VREF+          | 5             | 5         | 22       | 6    | I/O<br>I<br>I | TTL<br>Analog<br>Analog       | Digital I/O.<br>Analog input 3.<br>A/D reference voltage<br>(High) input.                |  |
| RA4/T0CKI<br>RA4<br>T0CKI                     | 6             | 6         | 23       | 7    | I/O<br>I      | TTL/OD<br>ST                  | Digital I/O – open-drain when<br>configured as output.<br>Timer0 external clock input.   |  |
| RA5/AN4/SS/LVDIN<br>RA5<br>AN4<br>SS<br>LVDIN | 7             | 7         | 24       | 8    | I/O<br>I<br>I | TTL<br>Analog<br>ST<br>Analog | Digital I/O.<br>Analog input 4.<br>SPI™ slave select input.<br>Low-Voltage Detect input. |  |
| RA6                                           |               |           |          |      |               |                               | See the OSC2/CLKO/RA6 pir                                                                |  |
| Legend: TTL = TT                              |               |           | MOS leve | els  |               | g = Analo<br>= Outpu          | S compatible input or output<br>g input                                                  |  |

TABLE 1-2: PIC18FXX8 PINOUT I/O DESCRIPTIONS (CONTINUED)

|                                        | Pi            | n Numb | ber      |      | Pin           | Buffer                |                                                                                                                       |
|----------------------------------------|---------------|--------|----------|------|---------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------|
| Pin Name                               | PIC18F248/258 | PIC    | 18F448/  | 458  | Туре          | Туре                  | Description                                                                                                           |
|                                        | SPDIP, SOIC   | PDIP   | TQFP     | PLCC |               |                       |                                                                                                                       |
|                                        |               |        |          |      |               |                       | PORTB is a bidirectional I/O port<br>PORTB can be software<br>programmed for internal weak<br>pull-ups on all inputs. |
| RB0/INT0<br>RB0<br>INT0                | 21            | 33     | 8        | 36   | I/O<br>I      | TTL<br>ST             | Digital I/O.<br>External interrupt 0.                                                                                 |
| RB1/INT1<br>RB1<br>INT1                | 22            | 34     | 9        | 37   | I/O<br>I      | TTL<br>ST             | Digital I/O.<br>External interrupt 1.                                                                                 |
| RB2/CANTX/INT2<br>RB2<br>CANTX<br>INT2 | 23            | 35     | 10       | 38   | I/O<br>O<br>I | TTL<br>TTL<br>ST      | Digital I/O.<br>Transmit signal for CAN bus.<br>External interrupt 2.                                                 |
| RB3/CANRX<br>RB3<br>CANRX              | 24            | 36     | 11       | 39   | I/O<br>I      | TTL<br>TTL            | Digital I/O.<br>Receive signal for CAN bus.                                                                           |
| RB4                                    | 25            | 37     | 14       | 41   | I/O           | TTL                   | Digital I/O.<br>Interrupt-on-change pin.                                                                              |
| RB5/PGM<br>RB5                         | 26            | 38     | 15       | 42   | I/O           | TTL                   | Digital I/O.                                                                                                          |
| PGM                                    |               |        |          |      | I             | ST                    | Interrupt-on-change pin.<br>Low-voltage ICSP™<br>programming enable.                                                  |
| RB6/PGC<br>RB6                         | 27            | 39     | 16       | 43   | I/O           | TTL                   | Digital I/O. In-Circuit<br>Debugger pin.                                                                              |
| PGC                                    |               |        |          |      | I             | ST                    | Interrupt-on-change pin.<br>ICSP programming clock.                                                                   |
| RB7/PGD<br>RB7                         | 28            | 40     | 17       | 44   | I/O           | TTL                   | Digital I/O. In-Circuit<br>Debugger pin.                                                                              |
| PGD                                    |               |        |          |      | I/O           | ST                    | Interrupt-on-change pin.<br>ICSP programming data.                                                                    |
|                                        |               |        | MOS leve | els  |               | og = Analo<br>= Outpu | S compatible input or output<br>g input                                                                               |

#### TABLE 1-2: PIC18FXX8 PINOUT I/O DESCRIPTIONS (CONTINUED)

|                                          | Pi            | n Numb       | er       |      | _                                       |                                         |                                                                                                     |  |
|------------------------------------------|---------------|--------------|----------|------|-----------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------|--|
| Pin Name                                 | PIC18F248/258 | PIC          | :18F448/ | 458  | Pin<br>Type                             | Buffer<br>Type                          | Description                                                                                         |  |
|                                          | SPDIP, SOIC   | PDIP TQFP PL |          | PLCC | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |                                                                                                     |  |
|                                          |               |              |          |      |                                         |                                         | PORTC is a bidirectional I/O por                                                                    |  |
| RC0/T1OSO/T1CKI<br>RC0<br>T1OSO<br>T1CKI | 11            | 15           | 32       | 16   | I/O<br>O<br>I                           | ST<br>—<br>ST                           | Digital I/O.<br>Timer1 oscillator output.<br>Timer1/Timer3 external clock<br>input.                 |  |
| RC1/T1OSI<br>RC1<br>T1OSI                | 12            | 16           | 35       | 18   | I/O<br>I                                | ST<br>CMOS                              | Digital I/O.<br>Timer1 oscillator input.                                                            |  |
| RC2/CCP1                                 | 13            | 17           | 36       | 19   |                                         |                                         |                                                                                                     |  |
| RC2<br>CCP1                              |               |              |          |      | I/O<br>I/O                              | ST<br>ST                                | Digital I/O.<br>Capture 1 input/Compare 1<br>output/PWM1 output.                                    |  |
| RC3/SCK/SCL<br>RC3<br>SCK                | 14            | 18           | 37       | 20   | I/O<br>I/O                              | ST<br>ST                                | Digital I/O.<br>Synchronous serial clock                                                            |  |
| SCL                                      |               |              |          |      | I/O                                     | ST                                      | input/output for SPI™ mode.<br>Synchronous serial clock<br>input/output for I <sup>2</sup> C™ mode. |  |
| RC4/SDI/SDA<br>RC4<br>SDI<br>SDA         | 15            | 23           | 42       | 25   | I/O<br>I<br>I/O                         | ST<br>ST<br>ST                          | Digital I/O.<br>SPI data in.<br>I <sup>2</sup> C data I/O.                                          |  |
| RC5/SDO<br>RC5<br>SDO                    | 16            | 24           | 43       | 26   | I/O<br>O                                | ST<br>—                                 | Digital I/O.<br>SPI data out.                                                                       |  |
| RC6/TX/CK<br>RC6<br>TX                   | 17            | 25           | 44       | 27   | I/O<br>O                                | ST<br>—                                 | Digital I/O.<br>USART asynchronous                                                                  |  |
| СК                                       |               |              |          |      | I/O                                     | ST                                      | transmit.<br>USART synchronous clock<br>(see RX/DT).                                                |  |
| RC7/RX/DT<br>RC7<br>RX<br>DT             | 18            | 26           | 1        | 29   | I/O<br>I<br>I/O                         | ST<br>ST<br>ST                          | Digital I/O.<br>USART asynchronous receiv<br>USART synchronous data<br>(see TX/CK).                 |  |
|                                          |               |              | MOS leve | els  |                                         | g = Analo<br>= Outpu                    |                                                                                                     |  |

| TABLE 1-2: | PIC18FXX8 PINOUT I/O DESCRIPTIONS (CC | NTINUED) |
|------------|---------------------------------------|----------|
|            |                                       |          |

|                                        | Pi                         | in Numb | ber      |     | D:                     | Duffer               |                                                                                                         |  |
|----------------------------------------|----------------------------|---------|----------|-----|------------------------|----------------------|---------------------------------------------------------------------------------------------------------|--|
| Pin Name                               | PIC18F248/258              | PIC     | 18F448/  | 458 | Pin<br>Type            | Buffer<br>Type       | Description                                                                                             |  |
|                                        | SPDIP, SOIC PDIP TQFP PLCC |         | PLCC     |     |                        |                      |                                                                                                         |  |
|                                        |                            |         |          |     |                        |                      | PORTD is a bidirectional I/O port<br>These pins have TTL input buffer<br>when external memory is enable |  |
| RD0/PSP0/C1IN+<br>RD0<br>PSP0<br>C1IN+ | _                          | 19      | 38       | 21  | I/O<br>I/O<br>I        | ST<br>TTL<br>Analog  | Digital I/O.<br>Parallel Slave Port data.<br>Comparator 1 input.                                        |  |
| RD1/PSP1/C1IN-<br>RD1<br>PSP1<br>C1IN- | _                          | 20      | 39       | 22  | I/O<br>I/O<br>I        | ST<br>TTL<br>Analog  | Digital I/O.<br>Parallel Slave Port data.<br>Comparator 1 input.                                        |  |
| RD2/PSP2/C2IN+<br>RD2<br>PSP2<br>C2IN+ | _                          | 21      | 40       | 23  | I/O<br>I/O<br>I        | ST<br>TTL<br>Analog  | Digital I/O.<br>Parallel Slave Port data.<br>Comparator 2 input.                                        |  |
| RD3/PSP3/C2IN-<br>RD3<br>PSP3<br>C2IN- | _                          | 22      | 41       | 24  | I/O<br>I/O<br>I        | ST<br>TTL<br>Analog  | Digital I/O.<br>Parallel Slave Port data.<br>Comparator 2 input.                                        |  |
| RD4/PSP4/ECCP1/                        | _                          | 27      | 2        | 30  |                        |                      |                                                                                                         |  |
| P1A<br>RD4<br>PSP4<br>ECCP1<br>P1A     |                            |         |          |     | I/O<br>I/O<br>I/O<br>O | ST<br>TTL<br>ST<br>— | Digital I/O.<br>Parallel Slave Port data.<br>ECCP1 capture/compare.<br>ECCP1 PWM output A.              |  |
| RD5/PSP5/P1B<br>RD5<br>PSP5<br>P1B     | _                          | 28      | 3        | 31  | I/O<br>I/O<br>O        | ST<br>TTL            | Digital I/O.<br>Parallel Slave Port data.<br>ECCP1 PWM output B.                                        |  |
| RD6/PSP6/P1C<br>RD6<br>PSP6<br>P1C     | _                          | 29      | 4        | 32  | I/O<br>I/O<br>O        | ST<br>TTL<br>—       | Digital I/O.<br>Parallel Slave Port data.<br>ECCP1 PWM output C.                                        |  |
| RD7/PSP7/P1D<br>RD7<br>PSP7<br>P1D     | _                          | 30      | 5        | 33  | I/O<br>I/O<br>O        | ST<br>TTL            | Digital I/O.<br>Parallel Slave Port data.<br>ECCP1 PWM output D.                                        |  |
|                                        |                            |         | MOS leve | els |                        | g = Analo<br>= Outpu |                                                                                                         |  |

#### 

|                   | Pi                          | n Numb             | er    |             |                |             |                                                      |  |
|-------------------|-----------------------------|--------------------|-------|-------------|----------------|-------------|------------------------------------------------------|--|
| Pin Name          | PIC18F248/258 PIC18F448/458 |                    |       | Pin<br>Type | Buffer<br>Type | Description |                                                      |  |
|                   | SPDIP, SOIC                 | SOIC PDIP TQFP PLC |       | PLCC        | -71            | - 71        |                                                      |  |
|                   |                             |                    |       |             |                |             | PORTE is a bidirectional I/O port                    |  |
| RE0/AN5/RD        | —                           | 8                  | 25    | 9           |                |             |                                                      |  |
| RE0               |                             |                    |       |             | I/O            | ST          | Digital I/O.                                         |  |
| AN5               |                             |                    |       |             | Ι              | Analog      | Analog input 5.                                      |  |
| RD                |                             |                    |       |             | Ι              | TTL         | Read control for Parallel Slav                       |  |
|                   |                             |                    |       |             |                |             | Port (see $\overline{WR}$ and $\overline{CS}$ pins). |  |
| RE1/AN6/WR/C1OUT  | —                           | 9                  | 26    | 10          |                |             |                                                      |  |
| RE1               |                             |                    |       |             | I/O            | ST          | Digital I/O.                                         |  |
| AN6               |                             |                    |       |             | Ι              | Analog      | Analog input 6.                                      |  |
| WR                |                             |                    |       |             | I              | TTL         | Write control for Parallel Slav                      |  |
|                   |                             |                    |       |             |                |             | Port (see $\overline{CS}$ and $\overline{RD}$ pins). |  |
| C1OUT             |                             |                    |       |             | 0              | Analog      | Comparator 1 output.                                 |  |
| RE2/AN7/CS/C2OUT  | _                           | 10                 | 27    | 11          |                |             |                                                      |  |
| RE2               |                             |                    |       |             | I/O            | ST          | Digital I/O.                                         |  |
| AN7               |                             |                    |       |             | I              | Analog      | Analog input 7.                                      |  |
| CS                |                             |                    |       |             | I              | TTL         | Chip select control for Paralle                      |  |
|                   |                             |                    |       |             |                |             | Slave Port (see RD and WR                            |  |
|                   |                             |                    |       |             |                |             | pins).                                               |  |
| C2OUT             |                             |                    |       |             | 0              | Analog      | Comparator 2 output.                                 |  |
| Vss               | 19, 8                       | 12, 31             | 6, 29 | 13, 34      | —              | —           | Ground reference for logic and I/O pins.             |  |
| Vdd               | 20                          | 11, 32             | 7, 28 | 12, 35      |                | _           | Positive supply for logic and I/O                    |  |
|                   |                             |                    |       | , -         |                |             | pins.                                                |  |
| Legend: TTL = TTI | compatible inpu             | it                 | 1     | 1           | CMO            | S = CMO     | S compatible input or output                         |  |

| TABLE 1-2: | PIC18FXX8 PINOUT I/O DESCRIPTIONS (CONTINUED) |
|------------|-----------------------------------------------|
|            |                                               |

TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels

Analog = Analog input 0

= Output = Open-Drain (no P diode to VDD) OD

NOTES:

### 2.0 OSCILLATOR CONFIGURATIONS

#### 2.1 Oscillator Types

The PIC18FXX8 can be operated in one of eight oscillator modes, programmable by three configuration bits (FOSC2, FOSC1 and FOSC0).

- 1. LP Low-Power Crystal
- 2. XT Crystal/Resonator
- 3. HS High-Speed Crystal/Resonator
- 4. HS4 High-Speed Crystal/Resonator with PLL enabled
- 5. RC External Resistor/Capacitor
- 6. RCIO External Resistor/Capacitor with I/O pin enabled
- 7. EC External Clock
- 8. ECIO External Clock with I/O pin enabled

#### 2.2 Crystal Oscillator/Ceramic Resonators

In XT, LP, HS or HS4 (PLL) Oscillator modes, a crystal or ceramic resonator is connected to the OSC1 and OSC2 pins to establish oscillation. Figure 2-1 shows the pin connections. An external clock source may also be connected to the OSC1 pin, as shown in Figure 2-3 and Figure 2-4.

The PIC18FXX8 oscillator design requires the use of a parallel cut crystal.

**Note:** Use of a series cut crystal may give a frequency out of the crystal manufacturer's specifications.

#### FIGURE 2-1:

#### CRYSTAL/CERAMIC RESONATOR OPERATION (HS, XT OR LP OSC CONFIGURATION)



#### TABLE 2-1: CERAMIC RESONATORS

|                  | Ranges Tested:                                                               |                                   |                      |  |  |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------|-----------------------------------|----------------------|--|--|--|--|--|--|--|
| Mode             | OSC2                                                                         |                                   |                      |  |  |  |  |  |  |  |
| XT               | 455 kHz<br>2.0 MHz<br>4.0 MHz                                                | 68-100 pF<br>15-68 pF<br>15-68 pF |                      |  |  |  |  |  |  |  |
| HS               | 8.0 MHz<br>16.0 MHz                                                          | 10-68 pF<br>10-22 pF              | 10-68 pF<br>10-22 pF |  |  |  |  |  |  |  |
|                  | These values are for design guidance only.<br>See notes following Table 2-2. |                                   |                      |  |  |  |  |  |  |  |
| Resonators Used: |                                                                              |                                   |                      |  |  |  |  |  |  |  |
| 455 kHz          | Panasonic E                                                                  | FO-A455K04B                       | ±0.3%                |  |  |  |  |  |  |  |

| 455 kHz                                               | Panasonic EFO-A455K04B | ±0.3% |  |
|-------------------------------------------------------|------------------------|-------|--|
| 2.0 MHz                                               | Murata Erie CSA2.00MG  | ±0.5% |  |
| 4.0 MHz                                               | Murata Erie CSA4.00MG  | ±0.5% |  |
| 8.0 MHz                                               | Murata Erie CSA8.00MT  | ±0.5% |  |
| 16.0 MHz Murata Erie CSA16.00MX                       |                        | ±0.5% |  |
| All resonators used did not have built-in capacitors. |                        |       |  |

## TABLE 2-2:CAPACITOR SELECTION FOR<br/>CRYSTAL OSCILLATOR

| Osc Type                                  | Crystal<br>Freq | Cap. Range<br>C1 | Cap. Range<br>C2 |
|-------------------------------------------|-----------------|------------------|------------------|
| LP                                        | 32.0 kHz        | 33 pF            | 33 pF            |
|                                           | 200 kHz         | 15 pF            | 15 pF            |
| XT                                        | 200 kHz         | 47-68 pF         | 47-68 pF         |
|                                           | 1.0 MHz         | 15 pF            | 15 pF            |
|                                           | 4.0 MHz         | 15 pF            | 15 pF            |
| HS                                        | 4.0 MHz         | 15 pF            | 15 pF            |
|                                           | 8.0 MHz         | 15-33 pF         | 15-33 pF         |
|                                           | 20.0 MHz        | 15-33 pF         | 15-33 pF         |
|                                           | 25.0 MHz        | 15-33 pF         | 15-33 pF         |
| These values are for design guidenes only |                 |                  |                  |

**These values are for design guidance only.** See notes on this page.

#### Crystals Used

|          | -                      |         |
|----------|------------------------|---------|
| 32.0 kHz | Epson C-001R32.768K-A  | ±20 PPM |
| 200 kHz  | STD XTL 200.000KHz     | ±20 PPM |
| 1.0 MHz  | ECS ECS-10-13-1        | ±50 PPM |
| 4.0 MHz  | ECS ECS-40-20-1        | ±50 PPM |
| 8.0 MHz  | EPSON CA-301 8.000M-C  | ±30 PPM |
| 20.0 MHz | EPSON CA-301 20.000M-C | ±30 PPM |

- Note 1: Recommended values of C1 and C2 are identical to the ranges tested (Table 2-1).
  - 2: Higher capacitance increases the stability of the oscillator but also increases the start-up time.
  - 3: Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components.
  - 4: Rs may be required in HS mode, as well as XT mode, to avoid overdriving crystals with low drive level specification.

#### 2.3 RC Oscillator

For timing insensitive applications, the "RC" and "RCIO" device options offer additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 2-2 shows how the RC combination is connected.

In the RC Oscillator mode, the oscillator frequency divided by 4 is available on the OSC2 pin. This signal may be used for test purposes or to synchronize other logic.

| Note: | If the oscillator frequency divided by 4      |
|-------|-----------------------------------------------|
|       | signal is not required in the application, it |
|       | is recommended to use RCIO mode to            |
|       | save current.                                 |

#### FIGURE 2-2: RC OSCILLATOR MODE



The RCIO Oscillator mode functions like the RC mode, except that the OSC2 pin becomes an additional general purpose I/O pin. The I/O pin becomes bit 6 of PORTA (RA6).

#### 2.4 **External Clock Input**

The EC and ECIO Oscillator modes require an external clock source to be connected to the OSC1 pin. The feedback device between OSC1 and OSC2 is turned off in these modes to save current. There is no oscillator start-up time required after a Power-on Reset or after a recovery from Sleep mode.

In the EC Oscillator mode, the oscillator frequency divided by 4 is available on the OSC2 pin. This signal may be used for test purposes or to synchronize other logic. Figure 2-3 shows the pin connections for the EC Oscillator mode.

#### FIGURE 2-3: **EXTERNAL CLOCK INPUT OPERATION (EC OSC CONFIGURATION**)



The ECIO Oscillator mode functions like the EC mode, except that the OSC2 pin becomes an additional general purpose I/O pin. Figure 2-4 shows the pin connections for the ECIO Oscillator mode.

#### FIGURE 2-4:

#### **OPERATION (ECIO CONFIGURATION)**

**EXTERNAL CLOCK INPUT** 



#### HS4 (PLL) 2.5

A Phase Locked Loop circuit is provided as a programmable option for users that want to multiply the frequency of the incoming crystal oscillator signal by 4. For an input clock frequency of 10 MHz, the internal clock frequency will be multiplied to 40 MHz. This is useful for customers who are concerned with EMI due to high-frequency crystals.

The PLL can only be enabled when the oscillator configuration bits are programmed for HS mode. If they are programmed for any other mode, the PLL is not enabled and the system clock will come directly from OSC1.

The PLL is one of the modes of the FOSC2:FOSC0 configuration bits. The oscillator mode is specified during device programming.

A PLL lock timer is used to ensure that the PLL has locked before device execution starts. The PLL lock timer has a time-out referred to as TPLL.



#### FIGURE 2-5: PLL BLOCK DIAGRAM

#### 2.6 Oscillator Switching Feature

The PIC18FXX8 devices include a feature that allows the system clock source to be switched from the main oscillator to an alternate low-frequency clock source. For the PIC18FXX8 devices, this alternate clock source is the Timer1 oscillator. If a low-frequency crystal (32 kHz, for example) has been attached to the Timer1 oscillator pins and the Timer1 oscillator has been enabled, the device can switch to a Low-Power Execution mode. Figure 2-6 shows a block diagram of the system clock sources. The clock switching feature is enabled by programming the Oscillator Switching Enable (OSCSEN) bit in Configuration register, CONFIG1H, to a '0'. Clock switching is disabled in an erased device. See Section 12.2 "Timer1 Oscillator" for further details of the Timer1 oscillator and Section 24.1 "Configuration Bits" for Configuration register details.

#### 2.6.1 SYSTEM CLOCK SWITCH BIT

The system clock source switching is performed under software control. The system clock switch bit, SCS (OSCCON register), controls the clock switching. When the SCS bit is '0', the system clock source comes from the main oscillator selected by the FOSC2:FOSC0 configuration bits. When the SCS bit is set, the system clock source comes from the Timer1 oscillator. The SCS bit is cleared on all forms of Reset.

Note: The Timer1 oscillator must be enabled to switch the system clock source. The Timer1 oscillator is enabled by setting the T1OSCEN bit in the Timer1 Control register (T1CON). If the Timer1 oscillator is not enabled, any write to the SCS bit will be ignored (SCS bit forced cleared) and the main oscillator continues to be the system clock source.



#### REGISTER 2-1: OSCCON: OSCILLATOR CONTROL REGISTER

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-1 |
|-------|-----|-----|-----|-----|-----|-----|-------|
| —     | —   | —   | —   | —   | —   | _   | SCS   |
| bit 7 |     |     |     |     |     |     | bit 0 |

bit 7-1 Unimplemented: Read as '0'

bit 0 SCS: System Clock Switch bit

When  $\overline{OSCSEN}$  configuration bit =  $\underline{0}$  and T1OSCEN bit is set:

- 1 = Switch to Timer1 oscillator/clock pin
- 0 = Use primary oscillator/clock input pin

When OSCSEN is clear or T1OSCEN is clear: Bit is forced clear.

| Legend:           |                  |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### 2.6.2 OSCILLATOR TRANSITIONS

The PIC18FXX8 devices contain circuitry to prevent "glitches" when switching between oscillator sources. Essentially, the circuitry waits for eight rising edges of the clock source that the processor is switching to. This ensures that the new clock source is stable and that its pulse width will not be less than the shortest pulse width of the two clock sources.

Figure 2-7 shows a timing diagram indicating the transition from the main oscillator to the Timer1 oscillator. The Timer1 oscillator is assumed to be running all the time. After the SCS bit is set, the processor is frozen at the next occurring Q1 cycle. After eight synchronization cycles are counted from the Timer1 oscillator, operation resumes. No additional delays are required after the synchronization cycles. The sequence of events that takes place when switching from the Timer1 oscillator to the main oscillator will depend on the mode of the main oscillator. In addition to eight clock cycles of the main oscillator, additional delays may take place.

If the main oscillator is configured for an external crystal (HS, XT, LP), the transition will take place after an oscillator start-up time (Tost) has occurred. A timing diagram indicating the transition from the Timer1 oscillator to the main oscillator for HS, XT and LP modes is shown in Figure 2-8.



#### FIGURE 2-7: TIMING DIAGRAM FOR TRANSITION FROM OSC1 TO TIMER1 OSCILLATOR

### FIGURE 2-8: TIMING DIAGRAM FOR TRANSITION BETWEEN TIMER1 AND OSC1 (HS, XT, LP)



If the main oscillator is configured for HS4 (PLL) mode, an oscillator start-up time (TOST) plus an additional PLL time-out (TPLL) will occur. The PLL time-out is typically 2 ms and allows the PLL to lock to the main oscillator frequency. A timing diagram indicating the transition from the Timer1 oscillator to the main oscillator for HS4 mode is shown in Figure 2-9. If the main oscillator is configured in the RC, RCIO, EC or ECIO modes, there is no oscillator start-up time-out. Operation will resume after eight cycles of the main oscillator have been counted. A timing diagram indicating the transition from the Timer1 oscillator to the main oscillator for RC, RCIO, EC and ECIO modes is shown in Figure 2-10.





#### FIGURE 2-10: TIMING FOR TRANSITION BETWEEN TIMER1 AND OSC1 (RC, EC)

#### 2.7 Effects of Sleep Mode on the On-Chip Oscillator

When the device executes a SLEEP instruction, the on-chip clocks and oscillator are turned off and the device is held at the beginning of an instruction cycle (Q1 state). With the oscillator off, the OSC1 and OSC2 signals will stop oscillating. Since all the transistor switching currents have been removed, Sleep mode achieves the lowest current consumption of the device (only leakage currents). Enabling any on-chip feature that will operate during Sleep will increase the current consumed during Sleep. The user can wake from Sleep through external Reset, Watchdog Timer Reset or through an interrupt.

#### 2.8 Power-up Delays

Power-up delays are controlled by two timers so that no external Reset circuitry is required for most applications. The delays ensure that the device is kept in Reset until the device power supply and clock are stable. For additional information on Reset operation, see **Section 3.0** "**Reset**".

The first timer is the Power-up Timer (PWRT), which optionally provides a fixed delay of TPWRT (parameter #D033) on power-up only (POR and BOR). The second timer is the Oscillator Start-up Timer (OST), intended to keep the chip in Reset until the crystal oscillator is stable.

With the PLL enabled (HS4 Oscillator mode), the timeout sequence following a Power-on Reset is different from other oscillator modes. The time-out sequence is as follows: the PWRT time-out is invoked after a POR time delay has expired, then the Oscillator Start-up Timer (OST) is invoked. However, this is still not a sufficient amount of time to allow the PLL to lock at high frequencies. The PWRT timer is used to provide an additional fixed 2 ms (nominal) to allow the PLL ample time to lock to the incoming clock frequency.

TABLE 2-3: OSC1 AND OSC2 PIN STATES IN SLEEP MODE

| OSC Mode      | OSC1 Pin                                              | OSC2 Pin                                              |
|---------------|-------------------------------------------------------|-------------------------------------------------------|
| RC            | Floating, external resistor should pull high          | At logic low                                          |
| RCIO          | Floating, external resistor should pull high          | Configured as PORTA, bit 6                            |
| ECIO          | Floating                                              | Configured as PORTA, bit 6                            |
| EC            | Floating                                              | At logic low                                          |
| LP, XT and HS | Feedback inverter disabled at quiescent voltage level | Feedback inverter disabled at quiescent voltage level |

Note: See Table 3-1 in Section 3.0 "Reset" for time-outs due to Sleep and MCLR Reset.