

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### Low-Power, 1.62V to 3.63V, 1MHz to 150MHz, 1:3 Fanout Buffer IC

### **FEATURES**

- 3 LVCMOS Outputs
- 12mA Output Drive Strength
- Input/Output Frequency:
  - o Reference Clock: 1MHz to 150MHz
- Supports LVCMOS or Sine Wave Input Clock
- Very Low Jitter and Phase Noise
- Low Current Consumption
- Single 1.8V, 2.5V, or 3.3V, ±10% Power Supply
- Operating Temperature Range
  - o 0°C to 70°C (Commercial)
  - o -40°C to 85°C (Industrial)
- Available in SOT23-6L GREEN/RoHS Compliant Packages

### **DESCRIPTION**

The PL133-37 is an advanced fanout buffer design for high performance, low-power, small form-factor applications. The PL133-37 accepts a reference clock input of 1MHz to 150MHz and produces three outputs of the same frequency. Reference clock inputs may be LVCMOS or sine-wave signals (the inputs are internally AC-coupled). Offered in a small 3mm x 3mm SOT23, the PL133-37 offers the best phase noise and jitter performance and lowest power consumption of any comparable IC.

### PACKAGE PIN CONFIGURATION



### **BLOCK DIAGRAM**





### Low-Power, 1.62V to 3.63V, 1MHz to 150MHz, 1:3 Fanout Buffer IC

### PIN DESCRIPTION

| Nama | Package Pin # | Tuna | Description           |  |
|------|---------------|------|-----------------------|--|
| Name | SOT23-6L      | Type | Description           |  |
| CLK1 | 1             | 0    | Output clock          |  |
| GND  | 2             | Р    | Ground connection     |  |
| FIN  | 3             | I    | Reference clock input |  |
| CLK0 | 4             | 0    | Output clock          |  |
| VDD  | 5             | Р    | Power supply          |  |
| CLK2 | 6             | 0    | Output clock          |  |

#### LAYOUT RECOMMENDATIONS

The following guidelines are to assist you with a performance optimized PCB design:

### **Signal Integrity and Termination Considerations**

- Keep traces short!
- Trace = Inductor. With a capacitive load this equals ringing!
- Long trace = Transmission Line. Without proper termination this will cause reflections (looks like ringing).
- Design long traces as "striplines" or "microstrips" with defined impedance.
- Match trace at one side to avoid reflections bouncing back and forth.

### **Decoupling and Power Supply Considerations**

- Place decoupling capacitors as close as possible to the  $V_{\text{DD}}$  pin(s) to limit noise from the power supply
- Multiple  $V_{\text{DD}}$  pins should be decoupled separately for best performance.
- Addition of a ferrite bead in series with  $V_{\text{DD}}$  can help prevent noise from other board sources
- Value of decoupling capacitor is frequency dependant. Typical value to use is  $0.1\mu F$ .

### Typical CMOS termination

Place Series Resistor as close as possible to CMOS output





# Low-Power, 1.62V to 3.63V, 1MHz to 150MHz, 1:3 Fanout Buffer IC ELECTRICAL SPECIFICATIONS

### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETERS                     | SYMBOL   | MIN. | MAX.                 | UNITS |
|--------------------------------|----------|------|----------------------|-------|
| Supply Voltage Range           | $V_{DD}$ | -0.5 | 4.6                  | V     |
| Input Voltage Range            | Vı       | -0.5 | V <sub>DD</sub> +0.5 | V     |
| Output Voltage Range           | Vo       | -0.5 | V <sub>DD</sub> +0.5 | V     |
| Storage Temperature            | Ts       | -65  | 150                  | °C    |
| Ambient Operating Temperature* |          | -40  | 85                   | °C    |

Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other conditions above the operational limits noted in this specification is not implied.

### **AC SPECIFICATIONS**

| PARAMETERS                                               | CONDITIONS                                                                                       | MIN. | TYP. | MAX.     | UNITS           |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|------|----------|-----------------|
| Input /FIM) Frequency                                    | 2.5V and 3.3V operation                                                                          | 1    |      | 150      | MHz             |
| Input (FIN) Frequency                                    | 1.8V operation                                                                                   | 1    |      | 100      | MHz             |
| Local (FIN)                                              | Internally AC coupled, ≤150MHz, VDD=2.5V and 3.3V.                                               | 0.8  |      | $V_{DD}$ | V <sub>PP</sub> |
| Input (FIN) Signal Amplitude                             | Internally AC coupled, <100MHz, all VDDs 0.8                                                     |      |      | $V_{DD}$ | $V_{PP}$        |
| Olgriai Amplitude                                        | Internally AC coupled, 3.3V <u>&lt;</u> 50MHz,<br>2.5V <u>&lt;</u> 40MHz, 1.8V <u>&lt;</u> 15MHz | 0.1  |      | $V_{DD}$ | V <sub>PP</sub> |
| Output Enable Time                                       | OE Function; Ta=25° C, 15pF Load                                                                 |      |      | 10       | ns              |
| Output Rise Time                                         | 15pF Load, 10/90%V <sub>DD</sub> , 3.3V                                                          |      | 2    | 3        | ns              |
| Output Fall Time 15pF Load, 90/10%V <sub>DD</sub> , 3.3V |                                                                                                  |      | 2    | 3        | ns              |
| Duty Cycle                                               | Input Duty Cycle is 50%                                                                          | 45   | 50   | 55       | %               |
| Output to Output Skew                                    | All outputs equally loaded                                                                       |      |      | 250      | ps              |

### DC SPECIFICATIONS

| PARAMETERS              | SYMBOL             | CONDITIONS                                    | MIN  | TYP | MAX  | UNITS |
|-------------------------|--------------------|-----------------------------------------------|------|-----|------|-------|
|                         |                    | $V_{DD} = 3.3V$ , 25MHz, No Load              |      | 1.2 |      | mA    |
| Supply Current, Dynamic | I <sub>DD</sub>    | V <sub>DD</sub> = 2.5V, 25MHz, No Load        |      | 0.9 |      | mA    |
|                         |                    | V <sub>DD</sub> = 1.8V, 25MHz, No Load        |      | 0.6 |      | mA    |
| Supply Current, Standby | I <sub>DD_SB</sub> | OE Pin Pulled Low, V <sub>DD</sub> = 3.3V     |      | 0.3 |      | mA    |
| Operating Voltage       | $V_{DD}$           |                                               | 1.62 |     | 3.63 | V     |
| Output Low Voltage      | V <sub>OL</sub>    | $I_{OL} = +12mA, V_{DD} = 3.3V$               |      |     | 0.4  | V     |
| Output High Voltage     | V <sub>OH</sub>    | $I_{OH} = -12mA, V_{DD} = 3.3V$               | 2.4  |     |      | V     |
| Output Current          | I <sub>OSD</sub>   | $V_{OL} = 0.4V, V_{OH} = 2.4V, V_{DD} = 3.3V$ | 12   |     |      | mA    |

<sup>\*</sup>Operating temperature is guaranteed by design. Parts are tested to commercial grade only.



## Low-Power, 1.62V to 3.63V, 1MHz to 150MHz, 1:3 Fanout Buffer IC NOISE CHARACTERISTICS

| PARAMETER             | SYMBOL | CONDITIONS                                                      | MIN | TYP | MAX | UNIT |
|-----------------------|--------|-----------------------------------------------------------------|-----|-----|-----|------|
| Additive Phase Jitter |        | V <sub>DD</sub> =3.3V, Frequency=26MHz<br>Offset=12kHz ~ 5MHz   |     | 70  |     | fs   |
|                       |        | V <sub>DD</sub> =3.3V, Frequency=100MHz<br>Offset=12kHz ~ 20MHz |     | 80  |     | fs   |

PL133-37 Additive Phase Jitter: VDD=3.3V, CLK=26MHz, Integration Range 12KHz to 5MHz: 0.072ps typical.



When a buffer is used to pass a signal then the buffer will add a little bit of its own noise. The phase noise on the output of the buffer will be a little bit more than the phase noise in the input signal. To quantify the noise addition in the buffer we compare the Phase Jitter numbers from the input and the output. The difference is called "Additive Phase Jitter". The formula for the Additive Phase Jitter is as follows:

Additive Phase Jitter =  $\sqrt{\text{(Output Phase Jitter)}^2 - \text{(Input Phase Jitter)}^2}$ 



# Low-Power, 1.62V to 3.63V, 1MHz to 150MHz, 1:3 Fanout Buffer IC PACKAGE DRAWINGS (GREEN PACKAGE COMPLIANT)

#### SOT23-6L

| Symbol | Dimension in MM |      |  |
|--------|-----------------|------|--|
| Symbol | Min.            | Max. |  |
| Α      | 1.05            | 1.35 |  |
| A1     | 0.05            | 0.15 |  |
| A2     | 1.00            | 1.20 |  |
| b      | 0.30            | 0.50 |  |
| С      | 0.08            | 0.20 |  |
| D      | 2.80            | 3.00 |  |
| E      | 1.50            | 1.70 |  |
| Н      | 2.60            | 3.00 |  |
| Ĺ      | 0.35            | 0.55 |  |
| е      | 0.95 BSC        |      |  |





### ORDERING INFORMATION (GREEN PACKAGE COMPLIANT)

### For part ordering, please contact our Sales Department:

2180 Fortune Drive, San Jose, CA 95131, USA Tel: (408) 944-0800 Fax: (408) 474-1000

#### PART NUMBER

The order number for this device is a combination of the following: Part number, Package type and Operating temperature range



| Part/Order Number | Marking | Package Option                |  |
|-------------------|---------|-------------------------------|--|
| PL133-37TC-R      | H37     | 6-Pin SOT23 (Tape and Reel)   |  |
| PL133-37TI-R      | LLL     | 0-Fiii 30123 (Tape allu neel) |  |

\*Note: LLL designates lot number

Micrel Inc., reserves the right to make changes in its products or specifications, or both at any time without notice. The information furnished by Micrel is believed to be accurate and reliable. However, Micrel makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product.

LIFE SUPPORT POLICY: Micrel's products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of Micrel Inc.