# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# PM6675AS

# High efficiency step-down controller with embedded 2 A LDO regulator

### Features

- Switching section
  - 4.5 V to 36 V input voltage range
  - 0.6 V, ±1 % voltage reference
  - Selectable 1.5 V fixed output voltage
  - Adjustable 0.6 V to 3.3 V output voltage
  - 1.237 V ±1 % reference voltage available
  - Very fast load transient response using constant-on-time control loop
  - No R<sub>SENSE</sub> current sensing using low side MOSFETs' R<sub>DS(ON)</sub>
  - Negative current limit
  - Latched OVP and UVP
  - Soft-start internally fixed at 3 ms
  - Selectable pulse skipping at light load
  - Selectable No-audible (33 kHz) pulse skip mode
  - Ceramic output capacitors supported
  - Output voltage ripple compensation
  - Output soft-end
- LDO regulator section
  - Adjustable 0.6 V to 3.3 V output voltage
  - Selectable ±1 Apk or ±2 Apk current limit
  - Dedicated power-good signal
  - Ceramic output capacitors supported
  - Output soft-end

# Applications

- Industrial application on 24 V
- Graphic cards
- Embedded computer systems

#### Table 1.Device summary



February 2008



### Description

The PM6675AS device consists of a single high efficiency step-down controller and an independent low drop-out (LDO) linear regulator.

The constant on-time (COT) architecture assures fast transient response supporting both electrolytic and ceramic output capacitors. An embedded integrator control loop compensates the DC voltage error due to the output ripple.

Selectable low-consumption mode allows the highest efficiency over a wide range of load conditions. The low-noise mode sets the minimum switching frequency to 33 kHz for audio-sensitive applications. The LDO linear regulator can sink and source up to 2 Apk. Two fixed current limit  $(\pm 1 \text{ A}-\pm 2 \text{ A})$  can be chosen.

An active soft-end is independently performed on both the switching and the linear regulators outputs when disabled.

# Contents

| 1 | Туріс  | al application circuit |                                               |  |  |  |
|---|--------|------------------------|-----------------------------------------------|--|--|--|
| 2 | Pin se | ettings                |                                               |  |  |  |
|   | 2.1    | Connec                 | tions                                         |  |  |  |
|   | 2.2    | Pin des                | cription                                      |  |  |  |
| 3 | Electi | rical dat              | a                                             |  |  |  |
|   | 3.1    | Maximu                 | m rating                                      |  |  |  |
|   | 3.2    | Therma                 | I data                                        |  |  |  |
|   | 3.3    | Recomr                 | nended operating conditions 8                 |  |  |  |
| 4 | Electi | rical cha              | aracteristics                                 |  |  |  |
| 5 | Block  | diagra                 | m 12                                          |  |  |  |
| 6 | Туріс  | al opera               | ating characteristics 13                      |  |  |  |
| 7 | Devic  | e descr                | iption                                        |  |  |  |
|   | 7.1    | Switchir               | ng section - constant on-time pwm controller  |  |  |  |
|   |        | 7.1.1                  | Constant-on-time architecture                 |  |  |  |
|   |        | 7.1.2                  | Output ripple compensation and loop stability |  |  |  |
|   |        | 7.1.3                  | Pulse-skip and no-audible pulse-skip modes    |  |  |  |
|   |        | 7.1.4                  | Mode-of-operation selection                   |  |  |  |
|   |        | 7.1.5                  | Current sensing and current limit             |  |  |  |
|   |        | 7.1.6                  | POR, UVLO and soft-start                      |  |  |  |
|   |        | 7.1.7                  | Switching section power-good signal           |  |  |  |
|   |        | 7.1.8                  | Switching section output discharge29          |  |  |  |
|   |        | 7.1.9                  | Gate drivers                                  |  |  |  |
|   |        | 7.1.10                 | Reference voltage and bandgap 30              |  |  |  |
|   |        |                        |                                               |  |  |  |



|    |      | 7.1.12   | Device thermal protection          | . 31 |
|----|------|----------|------------------------------------|------|
|    | 7.2  | LDO lin  | ear regulator section              | . 31 |
|    |      | 7.2.1    | LDO section current limit          | . 32 |
|    |      | 7.2.2    | LDO section soft-start             | . 33 |
|    |      | 7.2.3    | LDO section power-good signal      | . 33 |
|    |      | 7.2.4    | LDO section output discharge       | . 33 |
| 8  | Appl | ication  | information                        | . 34 |
|    | 8.1  | Externa  | al components selection            | . 34 |
|    |      | 8.1.1    | Inductor selection                 | . 35 |
|    |      | 8.1.2    | Input capacitor selection          | . 37 |
|    |      | 8.1.3    | Output capacitor selection         | . 38 |
|    |      | 8.1.4    | MOSFETs selection                  | . 39 |
|    |      | 8.1.5    | Diode selection                    | . 41 |
|    |      | 8.1.6    | VOUT current limit setting         | . 41 |
|    |      | 8.1.7    | All ceramic capacitors application | . 42 |
| 9  | Pack | age me   | chanical data                      | . 45 |
| 10 | Revi | sion his | tory                               | . 47 |

# **1** Typical application circuit

### Figure 1. Application circuit



# 2 Pin settings

### 2.1 Connections







57

# 2.2 Pin description

| Table | 2. | Pin | functions |
|-------|----|-----|-----------|
|       |    |     |           |

| N° | Pin    | Function                                                                                                                                                                                                                                                                                                                   |
|----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | LGND   | LDO power ground. Connect to negative terminal of VTT output capacitor.                                                                                                                                                                                                                                                    |
| 2  | LFB    | LDO remote sensing. Connect as close as possible to the load via a low noise PCB trace.                                                                                                                                                                                                                                    |
| 3  | NOSKIP | Pulse-skip/no-audible pulse-skip modes selector.<br>See Section 7.1.4: Mode-of-operation selection                                                                                                                                                                                                                         |
| 4  | LPG    | LDO section power-good signal (open drain output). High when LDO output voltage is within $\pm 10$ % of nominal value.                                                                                                                                                                                                     |
| 5  | SGND   | Ground Reference for analog circuitry, control logic and VTTREF buffer.<br>Connect together with the thermal pad and VTTGND to a low impedance<br>ground plane. See the <i>Application Note</i> for details.                                                                                                               |
| 6  | AVCC   | +5 V supply for internal logic. Connect to +5 V rail through a simple RC filtering network.                                                                                                                                                                                                                                |
| 7  | VREF   | High accuracy output voltage reference (1.237 V) for multilevel pins setting.<br>It can deliver up to 50 uA. Connect a 100 nF capacitor between VREF and<br>SGND in order to enhance noise rejection.                                                                                                                      |
| 8  | VOSC   | Frequency Selection. Connect to the central tap of a resistor divider to set the desired switching frequency. The pin cannot be left floating. See <i>Section 7: Device description</i> for details.                                                                                                                       |
| 9  | VSNS   | Switching section output remote sensing and discharge path during output soft-end. Connect as close as possible to the load via a low noise PCB trace.                                                                                                                                                                     |
| 10 | VSEL   | Fixed output selector and feedback input for the switching controller.<br>If VSEL pin voltage is higher than 4 V, the fixed 1.5 V output is selected. If<br>VSEL pin voltage is lower than 4 V, it is used as negative input of the error<br>amplifier. See <i>Section 7.1.4: Mode-of-operation selection</i> for details. |
| 11 | COMP   | DC voltage error compensation input pin for the switching section.<br>Refer to Mode of Operation Selection section for more details.                                                                                                                                                                                       |
| 12 | LILIM  | Current limit selector for the LDO. Connect to SGND for $\pm 1$ A current limit or to $\pm 5$ V for $\pm 2$ A current limit.                                                                                                                                                                                               |
| 13 | SWEN   | Switching Controller Enable. When tied to ground, the switching output is turned off and a soft-end is performed.                                                                                                                                                                                                          |
| 14 | LEN    | Linear Regulator Enable. When tied to ground, the LDO output is turned off and a soft-end is performed.                                                                                                                                                                                                                    |
| 15 | SPG    | Switching Section power-good signal (open drain output). High when the switching regulator output voltage is within $\pm 10$ % of nominal value.                                                                                                                                                                           |
| 16 | PGND   | Power ground for the switching section.                                                                                                                                                                                                                                                                                    |
| 17 | LGATE  | Low-side gate driver output.                                                                                                                                                                                                                                                                                               |
| 18 | VCC    | +5 V low-side gate driver supply. Bypass with a 100 nF capacitor to PGND.                                                                                                                                                                                                                                                  |

| N° | Pin   | Function                                                                                                                                                                                   |
|----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19 | CSNS  | Current sense input for the switching section. This pin must be connected through a resistor to the drain of the synchronous rectifier (RDSon sensing) to set the current limit threshold. |
| 20 | PHASE | Switch node connection and return path for the high side gate driver.                                                                                                                      |
| 21 | HGATE | High-Side Gate Driver Output                                                                                                                                                               |
| 22 | BOOT  | Bootstrap capacitor connection. Input for the supply voltage of the high-side gate driver.                                                                                                 |
| 23 | LIN   | Linear Regulator Input. Bypass to LGND by a 10 $\mu\text{F}$ ceramic capacitor for noise rejection enhancement.                                                                            |
| 24 | LOUT  | LDO linear regulator output. Bypass with a 20 $\mu\text{F}$ (2x10 $\mu\text{F}$ MLCC) filter capacitor.                                                                                    |

| Table 2. | Pin functions | (continued) |
|----------|---------------|-------------|
|          |               |             |



# 3 Electrical data

### 3.1 Maximum rating

| Table 3. | Absolute maximum ratings <sup>(1</sup> | ) |
|----------|----------------------------------------|---|
|----------|----------------------------------------|---|

| Symbol             | Parameter                                                                    | Value                           | Unit |
|--------------------|------------------------------------------------------------------------------|---------------------------------|------|
| V <sub>AVCC</sub>  | AVCC to SGND                                                                 | -0.3 to 6                       |      |
| V <sub>VCC</sub>   | VCC to SGND                                                                  | -0.3 to 6                       |      |
|                    | PGND, LGND to SGND                                                           | -0.3 to 0.3                     |      |
|                    | HGATE and BOOT to PHASE                                                      | -0.3 to 6                       |      |
|                    | HGATE and BOOT to PGND                                                       | -0.3 to 44                      | 1    |
| V <sub>PHASE</sub> | PHASE to SGND                                                                | -0.3 to 38                      | V    |
|                    | LGATE to PGND                                                                | -0.3 to V <sub>VCC</sub> +0.3   |      |
|                    | CSNS, SPG, LEN, SWEN, LILIM, COMP, VSEL,<br>VSNS, VOSC, VREF, NOSKIP to SGND | -0.3 to V <sub>AVCC</sub> + 0.3 |      |
|                    | LPG, VREF, LOUT, LFB to SGND                                                 | -0.3 to V <sub>AVCC</sub> + 0.3 |      |
|                    | LIN, LOUT, LPG, LIN to LGND                                                  | -0.3 to V <sub>AVCC</sub> + 0.3 |      |
| P <sub>TOT</sub>   | Power dissipation $@T_A = 25^{\circ}C$                                       | 2.3                             | W    |

1. Free air operating conditions unless otherwise specified. Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

### 3.2 Thermal data

#### Table 4.Thermal data

| Symbol            | Symbol Parameter                       |            | Unit |
|-------------------|----------------------------------------|------------|------|
| R <sub>thJA</sub> | Thermal resistance junction to ambient | 42         | °C/W |
| T <sub>STG</sub>  | Storage temperature range              | -50 to 150 |      |
| T <sub>A</sub>    | Operating ambient temperature range    | -40 to 85  | °C   |
| TJ                | Junction operating temperature range   | -40 to 125 |      |

### 3.3 Recommended operating conditions

#### Table 5. Recommended operating conditions

| Symbol | Parameter           | Min | Тур | Max | Unit |
|--------|---------------------|-----|-----|-----|------|
| VIN    | Input voltage range | 4.5 |     | 36  |      |
| VAVCC  | IC supply voltage   | 4.5 |     | 5.5 | V    |
| Vvcc   | IC supply voltage   | 4.5 |     | 5.5 |      |



# 4 Electrical characteristics

#### Table 6. Electrical characteristics

 $T_A$  = - 25 °C to 85 °C , VCC = AVCC = +5 V, LIN = 1.5 V and LOUT= 0.6 V if not otherwise specified  $^{(1)}.$ 

| Symbol              | Parameter                                                                                                         | Test c                                  | ondition                   | Min   | Тур      | Max      | Unit |
|---------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------|-------|----------|----------|------|
| Supply se           | ction                                                                                                             | 1                                       |                            | 1     | 1        | 1        |      |
| I <sub>IN</sub>     | Operating current<br>(Switching + LDO) SWEN, LEN, VSEL and NOSKIP<br>connected to AVCC,<br>No load on LOUT output |                                         |                            |       |          | 2        | mA   |
| I <sub>SW</sub>     | Operating current (switching)                                                                                     | SWEN, VSEL an connected to AVC to SGND. |                            |       | 1        |          |      |
| I <sub>SHDN</sub>   | Shutdown operating current                                                                                        | SWEN and LEN                            | tied to SGND.              |       |          | 10       | μA   |
| UVLO                | AVCC Under Voltage Lockout upper threshold                                                                        |                                         |                            | 4.1   | 4.25     | 4.4      | V    |
|                     | AVCC Under Voltage Lockout<br>lower threshold                                                                     |                                         |                            | 3.85  | 4.0      | 4.1      | V    |
|                     | UVLO hysteresis                                                                                                   |                                         |                            |       |          |          | mV   |
| On-time (S          | SMPS)                                                                                                             |                                         |                            | 1     |          |          |      |
| t                   | On-time duration                                                                                                  | VSEL low,<br>NOSKIP low,                | V <sub>OSC</sub> = 300 mV  | 530   | 630      | 730      | ns   |
| t <sub>ON</sub>     |                                                                                                                   | Vvsns = 2 V                             | $V_{OSC} = 500 \text{ mV}$ | 320   | 380      | 440      | 115  |
| OFF-TIME            | (SMPS)                                                                                                            |                                         |                            | 1     | <u> </u> | <u> </u> | L    |
| t <sub>OFFMIN</sub> | Minimum Off-Time                                                                                                  |                                         |                            |       | 300      | 350      | ns   |
| Voltage re          | ference                                                                                                           |                                         |                            | 1     | I        | I        | 1    |
|                     | Voltage accuracy                                                                                                  | 4.5 V< V <sub>IN</sub> < 36 V           | /                          | 1.224 | 1.237    | 1.249    | V    |
|                     | Load regulation                                                                                                   | -50 μA < Ι <sub>VREF</sub> <            | 50 µA                      | -4    |          | 4        |      |
|                     | Undervoltage Lockout<br>Fault Threshold                                                                           |                                         |                            |       | 800      |          | mV   |
| SMPS out            | put                                                                                                               | 1                                       |                            | 1     | 1        | 1        |      |
| V <sub>OUT</sub>    | SMPS fixed output voltage                                                                                         |                                         |                            |       | 1.5      |          | V    |
|                     | Feedback output voltage accuracy                                                                                  | tied to SGND, No                        | to AVCC, NOSKIP<br>Load    | -1.5  |          | 1.5      | %    |

Table 6.

Electrical characteristics (continued)  $T_A$  = -25  $^\circ C$  to 85  $^\circ C$  , VCC = AVCC = +5 V, LIN = 1.5 V and LOUT= 0.6 V if not otherwise specified. (1)

| Symbol               | Parameter                                       | Test condition                                       | Min | Тур | Max      | Uni |  |
|----------------------|-------------------------------------------------|------------------------------------------------------|-----|-----|----------|-----|--|
| Current lim          | it and zero crossing comparator                 |                                                      |     |     |          |     |  |
| I <sub>CSNS</sub>    | CSNS input bias current                         |                                                      | 90  | 100 | 110      | μA  |  |
|                      | Comparator offset                               |                                                      | -6  |     | 6        |     |  |
|                      | Positive current limit threshold                | V <sub>PGND</sub> - V <sub>CSNS</sub>                |     | 100 |          | 1   |  |
|                      | fixed negative current limit threshold          |                                                      |     | 110 |          | mV  |  |
| V <sub>ZC,OFFS</sub> | Zero crossing comparator offset                 |                                                      | -11 | -5  | 1        | 1   |  |
| High and lo          | w side gate drivers                             |                                                      |     | L   |          |     |  |
|                      |                                                 | HGATE high state (pullup)                            |     | 2.0 | 3        |     |  |
|                      | HGATE driver on-resistance                      | HGATE low state (pulldown)                           |     | 1.8 | 2.7      | _   |  |
|                      |                                                 | LGATE high state (pullup)                            |     | 1.4 | 2.1      | Ω   |  |
|                      | LGATE driver on-resistance                      | LGATE low state (pulldown)                           |     | 0.6 | 0.9      |     |  |
| UVP/OVP p            | rotections and PGOOD signals                    |                                                      | 4   | ł   |          |     |  |
| OVP                  | Over voltage threshold                          |                                                      | 112 | 115 | 118      |     |  |
| UVP                  | Under voltage threshold                         |                                                      | 67  | 70  | 73       | 1   |  |
|                      | SMPS upper threshold                            |                                                      | 107 | 110 | 113      | %   |  |
| <b>D000D</b>         | SMPS lower threshold                            |                                                      | 86  | 90  | 93       |     |  |
| PGOOD                | LDO upper threshold                             |                                                      | 107 | 110 | 113      |     |  |
|                      | LDO lower threshold                             |                                                      | 86  | 90  | 93       |     |  |
| I <sub>PG,LEAK</sub> | SPG and LPG leakeage current                    | SPG and LPG forced to 5.5 V                          |     |     | 1        | μA  |  |
| V <sub>PG,LOW</sub>  | SPG and LPG low level voltage                   | I <sub>LPG,SINK</sub> = I <sub>SPG,SINK</sub> = 4 mA |     | 150 | 250      | mV  |  |
| Soft-start s         | ection (SMPS)                                   |                                                      |     |     |          |     |  |
|                      | Soft-start ramp time<br>(4 steps current limit) |                                                      | 2   | 3   | 4        | ms  |  |
|                      | Soft-start current limit step                   |                                                      |     | 25  |          | μA  |  |
| Soft end se          | ction                                           | I                                                    |     | 1   |          |     |  |
|                      | Switching section discharge resistance          |                                                      | 15  | 25  | 35       | Ω   |  |
|                      | LDO section discharge resistance                |                                                      | 15  | 25  | 35       | 1   |  |
| LDO sectio           | 'n                                              | 1                                                    | I   | I   | <u>I</u> | 1   |  |
|                      | LDO reference voltage                           |                                                      |     | 600 |          |     |  |
| V <sub>LREF</sub>    | LDO output accuracy respect to                  | -1 mA < I <sub>LDO</sub> < 1 mA                      | -20 |     | 20       | mV  |  |
|                      | VREF                                            | -1 A < I <sub>LDO</sub> < 1 A                        | -25 |     | 25       | -   |  |

 Table 6.
 Electrical characteristics (continued)

 $T_A$  = -25 °C to 85 °C , VCC = AVCC = +5 V, LIN = 1.5 V and LOUT= 0.6 V if not otherwise specified. (1)

| Symbol                                        | Parameter                           | Test condition                                                             | Min                       | Тур  | Max                       | Unit |
|-----------------------------------------------|-------------------------------------|----------------------------------------------------------------------------|---------------------------|------|---------------------------|------|
| I <sub>LDO,CL</sub>                           | LDO sink current limit              | $V_{LFB} > V_{LREF}$ , LILIM = 5 V                                         | -3                        | -2.3 | -2                        | - A  |
|                                               |                                     | $V_{LFB} > V_{LREF}$ LILIM = 0 V                                           | -1.6                      | -1.3 | -1                        |      |
|                                               | LDO source current limit            | 0.9 · V <sub>LREF</sub> < V <sub>LFB</sub> < V <sub>LREF</sub><br>LILIM=5V | 2                         | 2.4  | 3                         |      |
|                                               |                                     | $0.9 \cdot V_{LREF} < V_{LFB} < V_{LREF}$<br>LILIM = 0 V                   | 1                         | 1.3  | 1.6                       |      |
|                                               |                                     | $V_{LFB} < 0.9 \cdot V_{LREF}$ LILIM = 5 V                                 | 1                         | 1.3  | 1.6                       |      |
|                                               |                                     | $V_{LFB} < 0.9 \cdot V_{LREF}$ LILIM = 0 V                                 | 0.5                       | 0.8  | 1.1                       |      |
| I <sub>LIN,BIAS</sub>                         | LDO input bias current, on          | LEN connected to AVCC, no load                                             |                           | 1    | 10                        | μΑ   |
|                                               | LDO input bias current, off         | LEN = 0 V, no load                                                         |                           |      | 1                         |      |
| I <sub>LFB,BIAS</sub>                         | LFB input bias current              | LEN connected to AVCC<br>VLFB = 0.6 V                                      | -1                        |      | 1                         |      |
| I <sub>LFB,LEAK</sub>                         | LFB leakage current                 | LEN=0V, V <sub>LFB</sub> = 0.6V                                            | -1                        |      | 1                         |      |
| Power mana                                    | agement section                     |                                                                            |                           |      | 4                         |      |
| V <sub>VTHVSEL</sub>                          | VSEL pin thresholds                 | Fixed mode                                                                 | V <sub>AVCC</sub><br>-0.7 |      |                           | _    |
|                                               |                                     | Adjustable mode                                                            |                           |      | V <sub>AVCC</sub><br>-1.3 |      |
| V <sub>VTHNOSKIP</sub>                        | NOSKIP pin thresholds               | Forced-PWM mode                                                            | V <sub>AVCC</sub><br>-0.8 |      |                           |      |
|                                               |                                     | No-audible mode                                                            | 1.0                       |      | V <sub>AVCC</sub><br>-1.5 |      |
|                                               |                                     | Pulse-skip mode                                                            |                           |      | 0.5                       |      |
| V <sub>VTHLEN</sub> ,<br>V <sub>VTHSWEN</sub> | LEN, SWEN turn off level            |                                                                            | 0.4                       |      |                           |      |
|                                               | LEN, SWEN turn on level             |                                                                            |                           |      | 1.6                       |      |
| V <sub>VTHLILIM</sub>                         | LILIM pin thresholds                | ±2A LDO current limit                                                      | Vavcc<br>-0.8             |      |                           |      |
|                                               |                                     | ±1A LDO current limit                                                      |                           |      | 0.5                       |      |
| I <sub>IN,LEAK</sub>                          | Logic input leakage current         | LEN, SWEN and LILIM = 5 V                                                  |                           |      | 10                        |      |
| I <sub>IN3,LEAK</sub>                         | Multilevel input leakage current    | VSEL and NOSKIP = 5 V                                                      |                           |      | 10                        | μA   |
| I <sub>OSC,LEAK</sub>                         | VOSC pin leakage current            | VOSC = 1 V                                                                 |                           |      | 1                         | 1    |
| Thermal sh                                    | utdown                              |                                                                            |                           |      |                           |      |
| T <sub>SHDN</sub>                             | Shutdown temperature <sup>(2)</sup> |                                                                            |                           | 150  |                           | °C   |
|                                               | 1                                   | 1                                                                          |                           |      | 1                         | i    |

 Specifications referred to T<sub>J</sub> = T<sub>A</sub>. All the parameters at operating temperatures extremes are guaranteed by design and statistical correlation (not production tested).

2. Guaranteed by design. Not production tested.



57

# 5 Block diagram



### Figure 3. Functional and block diagram

#### Table 7. Legend

| SWEN  | Switching controller enable       |  |  |  |
|-------|-----------------------------------|--|--|--|
| LEN   | LDO regulator enable              |  |  |  |
| LDS   | LDO output discharge enable       |  |  |  |
| SDS   | Switching output discharge enable |  |  |  |
| LILIM | LDO regulator current limit       |  |  |  |

550

450 [kHz] 450 [kHz] 350

250

57

4

Switching frequency vs output

SW Frequency VS VOUT Load

current, VOUT = 1.5 V, VIN = 24 V

#### **Typical operating characteristics** 6





Figure 6. Switching frequency vs input voltage, VOUT = 1.5 V, IVOUT = 2 A, forced PWM mode





Figure 5.

500

Figure 8. LOUT load regulation LDOIN = VOUT, VOUT in forced **PWM mode** 

24

Voltage [V]

14







1 1 1 1 1 1

10.000

Figure 10. VOUT = 1.5V , VIN = 24V,

57



IVOUT = 0 A, forced-PWM mode

Figure 12. VOUT Soft-start @150m $\Omega$  load, pulse-skip mode



Figure 14. VOUT Load Transient (VIN = 24 V, LOAD = 0 A -> 7 A @2.5 A/ $\mu$ s). pulse-skip mode





Figure 13. LOUT turn on, VOUT in pulse-skip mode



Figure 15. LOUT load transient (VIN = 24 V, LOAD = -1.5 A -> 1.5 A @2.5 A/ $\mu$ s). pulse-skip mode



#### Figure 16. VOUT and LOUT output voltages. VOUT soft-end. LOUT powered by an auxiliary rail



Figure 18. UV protection, pulse-skip mode LOUT powered by an auxiliary rail



Figure 20. VOUT current limit protection during a load transient (0 A to 9 A @2.5A/µs)

VOUT

57

Ц





Figure 17. VOUT and LOUT output voltages LOUT soft-end



Figure 19. OV protection, pulse-skip mode



# 7 Device description

The PM6675AS combines a single high efficiency step-down controller and an independent Low Drop-Out (LDO) linear regulator in the same package.

The switching controller section is a high-performance, pseudo-fixed frequency, Constant-On-Time (COT) based regulator specifically designed for handling fast load transient over a wide range of input voltage.

The switching section output can be easily set to a fixed 1.5 V voltage without additional components or adjusted in the 0.6 V to 3.3 V range using an external resistor divider. The Switching Mode Power Supply (SMPS) can handle different modes of operation in order to minimize noise or power consumption, depending on the application needs. Selectable low-consumption and low-noise modes allow the highest efficiency and a 33 kHz minimum switching frequency respectively at light loads.

The current sensing is lossless, based on the Low-Side MOSFET turn-on resistance.

The input of the LDO can be either the switching section output or a lower voltage rail in order to reduce the total power dissipation. Linear regulator stability is achieved by filtering its output with a ceramic capacitor (20  $\mu$ F or greater). The LDO linear regulator can sink and source up to 2 Apk.

Two fixed current limit (±1A-±2A) can be chosen.

An active soft-end is independently performed on both the switching and the linear regulators outputs when disabled.

### 7.1 Switching section - constant on-time pwm controller

The PM6675AS employes a pseudo-fixed frequency, Constant On-Time (COT) controller as the core of the switching section. As well known, the COT controller concerns of a relatively simple algorithm and uses the ripple voltage derived across the output capacitor ESR to trigger the On-Time one-shot generator. In this way, the output capacitor ESR acts as a current sense resistor providing the appropriate ramp signal to the PWM comparator. Nearly constant switching frequency is achieved by the system loop in steady-state operating conditions by varying the On-Time duration, avoiding thus the need for a clock generator. The On-Time one shot duration is directly proportional to the output voltage, sensed at VSNS pin, and inversely proportional to the input voltage, sensed at the VOSC pin, as follows:

#### **Equation 1**

$$T_{ON} = K_{OSC} \frac{V_{SNS}}{V_{OSC}} + \tau$$

where  $K_{OSC}$  is a constant value (130 ns typ.) and  $\tau$  is the internal propagation delay (40ns typ.). The one-shot generator directly drives the high-side MOSFET at the beginning of each switching cycle allowing the inductor current to increase; after the On-Time has expired, an Off-Time phase, in which the low-side MOSFET is turned on, follows.



The Off-Time duration is solely determined by the output voltage: when lower than the set value (i.e. the voltage at VSNS pin is lower than the internal reference = 0.6 V), the synchronous rectifier is turned off and a new cycle begins (*Figure 22*).

Figure 22. Inductor current and output voltage in steady state conditions





#### **Equation 2**

$$\mathsf{D} = \frac{\mathsf{V}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{IN}}}$$

The switching frequency is thus calculated as

#### **Equation 3**

$$f_{SW} = \frac{D}{T_{ON}} = \frac{\frac{V_{OUT}}{V_{IN}}}{K_{OSC}} \frac{V_{SNS}}{V_{OSC}} = \frac{\alpha_{OSC}}{\alpha_{OUT}} \cdot \frac{1}{K_{OSC}}$$

where

Equation 4 a

$$\alpha_{OSC} = \frac{V_{OSC}}{V_{IN}}$$

Equation 4 b

$$\alpha_{OUT} = \frac{V_{SNS}}{V_{OUT}}$$



Referring to the typical application schematic (fig. 1 and 23), the final expression is then:





**Equation 5** 

$$f_{SW} = \frac{\alpha_{OSC}}{K_{OSC}} = \frac{R_2}{R_1 + R_2} \cdot \frac{1}{K_{OSC}}$$

Even if the switching frequency is theoretically independent from input and output voltages, parasitic parameters involved in power path (like MOSFET on-resistance and inductor DCR) introduce voltage drops responsible of a slight dependence on load current.

In addition, the internal delay is cause of a light dependence from input voltage.

The PM6675AS switching frequency can be set by an external divider connected to the VOSC pin.

The voltage seen at this pin must be greater than 0.8 V and lower than 2 V in order to ensure system's linearity.

#### 7.1.1 Constant-on-time architecture

Figure 24 shows the simplified block diagram of the Constant-On-Time controller.

The switching regulator of the PM6675AS owns a one-shot generator that turns on the highside MOSFET when the following conditions are simultaneously satisfied: the PWM comparator is high (i.e. output voltage is lower than Vr = 0.6 V), the synchronous rectifier current is below the current limit threshold and the minimum off-time has expired.

A minimum off-time constrain (300 ns typ.) is introduced to assure the boot capacitor charge and allow inductor valley current sensing on low-side MOSFET. A minimum On-Time is also introduced to assure the start-up switching sequence.

Once the on-time has timed out, the high side switch is turned off, while the synchronous rectifier is ignited according to the anti-cross conduction management circuitry.

When the output voltage reaches the valley limit (determined by internal reference Vr=0.6 V), the low-side MOSFET is turned off according to the anti-cross conduction logic once again, and a new cycle begins.





Figure 24. Switching section simplified block diagram

#### 7.1.2 Output ripple compensation and loop stability

The loop is closed connecting the center tap of the output divider (internally, when the fixed output voltage is chosen, or externally, using the VSEL pin in the adjustable output voltage mode). The feedback node is the negative input of the error comparator, while the positive input is internally connected to the reference voltage (Vr = 0.6 V). When the feedback voltage becomes lower than the reference voltage, the PWM comparator goes high and sets the control logic, turning on the high-side MOSFET. After the On-Time (calculated as previously described) the system releases the high-side MOSFET and turns-on the synchronous rectifier.

The voltage drop along ground and supply PCB paths, used to connect the output capacitor to the load, is a source of DC error. Further the system regulates the output voltage valley, not the average, as shown in *Figure 22*. Thus, the voltage ripple on the output capacitor is an additional source of DC error. To compensate this error, an integrative network is introduced in the control loop, by connecting the output voltage to the COMP pin through a capacitor (CINT) as shown in *Figure 25*.

57



The additional capacitor is used to reduce the voltage on the COMP pin when higher than 300 mVpp and is unnecessary for most of applications. The transconductance amplifier (gm) generates a current, proportional to the DC error, used to charge the CINT capacitor. The voltage across the  $C_{INT}$  capacitor feeds the negative input of the PWM comparator, forcing the loop to compensate the total static error. An internal voltage clamp forces the COMP pin voltage range to ±150 mV respect to VREF. This is useful to avoid or smooth output voltage overshoot during a load transient. When the Pulse-Skip Mode is entered, the clamping range is automatically reduced to 60 mV in order to enhance the recovering capability. In case the ripple amplitude is larger than 150 mV, an additional capacitor  $C_{FILT}$  can be connected between the COMP pin and ground to reduce ripple amplitude, otherwise the integrator will operate out of its linearity range. This capacitor is unnecessary for most of applications and can be omitted.

The design of the external feedback network depends on the output voltage ripple. If the ripple is higher than approximately 20 mV, the correct  $C_{INT}$  capacitor is usually enough to keep the loop stable. The stability of the system depends firstly on the output capacitor zero frequency.

The following condition must be satisfied:

#### **Equation 6**

$$f_{SW} > k \times f_{Zout} = \frac{k}{2\pi \times C_{out} \times ESR}$$





where k is a fixed design parameter (k > 3). It determinates the minimum integrator capacitor value:

#### **Equation 7**

$$C_{INT} > \frac{g_m}{2\pi \cdot \left(\frac{f_{SW}}{k} - f_{Zout}\right)} \cdot \frac{Vr}{Vout}$$

where  $gm = 50 \ \mu s$  is the integrator transconductance.

If the ripple on the COMP pin is greater than the integrator 150 mV, the auxiliary capacitor  $C_{FILT}$  can be added. If q is the desired attenuation factor of the output ripple,  $C_{FILT}$  is given by:

#### **Equation 8**

$$C_{FILT} = \frac{C_{INT} \cdot (1-q)}{q}$$

In order to reduce the noise on the COMP pin, it is possible to add a resistor  $R_{INT}$  that, together with  $C_{INT}$  and  $C_{FILT}$ , realizes a low pass filter. The cutoff frequency  $f_{CUT}$  must be greater (10 or more times) than the switching frequency:

#### **Equation 9**

$$R_{INT} = \frac{1}{2\pi \cdot f_{CUT} \cdot \frac{C_{INT} \cdot C_{FILT}}{C_{INT} + C_{FILT}}}$$

If the ripple is very small (lower than approximately 20 mV), a different compensation network, called "Virtual-ESR" Network, is needed. This additional circuit generates a triangular ripple that is added to the output voltage ripple at the input of the integrator. The complete control scheme is shown in *Figure 26*.



The ripple on the COMP pin is the sum of the output voltage ripple and the triangular ripple generated by the Virtual-ESR Network. In fact the Virtual-ESR Network behaves like a further equivalent series resistor RVESR.

A good trade-off is to design the network in order to achieve an RVESR given by:

#### **Equation 10**

$$R_{VESR} = \frac{V_{RIPPLE}}{\Delta I_{L}} - ESR$$

where  $\Delta IL$  is the inductor current ripple and VRIPPLE is the total ripple at the T node, chosen greater than approximately 20 mV.

The new closed-loop gain depends on  $C_{\text{INT}}$ . In order to ensure stability it must be verified that:

#### **Equation 11**

$$C_{INT} > \frac{g_m}{2\pi \cdot f_Z} \cdot \frac{Vr}{Vout}$$

where:

**Equation 12** 

$$f_{Z} = \frac{1}{2\pi \cdot C_{out} \cdot R_{TOT}}$$





and

**Equation 13** 

$$R_{TOT} = ESR + R_{VERS}$$

Moreover, the  $C_{\mbox{\scriptsize INT}}$  capacitor must meet the following condition:

#### **Equation 14**

$$f_{SW} > k \cdot f_{Z} = \frac{k}{2\pi \cdot C_{out} \cdot R_{TOT}}$$

where  $R_{TOT}$  is the sum of the ESR of the output capacitor and the equivalent ESR given by the Virtual-ESR Network ( $R_{VESR}$ ). The k parameter must be greater than unity (k > 3) and determines the minimum integrator capacitor value  $C_{INT}$ :

#### **Equation 15**

$$C_{INT} > \frac{g_m}{2\pi \cdot \left(\frac{f_{SW}}{k} - f_Z\right)} \cdot \frac{Vr}{Vout}$$

The capacitor of the Virtual-ESR Network, C, is chosen as follow

#### **Equation 16**

$$C > 5 \cdot C_{INT}$$

and R is calculated to provide the desired triangular ripple voltage:

#### **Equation 17**

$$\mathsf{R} = \frac{\mathsf{L}}{\mathsf{R}_{\mathsf{VESR}} \cdot \mathsf{C}}$$

Finally, the R1 resistor can be selected according to expression 18:

#### **Equation 18**

$$\mathbf{R1} = \frac{\mathbf{R} \cdot \left(\frac{1}{\pi \cdot \mathbf{f}_{\mathbf{Z}} \cdot \mathbf{C}}\right)}{\mathbf{R} - \frac{1}{\pi \cdot \mathbf{f}_{\mathbf{Z}} \cdot \mathbf{C}}}$$



#### 7.1.3 Pulse-skip and no-audible pulse-skip modes

High efficiency at light load conditions is achieved by PM6675AS entering the Pulse-Skip Mode (if enabled). At light load conditions the zero-crossing comparator truncates the low-side switch On-Time as soon as the inductor current becomes negative; in this way the comparator determines the On-Time duration instead of the output ripple (see *Figure 27*).



Figure 27. Inductor current and output voltage at light load with Pulse-Skip

As a consequence, the output capacitor is left floating and its discharge depends solely on the current drained from the load. When the output ripple on the pin COMP falls under the reference, a new shot is triggered and the next cycle begins. The Pulse-Skip mode is naturally obtained enabling the zero-crossing comparator and automatically takes part in the COT algorithm when the inductor current is about half the ripple current amount, i.e. migrating from continuous conduction mode (C.C.M.) to discontinuous conduction mode (D.C.M.).

The output current threshold related to the transition between PWM Mode and Pulse-Skip Mode can be approximately calculated as:

#### **Equation 19**

$$I_{LOAD}(PWM2Skip) = \frac{V_{IN} - V_{OUT}}{2 \cdot L} \cdot T_{ON}$$

At higher loads, the inductor current never crosses the zero and the device works in pure PWM mode with a switching frequency around the nominal value.

A physiological consequence of Pulse-Skip Mode is a more noisy and asynchronous (than normal conditions) output, mainly due to very low load. If the Pulse-Skip is not compatible with the application, the PM6675AS allows the user to choose also between forced-PWM and No-Audible Pulse-Skip alternative modes (see *Chapter 7.1.4* for details).



#### No-audible pulse-skip mode

Some audio-noise sensitive applications cannot accept the switching frequency to enter the audible range as is possible in Pulse-Skip mode with very light loads. For this reason, the PM6675AS implements an additional feature to maintain a minimum switching frequency of 33 kHz despite of a slight efficiency loss. At very light load conditions, if any switching cycle has taken place within 30  $\mu$ s (typ.) since the last one (because of the output voltage is still higher than the reference), a No-audible pulse-skip cycle begins. The low-side MOSFET is turned on and the output is driven to fall until the reference has been crossed. Then, the high-side switch is turned on for a Ton period and, once it has expired, the synchronous rectifier is enabled until the inductor current reaches the zero-crossing threshold (see *Figure 28*).





For frequencies higher than 33 kHz (due to heavier loads) the device works in the same way as in Pulse-Skip mode. It is important to notice that in both pulse-skip and no-audible Pulse-Skip modes the switching frequency changes not only with the load but also with the input voltage.

57