Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### PM6675S # High efficiency step-down controller with embedded 2 A LDO regulator ### **Features** - Switching section - 4.5 V to 28 V input voltage range - 0.6 V, ±1 % voltage reference - Selectable 1.5 V fixed output voltage - Adjustable 0.6 V to 3.3 V output voltage - 1.237 V ±1 % reference voltage available - Very fast load transient response using - constant on-time control loopNo R<sub>SENSE</sub> current sensing using low side - No R<sub>SENSE</sub> current sensing using low side MOSFETs' R<sub>DS(ON)</sub> - Negative current limit - Latched OVP and UVP - Soft-start internally fixed at 3 ms - Selectable pulse skipping at light load - Selectable No-Audible (33 kHz) pulse skip mode - Ceramic output capacitors supported - Output voltage ripple compensation - Output soft-end - LDO regulator section - Adjustable 0.6 V to 3.3 V output voltage - Selectable ±1 Apk or ±2 Apk current limit - Dedicated power-good signal - Ceramic output capacitors supported - Output soft-end ### **Applications** - Notebook computers - Graphic cards - Embedded computers ### **Description** The PM6675S device consists of a single high efficiency step-down controller and an independent Low Drop-Out (LDO) linear regulator. The Constant On-Time (COT) architecture assures fast transient response supporting both electrolytic and ceramic output capacitors. An embedded integrator control loop compensates the DC voltage error due to the output ripple. A selectable low-consumption mode allows the highest efficiency over a wide range of load conditions. The low-noise mode sets the minimum switching frequency to 33 kHz for audio-sensitive applications. The LDO linear regulator can sink and source up to 2 Apk. Two fixed current limits (±1 A-±2 A) can be chosen. An active soft-end is independently performed on both the switching and the linear regulators outputs when disabled. Table 1. Device summary | Order codes | Package | Packaging | |-------------|-----------------------------|---------------| | PM6675S | VFQFPN-24 4x4 (exposed pad) | Tube | | PM6675STR | VPQPPN-24 4x4 (exposed pad) | Tape and reel | Contents PM6675S # **Contents** | 1 | Турі | cal appl | lication circuit | 4 | |---|-------|-----------|-----------------------------------------------|----| | 2 | Pin s | settings | | 5 | | | 2.1 | Conne | ctions | 5 | | | 2.2 | Pin des | scription | 6 | | 3 | Elec | trical da | ata | 7 | | | 3.1 | Maxim | um rating | 7 | | | 3.2 | Therm | al data | 8 | | | 3.3 | Recom | nmended operating conditions | 8 | | 4 | Elec | trical ch | naracteristics | 9 | | 5 | Турі | cal oper | rating characteristics | 13 | | 6 | Bloc | k diagra | am | 18 | | 7 | Devi | ce desc | eription | 19 | | | 7.1 | Switch | ing section - constant on-time PWM controller | 20 | | | | 7.1.1 | Constant-On-Time architecture | | | | | 7.1.2 | Output ripple compensation and loop stability | 23 | | | | 7.1.3 | Pulse-skip and no-audible pulse-skip modes | 27 | | | | 7.1.4 | Mode-of-operation selection | 29 | | | | 7.1.5 | Current sensing and current limit | 30 | | | | 7.1.6 | POR, UVLO and Soft Start | 31 | | | | 7.1.7 | Switching section power good signal | 32 | | | | 7.1.8 | Switching section output discharge | 32 | | | | 7.1.9 | Gate drivers | 33 | | | | 7.1.10 | Reference voltage and bandgap | 33 | | | | 7.1.11 | Switching section OV and UV protections | 33 | | | | 7.1.12 | Device thermal protection | 34 | | PM6675S | | Contents | |---------|--|----------| | | | | | 10 | Revi | sion his | story | 51 | |----|------|----------|------------------------------------|----| | 9 | Pack | age me | echanical data | 49 | | | | 8.1.7 | All ceramic capacitors application | 46 | | | | 8.1.6 | VOUT current limit setting | 45 | | | | 8.1.5 | Diode selection | 44 | | | | 8.1.4 | MOSFETs selection | 42 | | | | 8.1.3 | Output capacitor selection | 41 | | | | 8.1.2 | Input capacitor selection | 40 | | | | 8.1.1 | Inductor selection | 39 | | | 8.1 | Extern | al components selection | 37 | | 8 | Appl | ication | information | 37 | | | | 7.2.4 | LDO section output discharge | 36 | | | | 7.2.3 | LDO section power good signal | 36 | | | | 7.2.2 | LDO section Soft-Start | 36 | | | | 7.2.1 | LDO section current limit | 35 | | | 7.2 | LDO II | near regulator section | 34 | # 1 Typical application circuit Figure 1. Application circuit PM6675S Pin settings # 2 Pin settings ### 2.1 Connections Figure 2. Pin connection (through top view) **77** 5/53 Pin settings PM6675S # 2.2 Pin description Table 2. Pin functions | N° | Pin | Function | |----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | LGND | LDO power ground. Connect to the negative terminal of VTT output capacitor. | | 2 | LFB | LDO remote sensing. Connect as close as possible to the load via a low noise PCB trace. | | 3 | NOSKIP | Pulse-Skip/No-Audible Pulse-Skip Modes selector. See Section 7.1.4: Mode-of-operation selection on page 30 | | 4 | LPG | LDO section power-good signal (open drain output). High when LDO output voltage is within $\pm 10~\%$ of nominal value. | | 5 | SGND | Ground reference for analog circuitry, control logic and VTTREF buffer. Connect together with the thermal pad and VTTGND to a low impedance ground plane. See the <i>Application Note</i> for details. | | 6 | AVCC | +5 V supply for internal logic. Connect to +5 V rail through a simple RC filtering network. | | 7 | VREF | High accuracy output voltage reference (1.237 V) for multilevel pins setting. It can deliver up to 50 $\mu$ A. Connect a 100 nF capacitor between VREF and SGND in order to enhance noise rejection. | | 8 | VOSC | Frequency selection. Connect to the central tap of a resistor divider to set the desired switching frequency. The pin cannot be left floating. See Section 7: Device description on page 19 for details. | | 9 | VSNS | Switching section output remote sensing and discharge path during output soft-end. Connect as close as possible to the load via a low noise PCB trace. | | 10 | VSEL | Fixed output selector and feedback input for the switching controller. If VSEL pin voltage is higher than 4 V, the fixed 1.5 V output is selected. If VSEL pin voltage is lower than 4 V, it is used as negative input of the error amplifier. See Section 7.1.4: Mode-of-operation selection on page 30 for details. | | 11 | COMP | DC voltage error compensation input pin for the switching section. Refer to Section 7.1.4: Mode-of-operation selection on page 30 for more details. | | 12 | LILIM | Current limit selector for the LDO. Connect to SGND for $\pm 1$ A current limit or to $\pm 5$ V for $\pm 2$ A current limit. | | 13 | SWEN | Switching controller enable. When tied to ground, the switching output is turned off and a soft-end is performed. | | 14 | LEN | Linear regulator enable. When tied to ground, the LDO output is turned off and a soft-end is performed. | | 15 | SPG | Switching section power good signal (open drain output). High when the switching regulator output voltage is within ±10 % of nominal value. | | 16 | PGND | Power ground for the switching section. | | 17 | LGATE | Low-side gate driver output. | | 18 | VCC | +5 V low-side gate driver supply. Bypass with a 100 nF capacitor to PGND. | PM6675S Electrical data Table 2. Pin functions (continued) | N° | Pin | Function | |----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | CSNS | Current sense input for the switching section. This pin must be connected through a resistor to the drain of the synchronous rectifier ( $R_{DS(ON)}$ sensing) to set the current limit threshold. | | 20 | PHASE | Switch node connection and return path for the high side gate driver. | | 21 | HGATE | High-Side Gate Driver Output | | 22 | воот | Bootstrap capacitor connection. Input for the supply voltage of the high-side gate driver. | | 23 | LIN | Linear Regulator Input. Bypass to LGND by a 10µF ceramic capacitor for noise rejection enhancement. | | 24 | LOUT | LDO linear regulator output. Bypass with a $20\mu F$ (2 x 10 $\mu F$ MLCC) filter capacitor. | ### 3 Electrical data ## 3.1 Maximum rating Table 3. Absolute maximum ratings (1) | Symbol | Parameter | Value | Unit | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------| | V <sub>AVCC</sub> | AVCC to SGND | -0.3 to 6 | | | V <sub>VCC</sub> | VCC to SGND | -0.3 to 6 | | | | PGND, LGND to SGND | -0.3 to 0.3 | | | | HGATE and BOOT to PHASE | -0.3 to 6 | | | | HGATE and BOOT to PGND | -0.3 to 44 | | | V <sub>PHASE</sub> | PHASE to SGND | -0.3 to 38 | V | | | LGATE to PGND | -0.3 to V <sub>CC</sub> +0.3 | | | | CSNS, SPG, LEN, SWEN, LILIM, COMP, VSEL, VSNS, VOSC, VREF, NOSKIP to SGND | -0.3 to V <sub>AVCC</sub> + 0.3 | | | | LPG,VREF, LOUT, LFB to SGND | -0.3 to V <sub>AVCC</sub> + 0.3 | | | | LIN, LOUT, LPG, LIN to LGND | -0.3 to V <sub>AVCC</sub> + 0.3 | | | | Maximum withstanding Voltage range test condition: CDF-AEC-Q100-002- "Human Body Model" acceptance criteria: "Normal Performance" | ± 1250 | V | Free air operating conditions unless otherwise specified. Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Electrical data PM6675S ### 3.2 Thermal data Table 4. Thermal data | Symbol | Parameter | Value | Unit | |-------------------|----------------------------------------|-------------|------| | R <sub>thJA</sub> | Thermal resistance junction to ambient | 42 | °C/W | | T <sub>STG</sub> | Storage temperature range | - 50 to 150 | °C | | T <sub>A</sub> | Operating ambient temperature range | - 40 to 85 | °C | | T <sub>J</sub> | Junction operating temperature range | - 40 to 125 | °C | # 3.3 Recommended operating conditions Table 5. Recommended operating conditions | Cymbal | Symbol Parameter | | Heit | | | |-------------------|---------------------|-----|------|-----|------| | Symbol | Parameter | Min | Тур | Max | Unit | | V <sub>IN</sub> | Input voltage range | 4.5 | | 28 | | | V <sub>AVCC</sub> | IC supply voltage | 4.5 | | 5.5 | V | | V <sub>VCC</sub> | IC supply voltage | 4.5 | | 5.5 | | #### **Electrical characteristics** 4 Table 6. **Electrical characteristics** $T_A$ = 0 °C to 85 °C, VCC = AVCC = +5 V, LIN = 1.5 V and LOUT = 0.6 V, if not otherwise specified <sup>(1)</sup> | Osmele et | Dawa | <b>T</b> • | diti | | Values | | Unit | | |---------------------|--------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------|-------|--------|-------|----------|--| | Symbol | Parameter | Test condition | | Min | Тур | Max | | | | Supply sect | ion | | | | | | <u>'</u> | | | I <sub>IN</sub> | Operating current (Switching + LDO) | NOSKIP conne | SWEN, LEN, VSEL and<br>NOSKIP connected to AVCC,<br>No load on LOUT output. | | | 2 | mA | | | I <sub>SW</sub> | Operating current (Switching) | SWEN, VSEL connected to A connected to S | VCC, LEN | | | 1 | IIIA | | | I <sub>SHDN</sub> | Shutdown operating current | SWEN and LE | N tied to SGND. | | | 10 | μΑ | | | | AVCC under voltage lockout upper threshold | | | 4.1 | 4.25 | 4.4 | - V | | | UVLO | AVCC under voltage lockout upper threshold | | | 3.85 | 4.0 | 4.1 | | | | | UVLO hysteresis | | | 70 | | | mV | | | ON-time (SN | IPS) | | | | | | | | | | | VSEL low, | VOSC=300 mV | 530 | 630 | 730 | | | | t <sub>ON</sub> | On-time duration | NOSKIP low,<br>V <sub>VSNS</sub> = 2V | VOSC=500 mV | 320 | 380 | 440 | ns | | | OFF-time (S | MPS) | | | | | | | | | t <sub>OFFMIN</sub> | Minimum OFF-time | | | | 300 | 350 | ns | | | Voltage refe | rence | | | • | | • | | | | | Voltage accuracy | 4.5 V< V <sub>IN</sub> < 2 | 5 V | 1.224 | 1.237 | 1.249 | V | | | | Load regulation | -50 μA< I <sub>VREF</sub> | < 50 μΑ | -4 | | 4 | | | | | Undervoltage Lockout Fault Threshold | | | | 800 | | mV | | **Electrical characteristics** PM6675S Table 6. Electrical characteristics (continued) $T_A = 0$ °C to 85 °C, VCC = AVCC = +5 V, LIN = 1.5 V and LOUT = 0.6 V, if not otherwise specified (1) | Cumhal | Doromatar | To ak a su diki su | | l locia | | | |----------------------|----------------------------------------------|---------------------------------------------------------|------|---------|-----|------| | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | | SMPS outpu | t | | | • | 1 | • | | | SMPS fixed output voltage | V051 | | 1.5 | | V | | V <sub>OUT</sub> | Feedback output voltage accuracy | VSEL connected to AVCC,<br>NOSKIP tied to SGND, No Load | -1.5 | | 1.5 | % | | Current limit | and zero crossing comparato | r | | | | | | I <sub>CSNS</sub> | CSNS input bias current | | 90 | 100 | 110 | μΑ | | | Comparator offset | | -6 | | 6 | | | | Positive current limit threshold | V <sub>PGND</sub> - V <sub>CSNS</sub> | | 100 | | | | | Fixed negative current limit threshold | | | 110 | | mV | | V <sub>ZC,OFFS</sub> | Zero crossing comparator offset | | -11 | -5 | 1 | - | | High and lov | v side gate drivers | | | | | | | | HGATE driver on-resistance | HGATE high state (pull-up) | | 2.0 | 3 | | | | | HGATE low state (pull-down) | | 1.8 | 2.7 | | | | | LGATE high state (pull-up) | | 1.4 | 2.1 | Ω | | | LGATE driver on-resistance | LGATE low state (pull-down) | | 0.6 | 0.9 | | | UVP/OVP pro | otections and PGOOD signals | | | | | | | OVP | Over voltage threshold | | 112 | 115 | 118 | | | UVP | Under voltage threshold | | 67 | 70 | 73 | | | | SMPS upper threshold | | 107 | 110 | 113 | % | | PGOOD | SMPS lower threshold | | 86 | 90 | 93 | /0 | | 1 GOOD | LDO upper threshold | | 107 | 110 | 113 | | | | LDO lower threshold | | 86 | 90 | 93 | | | $I_{PG,LEAK}$ | SPG and LPG Leakage<br>Current | SPG and LPG forced to 5.5 V | | | 1 | μА | | $V_{PG,LOW}$ | SPG and LPG Low Level<br>Voltage | I <sub>LPG,SINK</sub> = I <sub>SPG,SINK</sub> = 4 mA | | 150 | 250 | mV | | Soft-start s | ection (SMPS) | | | | | | | | Soft-start ramp time (4 steps current limit) | | 2 | 3 | 4 | ms | | | Soft-start current limit step | | | 25 | | μΑ | Table 6. Electrical characteristics (continued) $T_{A} = 0 \text{ °C to } 85 \text{ °C, VCC} = \text{AVCC} = +5 \text{ V, LIN} = 1.5 \text{ V and LOUT} = 0.6 \text{ V, if not otherwise specified}$ (1) | Ob. a. ! | Davamatav | Test condition | | | | | | |-----------------------|--------------------------------------------------|------------------------------------------------------------------------------|------|------|-----|---------|--| | Symbol | Parameter | lest condition | Min | Тур | Max | Unit | | | Soft-end se | ection | | | | | | | | | Switching section discharge resistance | | 15 | 25 | 35 | Ω | | | | LDO section discharge resistance | | 15 | 25 | 35 | - 12 | | | LDO section | | | | | | | | | $V_{LREF}$ | LDO reference voltage | | | 600 | | | | | | LDO output accuracy respect to VREF | -1 mA < I <sub>LDO</sub> < 1 mA | -20 | | 20 | mV | | | | | -1 A < I <sub>LDO</sub> < 1 A | -25 | | 25 | | | | | LDO sink current limit LDO source current limit | V <sub>LFB</sub> > V <sub>LREF</sub> , LILIM = 5 V | -3 | -2.3 | -2 | | | | | | V <sub>LFB</sub> > V <sub>LREF</sub> , LILIM = 0 V | -1.6 | -1.3 | -1 | | | | ı | | 0.9 • V <sub>LREF</sub> < V <sub>LFB</sub> < V <sub>LREF</sub><br>LILIM = 5V | 2 | 2.4 | 3 | A | | | I <sub>LDO,CL</sub> | | 0.9 • V <sub>LREF</sub> < V <sub>LFB</sub> < V <sub>LREF</sub><br>LILIM = 0V | 1 | 1.3 | 1.6 | | | | | | V <sub>LFB</sub> < 0.9 • V <sub>LREF</sub> , LILIM = 5 V | 1 | 1.3 | 1.6 | | | | | | V <sub>LFB</sub> < 0.9 • V <sub>LREF</sub> , LILIM = 0 V | 0.5 | 0.8 | 1.1 | | | | I <sub>LIN,BIAS</sub> | LDO input bias current, ON | LEN connected to AVCC, no load | | 1 | 10 | | | | , | LDO input bias current, OFF | LEN = 0 V, no load | | | 1 | | | | I <sub>LFB,BIAS</sub> | LFB input bias current | LEN connected to AVCC<br>V <sub>LFB</sub> = 0.6 V | -1 | | 1 | μA<br>I | | | I <sub>LFB,LEAK</sub> | LFB leakage current | LEN = 0 V, V <sub>LFB</sub> = 0.6 V | -1 | | 1 | | | **Electrical characteristics** PM6675S Table 6. Electrical characteristics (continued) $T_A = 0$ °C to 85 °C, VCC = AVCC = +5 V, LIN = 1.5 V and LOUT = 0.6 V, if not otherwise specified (1) | Symbol | Parameter | Test condition | Values | | | 11 | |-----------------------------------------------|----------------------------------|---------------------------|---------------------------|-----|---------------------------|------| | | | | Min | Тур | Max | Unit | | Power manaç | gement section | | | | | | | V <sub>VTHVSEL</sub> | VSEL pin thresholds | Fixed mode | V <sub>AVCC</sub><br>-0.7 | | | V | | | | Adjustable mode | | | V <sub>AVCC</sub><br>-1.3 | | | V <sub>VTHNOSKIP</sub> | NOSKIP pin thresholds | Forced-PWM mode | V <sub>AVCC</sub><br>-0.8 | | | | | | | No-audible mode | 1.0 | | V <sub>AVCC</sub><br>-1.5 | | | | | Pulse-skip mode | | | 0.5 | | | V <sub>VTHLEN</sub> ,<br>V <sub>VTHSWEN</sub> | LEN, SWEN turn off level | | 0.4 | | | | | | LEN, SWEN turn on level | | | | 1.6 | | | V <sub>VTHLILIM</sub> | LILIM pin thresholds | ±2 A LDO current limit | V <sub>AVCC</sub><br>-0.8 | | | | | | | ±1 A LDO current limit | | | 0.5 | | | I <sub>IN,LEAK</sub> | Logic input leakage current | LEN, SWEN and LILIM = 5 V | | | 10 | | | I <sub>IN3,LEAK</sub> | Multilevel input leakage current | VSEL and NOSKIP = 5 V | | | 10 | μΑ | | I <sub>OSC,LEAK</sub> | VOSC pin leakage current | VOSC = 1 V | | | 1 | | | Thermal shu | tdown | | | | • | | | T <sub>SHDN</sub> | Shutdown temperature (2) | | | 150 | | °C | $T_A = T_J$ . All parameters at operating temperature extremes are guaranteed by design and statistical analysis (not production tested) <sup>2.</sup> Guaranteed by design. Not production tested. ## 5 Typical operating characteristics Figure 3. VOUT efficiency vs load, 1.5 V, SW frequency = 400 kHz -SKIP @ 8V 90 SKIP @ 12V 80 SKIP @ 16V 70 Efficiency [%] 60 No Aud. SKIP @ 8V 50 No Aud. SKIP @ 12V 40 No Aud. SKIP @ 16V 30 -PWM @ 12V 10 -PWM@16V 10.00 Output Current [A] Figure 4. VOUT efficiency vs load, 1.25 V, SW frequency = 400 kHz Figure 5. VOUT load regulation, 1.5 V, Vin = 12 V Figure 6. VOUT load regulation, 1.25 V, Vin = 12 V Figure 7. VOUT load regulation, 2.5 V, Vin = 12 V Figure 8. LOUT load regulation, LOUT = 0.9 V, LIN = 1.5 V Figure 9. VOUT line regulation, 1.5 V, 0 A Figure 10. VOUT line regulation, 1.25 V, 0 A Figure 11. VOUT line regulation, 1.5 V Figure 12. VOUT line regulation, 1.25 V Figure 13. Switching frequency vs input voltage, 1.5 V Figure 14. Switching frequency vs input voltage, 1.25 V 600 500 FWM 200 100 Output Current [A] Figure 15. Switching frequency vs load - 1.5 V Figure 16. PWM waveforms Figure 17. No-audible pulse-skip waveforms Figure 18. Pulse-skip waveforms Figure 19. Power-up sequence VCC above UVLO Figure 20. VOUT soft-start, 1.5 V, heavy load LOUT Figure 21. Switching section output soft-end Figure 22. LDO section output soft-end Figure 23. -1.8 A to 1.8 A LOUT load transient, 0.9 V Figure 24. -1 A to 1 A LOUT load transient, 0.9 V Figure 25. 0 A to 8 A VOUT load transient, PWM Figure 26. 8 A to 0 A VOUT load transient, PWM Figure 27. 0 A to 5 A VOUT load transient, Pulse-Skip Figure 28. 5 A to 0 A VOUT load transient, Pulse-Skip Figure 29. Over-voltage protection, VOUT = 1.5 V Figure 30. Under-voltage protection, VOUT = 1.5 V Block diagram PM6675S # 6 Block diagram Figure 31. Functional and block diagram Table 7. Legend | SWEN | Switching controller enable | | |-------|-----------------------------------|--| | LEN | LDO regulator enable | | | LDS | LDO output discharge enable | | | SDS | Switching output discharge enable | | | LILIM | LDO regulator current limit | | PM6675S Device description ### 7 Device description The PM6675S combines a single high efficiency step-down controller and an independent Low Drop-Out (LDO) linear regulator in the same package. The switching controller section is a high-performance, pseudo-fixed frequency, Constant-On-Time (COT) based regulator specifically designed for handling fast load transient over a wide range of input voltages. The switching section output can be easily set to a fixed 1.5 V voltage without additional components or adjusted in the 0.6 V to 3.3 V range using an external resistor divider. The Switching Mode Power Supply (SMPS) can handle different modes of operation in order to minimize noise or power consumption, depending on the application needs. Selectable low-consumption and low-noise modes allow the highest efficiency and a 33 kHz minimum switching frequency respectively at light loads. A lossless current sensing scheme, based on the Low-Side MOSFET turn-on resistance, avoids the need for an external sensing resistor. The input of the LDO can be either the switching section output or a lower voltage rail in order to reduce the total power dissipation. Linear regulator stability is achieved by filtering its output with a ceramic capacitor (20 $\mu$ F or greater). The LDO linear regulator can sink and source up to 2 Apk. Two fixed current limit (±1 A-±2 A) can be chosen. An active soft-end is independently performed on both the switching and the linear regulators outputs when disabled. 5/ Device description PM6675S ### 7.1 Switching section - constant on-time PWM controller The PM6675S employes a pseudo-fixed frequency, Constant On-Time (COT) controller as the core of the switching section. It is well known that the COT controller uses a relatively simple algorithm and uses the ripple voltage derived across the output capacitor ESR to trigger the On-Time one-shot generator. In this way, the output capacitor ESR acts as a current sense resistor providing the appropriate ramp signal to the PWM comparator. Nearly constant switching frequency is achieved by the system loop in steady-state operating conditions by varying the On-Time duration, avoiding thus the need for a clock generator. The On-Time one shot duration is directly proportional to the output voltage, detected by the VSNS pin, and inversely proportional to the input voltage, detected by the VOSC pin, as follows: ### **Equation 1** $$T_{ON} = K_{OSC} \frac{V_{SNS}}{V_{OSC}} + \tau$$ where $K_{OSC}$ is a constant value (130 ns typ.) and $\tau$ is the internal propagation delay (40ns typ.). The one-shot generator directly drives the high-side MOSFET at the beginning of each switching cycle allowing the inductor current to increase; after the On-Time has expired, an Off-Time phase, in which the low-side MOSFET is turned on, follows. The Off-Time duration is solely determined by the output voltage: when lower than the set value (i.e. the voltage at VSNS pin is lower than the internal reference $V_R = 0.6 \ V$ ), the synchronous rectifier is turned off and a new cycle begins (*Figure 32*). 20/53 PM6675S Device description The duty-cycle of the buck converter is, in steady-state conditions, given by ### **Equation 2** $$D = \frac{V_{OUT}}{V_{IN}}$$ The switching frequency is thus calculated as #### **Equation 3** $$f_{SW} = \frac{D}{T_{ON}} = \frac{\frac{V_{OUT}}{V_{IN}}}{K_{OSC} \frac{V_{SNS}}{V_{OSC}}} = \frac{\alpha_{OSC}}{\alpha_{OUT}} \cdot \frac{1}{K_{OSC}}$$ where ### **Equation 4a** $$\alpha_{OSC} = \frac{V_{OSC}}{V_{IN}}$$ #### **Equation 4b** $$\alpha_{OUT} = \frac{V_{SNS}}{V_{OUT}}$$ Referring to the typical application schematic (figures on cover page and *Figure 33*), the final expression is then: #### **Equation 5** $$f_{SW} = \frac{\alpha_{OSC}}{K_{OSC}} = \frac{R_2}{R_1 + R_2} \cdot \frac{1}{K_{OSC}}$$ Even if the switching frequency is theoretically independent from battery and output voltages, parasitic parameters involved in the power path (like MOSFET on-resistance and inductor DCR) introduce voltage drops responsible for a slight dependence on load current. In addition, the internal delay is due to a small dependence on input voltage. The PM6675S switching frequency can be set by an external divider connected to the VOSC pin. Device description PM6675S Figure 33. Switching frequency selection and VOSC pin The voltage seen at this pin must be greater than 0.8 V and lower than 2 V in order to ensure the system linearity. ### 7.1.1 Constant-On-Time architecture Figure 34 shows the simplified block diagram of the Constant-On-Time controller. The switching regulator of the PM6675S controls a one-shot generator that turns on the high-side MOSFET when the following conditions are simultaneously satisfied: the PWM comparator is high (i.e. output voltage is lower than Vr = 0.6 V), the synchronous rectifier current is below the current limit threshold and the minimum off-time has expired. A minimum Off-Time contraint (300ns typ.) is introduced to assure the boot capacitor charge and allow inductor valley current sensing on low-side MOSFET. A minimum On-Time is also introduced to assure the start-up switching sequence. Once the On-Time has timed out, the high side switch is turned off, while the synchronous rectifier is ignited according to the anti-cross conduction management circuitry. When the output voltage reaches the valley limit (determined by internal reference Vr = 0.6 V), the low-side MOSFET is turned off according to the anti-cross conduction logic once again, and a new cycle begins. PM6675S Device description Figure 34. Switching section simplified block diagram ### 7.1.2 Output ripple compensation and loop stability The loop is closed connecting the center tap of the output divider (internally, when the fixed output voltage is chosen, or externally, using the VSEL pin in the adjustable output voltage mode). The feedback node is the negative input of the error comparator, while the positive input is internally connected to the reference voltage (Vr = 0.6 V). When the feedback voltage becomes lower than the reference voltage, the PWM comparator goes to high and sets the control logic, turning on the high-side MOSFET. After the On-Time (calculated as previously described), the system releases the high-side MOSFET and turns on the synchronous rectifier. The voltage drop along ground and supply PCB paths, used to connect the output capacitor to the load, is a source of DC error. Furthermore the system regulates the output voltage valley, not the average, as shown in *Figure 37*. Thus, the voltage ripple on the output capacitor is an additional source of DC error. To compensate this error, an integrative network is introduced in the control loop, by connecting the output voltage to the COMP pin through a capacitor ( $C_{INT}$ ) as shown in *Figure 35*. 23/53 Device description PM6675S Figure 35. Circuitry for output ripple compensation The additional capacitor is used to reduce the voltage on the COMP pin when higher than 300 mVpp and is unnecessary for most of applications. The trans conductance amplifier (gm) generates a current, proportional to the DC error, used to charge the $C_{\text{INT}}$ capacitor. The voltage across the $C_{\text{INT}}$ capacitor feeds the negative input of the PWM comparator, forcing the loop to compensate the total static error. An internal voltage clamp forces the COMP pin voltage range to $\pm 150$ mV respect to $V_{\text{REF}}$ . This is useful to avoid or smooth output voltage overshoot during a load transient. When the Pulse-Skip Mode is entered, the clamping range is automatically reduced to 60 mV in order to enhance the recovering capability. If the ripple amplitude is larger than 150 mV, an additional capacitor $C_{\text{FILT}}$ can be connected between the COMP pin and ground to reduce ripple amplitude, otherwise the integrator will operate out of its linearity range. This capacitor is unnecessary for most of applications and can be omitted. The design of the external feedback network depends on the output voltage ripple. If the ripple is higher than approximately 20 mV, the correct $C_{\text{INT}}$ capacitor is usually enough to keep the loop stable. The stability of the system depends firstly on the output capacitor zero frequency. The following condition must be satisfied: #### **Equation 6** $$f_{SW} > k \cdot f_{Zout} = \frac{k}{2\pi \cdot C_{out} \cdot ESR}$$ where k is a fixed design parameter (k > 3). It determinates the minimum integrator capacitor value: PM6675S Device description #### **Equation 7** $$C_{INT} > \frac{g_m}{2\pi \cdot \left(\frac{f_{SW}}{k} - f_{Zout}\right)} \cdot \frac{Vr}{Vout}$$ where $gm = 50 \mu s$ is the integrator trans conductance. If the ripple on the COMP pin is greater than 150 mV, the auxiliary capacitor $C_{\text{FILT}}$ can be added. If q is the desired attenuation factor of the output ripple, $C_{\text{FILT}}$ is given by: #### **Equation 8** $$C_{FILT} = \frac{C_{INT} \cdot (1-q)}{q}$$ In order to reduce the noise on the COMP pin, it is possible to add a resistor $R_{INT}$ that, together with CINT and $C_{FILT}$ , becomes a low pass filter. The cutoff frequency $f_{CUT}$ must be much greater (10 or more times) than the switching frequency: #### **Equation 9** $$R_{INT} = \frac{1}{2\pi \cdot f_{CUT} \cdot \frac{C_{INT} \cdot C_{FILT}}{C_{INT} + C_{FILT}}}$$ If the ripple is very small (lower than approximately 20mV), a different compensation network, called "Virtual-ESR" Network, is needed. This additional circuit generates a triangular ripple that is added to the output voltage ripple at the input of the integrator. The complete control scheme is shown in *Figure 36*.