

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# **PM6680A**

# Dual synchronous step-down controller with adjustable output voltages plus LDO

### **Features**

- 6 V to 36 V input voltage range
- Adjustable output voltages
- 5V LDO delivers 100 mA peak current
- 1.237 V ± 1 % reference voltage available externally
- Current sensing using low side MOSFETs R<sub>DS(on)</sub>
- Valley current sensing
- Soft-start internally fixed at 2ms
- Soft output discharge
- Latched OVP and UVP
- Selectable pulse skipping at light loads
- Selectable minimum frequency (33 kHz) in pulse skip mode
- 5mW maximum quiescent power
- Independent power good signals
- Output voltage ripple compensation
- Thermal shutdown

# **Applications**

- Embedded computer system
- FPGA system power
- Industrial applications on 24 V
- High performance and high density DC/DC modules



## **Description**

PM6680A is a dual step-down controller specifically designed to provide extremely high efficiency conversion, with loss less current sensing technique. The constant on-time architecture assures fast load transient response and the embedded voltage feed-forward provides nearly constant switching frequency operation. An embedded integrator control loop compensates the DC voltage error due to the output ripple. Pulse skipping technique increases efficiency at very light load. Moreover a minimum switching frequency of 33 kHz is selectable to avoid audio noise issues. The PM6680A provides a selectable switching frequency, allowing three different values of switching frequencies for the two switching sections. The output voltages OUT1 and OUT2 can be adjusted from 0.9 V to 5 V and from 0.9 V to 3.3 V respectively.

Table 1. Device summary

| Order codes | Package                     | Packaging     |  |
|-------------|-----------------------------|---------------|--|
| PM6680A     | VFQFPN-32 5X5 (exposed pad) | Tube          |  |
| PM6680ATR   | VFQFFN-32 3A3 (exposed pad) | Tape and reel |  |

Contents PM6680A

# **Contents**

| 1 | Bloc  | k diagram                                     |  |  |  |
|---|-------|-----------------------------------------------|--|--|--|
| 2 | Pin s | ettings4                                      |  |  |  |
|   | 2.1   | Connections                                   |  |  |  |
|   | 2.2   | Functions                                     |  |  |  |
| 3 | Elect | rical data                                    |  |  |  |
|   | 3.1   | Maximum rating 8                              |  |  |  |
|   | 3.2   | Thermal data 8                                |  |  |  |
| 4 | Elect | rical characteristics9                        |  |  |  |
| 5 | Туріс | cal operating characteristics12               |  |  |  |
| 6 | Appl  | ication schematic1                            |  |  |  |
| 7 | Devi  | ce description                                |  |  |  |
|   | 7.1   | Constant On time PWM control                  |  |  |  |
|   | 7.2   | Constant On time architecture                 |  |  |  |
|   | 7.3   | Output ripple compensation and loop stability |  |  |  |
|   | 7.4   | Pulse skip mode                               |  |  |  |
|   | 7.5   | No-audible skip mode                          |  |  |  |
|   | 7.6   | Current limit                                 |  |  |  |
|   | 7.7   | Soft start and soft end                       |  |  |  |
|   | 7.8   | Gate drivers                                  |  |  |  |
|   | 7.9   | Reference voltage and bandgap                 |  |  |  |
|   | 7.10  | Internal linear regulator 27                  |  |  |  |
|   | 7.11  | Power up sequencing and operative modes       |  |  |  |
| 8 | Moni  | toring and protections                        |  |  |  |

| PM6680A | Contents |
|---------|----------|
|         |          |

| 9  | Desi | gn guidelines               | . 30 |
|----|------|-----------------------------|------|
|    | 9.1  | Switching frequency         | . 30 |
|    | 9.2  | Inductor selection          | . 30 |
|    | 9.3  | Output capacitor            | . 31 |
|    | 9.4  | Input capacitors selection  | . 32 |
|    | 9.5  | Power MOSFETS               | . 33 |
|    | 9.6  | Closing the integrator loop | . 35 |
|    | 9.7  | Other parts design          | . 39 |
|    | 9.8  | Design example              | . 40 |
| 10 | Pack | age mechanical data         | . 45 |
| 11 | Revi | sion history                | 47   |

PM6680A **Block diagram** 

# **Block diagram**

Figure 1. Functional block diagram



PM6680A Pin settings

# 2 Pin settings

### 2.1 Connections

Figure 2. Pin connection (through top view)



Pin settings PM6680A

# 2.2 Functions

Table 2. Pin functions

| N° | Pin     | Function                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | SGND1   | Signal ground. Reference for internal logic circuitry. It must be connected to the signal ground plan of the power supply. The signal ground plan and the power ground plan must be connected together in one point near the PGND pin.                                                                                                                                                                                           |
| 2  | COMP2   | DC voltage error compensation pin for the switching section 2                                                                                                                                                                                                                                                                                                                                                                    |
| 3  | FSEL    | Frequency selection pin. It provides a selectable switching frequency, allowing three different values of switching frequencies for the switching sections.                                                                                                                                                                                                                                                                      |
| 4  | EN2     | <ul> <li>Enable input for the switching section 2.</li> <li>The section 2 is enabled applying a voltage greater than 2.4 V to this pin.</li> <li>The section 2 is disabled applying a voltage lower than 0.8 V.</li> <li>When the section is disabled the High Side gate driver goes low and Low Side gate driver goes high. If both EN1 and EN2 pins are low and SHDN pin is high the device enters in standby mode.</li> </ul> |
| 5  | SHDN    | Shutdown control input.  The device switch off if the SHDN voltage is lower than the device off thershold (Shutdown mode)  The device switch on if the SHDN voltage is greater than the device on threshold. The SHDN pin can be connected to the battery through a voltage divider to program an undervoltage lockout. In shutdown mode, the gate drivers of the two switching sections are in high impedance (high-Z).         |
| 6  | NC      | Not connected.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7  | FB2     | Feedback input for the switching section 2 This pin is connected to a resistive voltage-divider from OUT2 to PGND to adjust the output voltage from 0.9 V to 3.3 V.                                                                                                                                                                                                                                                              |
| 8  | OUT2    | Output voltage sense for the switching section 2. This pin must be directly connected to the output votage of the switching section.                                                                                                                                                                                                                                                                                             |
| 9  | BOOT2   | Bootstrap capacitor connection for the switching section 2. It supplies the high-side gate driver.                                                                                                                                                                                                                                                                                                                               |
| 10 | HGATE2  | High-side gate driver ouput for section 2. This is the floating gate driver output.                                                                                                                                                                                                                                                                                                                                              |
| 11 | PHASE2  | Switch node connection and return path for the high side driver for the section 2.It is also used as negative current sense input.                                                                                                                                                                                                                                                                                               |
| 12 | CSENSE2 | Positive current sense input for the switching section 2. This pin must be connected through a resistor to the drain of the synchronous rectifier (R <sub>DSON</sub> sensing) to obtain a positive current limit threshold for the power supply controller.                                                                                                                                                                      |
| 13 | LGATE2  | Low-side gate driver output for the section 2.                                                                                                                                                                                                                                                                                                                                                                                   |
| 14 | PGND    | Power ground. This pin must be connected to the power ground plan of the power supply.                                                                                                                                                                                                                                                                                                                                           |
| 15 | LGATE1  | Low-side gate driver output for the section 1.                                                                                                                                                                                                                                                                                                                                                                                   |
| 16 | SGND2   | Signal ground for analog circuitry. It must be connected to the signal ground plan of the power supply.                                                                                                                                                                                                                                                                                                                          |

PM6680A Pin settings

Table 2. Pin functions (continued)

| Iab | able 2. Pin functions (continued) |                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|-----|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| N°  | Pin                               | Function                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 17  | V5SW                              | Internal 5 V regulator bypass connection.<br>• If V5SW is connected to OUT5 (or to an external 5 V supply) and V5SW is greater than 4.9 V, the LDO5 regulator shuts down and the LDO5 pin is directly connected to OUT5 through a 3 $\Omega$ (max) switch.<br>If V5SW is connected to GND, the LDO5 linear regulator is always on. |  |  |  |
| 18  | LDO5                              | 5V internal regulator output. It can provide up to 100 mA peak current. LDO5 pin supplies embedded low side gate drivers and an external load.                                                                                                                                                                                     |  |  |  |
| 19  | VIN                               | Device supply voltage input and battery voltage sense. A bypass filter (4 $\Omega$ and 4.7 $\mu$ F) between the battery and this pin is recommended.                                                                                                                                                                               |  |  |  |
| 20  | CSENSE1                           | Positive current sense input for the switching section 1. This pin must be connected through a resistor to the drain of the synchronous rectifier ( $R_{DSON}$ sensing) to obtain a positive current limit threshold for the power supply controller.                                                                              |  |  |  |
| 21  | PHASE1                            | Switch node connection and return path for the high side driver for the section 1.It is also used as negative current sense input.                                                                                                                                                                                                 |  |  |  |
| 22  | HGATE1                            | High-side gate driver ouput for section 1. This is the floating gate driver output.                                                                                                                                                                                                                                                |  |  |  |
| 23  | BOOT1                             | Bootstrap capacitor connection for the switching section 1. It supplies the high-side gate driver.                                                                                                                                                                                                                                 |  |  |  |
| 24  | SKIP                              | Pulse skipping mode control input.  If the pin is connected to LDO5 the PWM mode is enabled.  If the pin is connected to GND, the pulse skip mode is enabled.  If the pin is connected to VREF the pulse skip mode is enabled but the switching frequency is kept higher than 33 kHz (No-audible puse skip mode).                  |  |  |  |
| 25  | EN1                               | Enable input for the switching section 1.  • The section 1 is enabled applying a voltage greater than 2.4 V to this pin.  • The section 1 is disabled applying a voltage lower than 0.8 V.  When the section is disabled the High Side gate driver goes low and Low Side gate driver goes high.                                    |  |  |  |
| 26  | PGOOD1                            | Power Good ouput signal for the section 1. This pin is an open drain ouput and when the ouput of the switching section 1 is out of +/- 10 % of its nominal value. It is pulled down.                                                                                                                                               |  |  |  |
| 27  | PGOOD2                            | Power Good ouput signal for the section 2. This pin is an open drain ouput and when the ouput of the switching section 2 is out of $\pm$ 10 % of its nominal value. It is pulled down.                                                                                                                                             |  |  |  |
| 28  | FB1                               | Feedback input for the switching section 1. This pin is connected to a resistive voltage-divider from OUT1 to PGND to adjust the output voltage from 0.9 V to 5.5 V.                                                                                                                                                               |  |  |  |
| 29  | OUT1                              | Output voltage sense for the switching section 1. This pin must be directly connected to the output votage of the switching section.                                                                                                                                                                                               |  |  |  |
| 30  | COMP1                             | DC voltage error compensation pin for the switching section 1.                                                                                                                                                                                                                                                                     |  |  |  |
| 31  | VCC                               | Device supply voltage pin. It supplies all the internal analog circuitry except the gate drivers (see LDO5). Connect this pin to LDO5.                                                                                                                                                                                             |  |  |  |
| 32  | VREF                              | Internal 1.237 V high accuracy voltage reference. It can deliver 50 $\mu$ A. Bypass to SGND with a 100 nF capacitor to reduce noise.                                                                                                                                                                                               |  |  |  |

Electrical data PM6680A

# 3 Electrical data

# 3.1 Maximum rating

Table 3. Absolute maximum ratings

| Parameter                                                                                  | Value      | Unit                             |   |
|--------------------------------------------------------------------------------------------|------------|----------------------------------|---|
| V5SW, LDO5 to PGND                                                                         |            | -0.3 to 6                        | V |
| VIN to PGND                                                                                |            | -0.3 to 36                       | V |
| HGATEx and BOOTx, to PHASEx                                                                |            | -0.3 to 6                        | V |
| PHASEx to PGND                                                                             |            | -0.6 <sup>(1)</sup> to36         | V |
| CSENSEx , to PGND                                                                          | -0.6 to 42 | V                                |   |
| CSENSEx to BOOTx                                                                           | -6 to 0.3  | V                                |   |
| LGATEx to PGND                                                                             |            | -0.3 <sup>(2)</sup> to LDO5 +0.3 | V |
| FBx, COMPx, SKIP, , FSEL,,VREF to SGND1,SGND2                                              |            | -0.3 to Vcc+0.3                  | V |
| PGND to SGND1,SGND2                                                                        |            | -0.3 to 0.3                      | ٧ |
| SHDN,PGOODx, OUTx, VCC, ENx to SGND1,SGND2                                                 |            | -0.3 to 6                        | V |
| Power Dissipation at T <sub>A</sub> = 25°C                                                 | 2.8        | W                                |   |
| Maximum withstanding Voltage range test condition:                                         | ±1000      | .,                               |   |
| CDF-AEC-Q100-002- "Human Body Model" acceptance criteria: "Normal Performance"  Other pine |            | ±2000                            | V |

<sup>1.</sup> PHASE to PGND up to -2.5 V for t < 10 ns

# 3.2 Thermal data

Table 4. Thermal data

| Symbol            | Parameter                              | Value      | Unit |
|-------------------|----------------------------------------|------------|------|
| R <sub>thJA</sub> | Thermal resistance junction to ambient | 35         | °C/W |
| T <sub>STG</sub>  | Storage temperature range              | -40 to 150 | °C   |
| $T_J$             | Junction operating temperature range   | -40 to 125 | °C   |

<sup>2.</sup> LGATEx to PGND up to -1 V for t < 40 ns

# 4 Electrical characteristics

Table 5. Electrical characteristics

 $T_A$  = -40 °C to 125 °C, unless otherwise specified. All parameters at operating temperature extremes are guaranteed by design and statistical analysis (not production tested).

| Symbol              | Parameter                                                              | Test condition                                        | Min | Тур  | Max | Unit |
|---------------------|------------------------------------------------------------------------|-------------------------------------------------------|-----|------|-----|------|
| Supply sect         | tion                                                                   |                                                       |     |      |     |      |
| VIN                 | Input voltage range                                                    | Vout = Vref, LDO5 in regulation                       | 5.5 |      | 36  | V    |
| V <sub>CC</sub>     | IC supply voltage                                                      |                                                       | 4.5 |      | 5.5 | V    |
| $V_{V5SW}$          | Turn-ON voltage threshold                                              |                                                       |     | 4.8  | 4.9 | V    |
|                     | Turn-OFF voltage threshold                                             |                                                       | 4.6 | 4.75 |     | V    |
|                     | Hysteresis                                                             |                                                       | 20  | 50   |     | mV   |
| $V_{V5SW}$          | Maximum operating range                                                |                                                       |     |      | 5.5 | V    |
| R <sub>DS(on)</sub> | LDO5 Internal bootstrap switch resistance                              | V5SW > 4.9 V                                          |     | 1.8  | 3   | Ω    |
|                     | OUTx,OUTx<br>discharge-Mode<br>On-resistance                           |                                                       |     | 18   | 25  | Ω    |
|                     | OUTx, OUTx<br>discharge-Mode<br>Synchronous rectifier<br>Turn-on level |                                                       | 0.2 | 0.36 | 0.6 | V    |
| Pin                 | Operating power consumption                                            | FBx > V <sub>REF</sub> Vref in regulation, V5WS to 5V |     |      | 4   | mW   |
| Ish                 | Operating current sunk by V <sub>IN</sub>                              | SHDN connected to GND,                                |     | 20   | 30  | μА   |
| Isb                 | Operating current sunk by V <sub>IN</sub>                              | ENx to GND, V5SW to GND                               |     | 190  | 250 | μА   |
| Shutdown s          | section                                                                |                                                       |     |      |     |      |
| .,,                 | Device ON threshold                                                    |                                                       | 1.2 | 1.5  | 1.7 | V    |
| $V_{SHDN}$          | Device OFF threshold                                                   |                                                       | 0.8 | 0.85 | 0.9 | V    |
| Soft start se       | ection                                                                 |                                                       |     | 1    | ii. | I.   |
|                     | Soft start ramp time                                                   |                                                       | 2   |      | 3.5 | ms   |
| Current limi        | it and zero crossing compa                                             | rator                                                 |     | 1    | 1   | I    |
| I <sub>CSENSE</sub> | Input bias current limit (1)                                           |                                                       | 90  | 100  | 110 | μА   |
|                     | Comparator offset                                                      | V <sub>CSENSE</sub> - V <sub>PGND</sub>               | -6  |      | 6   | mV   |
|                     | Zero crossing comparator offset                                        | V <sub>PGND</sub> - V <sub>PHASE</sub>                | -1  |      | 11  | mV   |
|                     | Fixed negative current limit threshold                                 | V <sub>PGND</sub> - V <sub>PHASE</sub>                |     | -120 |     | mV   |

<sup>1.</sup>  $T_A = -25$  °C to 125 °C



Electrical characteristics PM6680A

 Table 5.
 Electrical characteristics (continued)

 $(T_A = -40 \, ^{\circ}\text{C} \text{ to } 125 \, ^{\circ}\text{C}$ , unless otherwise specified. All parameters at operating temperature extremes are guaranteed by design and statistical analysis (not production tested).

| Symbol       | Parameter                            | Test condition                                     |                                          | Min   | Тур   | Max   | Unit  |
|--------------|--------------------------------------|----------------------------------------------------|------------------------------------------|-------|-------|-------|-------|
| Minimum o    | n time                               |                                                    |                                          |       |       |       |       |
|              |                                      | FSEL to GND                                        | OUT1=3.3 V                               | 595   | 700   | 805   | T     |
|              |                                      | FSEL IO GIND                                       | OUT2=1.8 V                               | 190   | 225   | 260   |       |
| On time      | pulse width@Vin = 24 V               | FSEL to VREF                                       | OUT1=3.3 V                               | 400   | 470   | 545   | ns    |
| On time      | puise widin win = 24 v               | F3EL 10 VHEF                                       | OUT2=1.8 V                               | 145   | 170   | 200   | - 115 |
|              |                                      | FSEL to LDO5                                       | OUT1=3.3 V                               | 300   | 355   | 410   |       |
|              |                                      | T GEE TO EDOS                                      | OUT2=1.8 V                               | 105   | 125   | 145   |       |
| Minimum of   | ff time                              |                                                    |                                          |       |       |       |       |
| TOFFMIN @    | ? Vin = 24 V                         |                                                    |                                          |       | 350   | 500   | ns    |
| Voltage refe | erence                               |                                                    |                                          |       |       |       |       |
|              | Voltage accuracy                     | 4V < VLDO5 <                                       | 5.5 V                                    | 1.224 | 1.236 | 1.249 | V     |
| VREF         | Load regulation                      | -100 μA < IREF < 100 μA -4                         |                                          | -4    |       | 4     | mV    |
| VIILI        | Undervoltage lockout fault threshold | Falling edge of REF                                |                                          |       |       | 0.95  | mV    |
| PWM comp     | arator                               |                                                    |                                          |       |       |       |       |
| FB           | Voltage accuracy                     |                                                    |                                          | -909  | 900   | 909   | mV    |
| FB           | Input bias current                   |                                                    |                                          |       | 0.1   |       | μΑ    |
| COMP         | Over voltage clamp                   | Normal mode                                        |                                          |       | 250   |       |       |
| COMP         | Over voltage clamp                   | Pulse skip mod                                     | Pulse skip mode                          |       | 60    |       | mV    |
| COMP         | Under voltage clamp                  |                                                    |                                          |       | -150  |       | 1     |
| Line regulat | tion                                 |                                                    |                                          |       |       |       |       |
|              |                                      | Both SMPS, 6V                                      | ' < V <sub>IN</sub> < 36V <sup>(2)</sup> |       |       | 1     | %     |
| LDO5 linear  | regulation                           | 1                                                  |                                          |       |       | II.   |       |
| VI DOE       | LDO5 linear output voltage           | 6 V < V <sub>IN</sub> < 36 V,<br>0 < ILDO5 < 50 mA |                                          | 4.9   | 5.0   | 5.1   | V     |
| VLDO5        | LDO5 line regulation                 | 6 V < V <sub>IN</sub> < 36 V<br>ILDO5 = 20 mA      |                                          |       |       | 0.004 | %/V   |
| ILDO5        | LDO5 current limit                   | VLDO5 > UVLC                                       | )                                        | 270   | 330   | 400   | mA    |
| ULVO         | Under voltage lockout of LDO5        |                                                    |                                          | 3.94  | 4     | 4.13  | V     |

<sup>2.</sup> By demoboard test

Table 5. Electrical characteristics (continued)

(T. = -40°C to 125°C unless otherwise specified. All parameters at operating

 $(T_A = -40 \, ^{\circ}\text{C} \text{ to } 125 \, ^{\circ}\text{C}$ , unless otherwise specified. All parameters at operating temperature extremes are guaranteed by design and statistical analysis (not production tested).

| Symbol           | Parameter                  | Test condition                          | Min           | Тур | Max           | Unit |
|------------------|----------------------------|-----------------------------------------|---------------|-----|---------------|------|
| High and lov     | w gate drivers             |                                         | 1             |     |               |      |
|                  | HGATE                      | HGATEx high state (pullup)              |               | 2.0 | 3             | Ω    |
|                  | driver on-resistence       | HGATEx low state (pulldown)             |               | 1.6 | 2.7           | Ω    |
|                  | LGATE                      | LGATEx high state (pullup)              |               | 1.4 | 2.1           | Ω    |
|                  | driver on-resistance       | LGATEx low state (pulldown)             |               | 0.8 | 1.2           | Ω    |
| PGOOD pins       | s UVP/OVP protections      |                                         | 1             |     |               |      |
| OVP              | Over voltage threshold     | Both SMPS sections with respect to VREF | 112           | 116 | 120           | %    |
| UVP              | Under voltage threshold    |                                         | 65            | 68  | 71            | %    |
| PGOOD1,2         | Upper threshold (VFB-VREF) |                                         | 107           | 110 | 113           | %    |
| FGOOD1,2         | Lower threshold (VFB-VREF) |                                         | 88            | 91  | 94            | %    |
| IPGOOD1,2        | PGOOD leakage current      | VPGOOD1,2 forced to 5.5 V               |               |     | 1             | μА   |
| VPGOOD1,2        | Output low voltage         | ISink = 4 mA                            |               | 150 | 250           | mV   |
| Thermal sh       | utdown                     |                                         | 1             |     |               | -1   |
| T <sub>SDN</sub> | Shutdown temperature       |                                         |               | 150 |               | °C   |
| Power mana       | gement pins                |                                         |               |     |               |      |
| EN4 0            | SMPS disabled level        |                                         |               |     | 0.8           | V    |
| EN1,2            | SMPS enabled level         |                                         | 2.4           |     |               | \ \  |
|                  |                            | Low level (3)                           |               |     | 0.5           |      |
| FSEL             | Frequency selection range  | Middle level (3)                        | 1.0           |     | VLDO5-<br>1.5 | V    |
|                  |                            | High level (3)                          | VLDO5-<br>0.8 |     |               |      |
|                  | Pulse skip mode            | (3)                                     |               |     | 0.5           |      |
| SKIP             | PWM mode                   | (3)                                     | 1.0           |     | VLDO5-<br>1.5 | V    |
|                  | Ultrasonic mode            | (3)                                     | VLDO5-<br>0.8 |     |               |      |
|                  |                            | VEN1,2 = 0<br>to 5 V                    |               |     | 1             |      |
|                  | Input leakage current      | VSKIP = 0 to 5 V                        |               |     | 1             | μΑ   |
|                  |                            | VSHDN = 0 to 5 V                        |               |     | 1             | 1    |
|                  |                            | VFSEL = 0 to 5 V                        |               |     | 1             | 1    |

<sup>3.</sup> By design

# 5 Typical operating characteristics

FSEL=GND(200/300 kHz), SKIP=GND(skip mode), V5SW=EXT5V (external 5 V power supply connected), input voltage VIN = 24 V, SHDN, EN1 and EN2 high, OUT1 = 3.3 V, OUT2 = 1.8 V, no load unless specified)

Figure 3. OUT1 = 3.3 V efficiency

100 SKIP @ 12V 90 SKIP @ 24V 80 SKIP @ 32V 70 % 60 NO AUD. SKIP @ 12V Efficiency 50 NO AUD. SKIP @ 24V 40 NO AUD. SKIP @ 32V 30 -PWM @ 12V 20 PWM @ 24V 10 PWM @ 32V 0.001 0.100 1.000 10.000 Load current [A]

Figure 4. OUT2 = 1.8 V efficiency



Figure 5. PWM no load battery current vs input voltage



Figure 6. Skip no load battery current vs input voltage



Figure 7. No-audible skip no load battery current vs input voltage

Figure 8. Standby mode input battery current vs input voltage





Figure 9. Shutdown mode input battery current vs input voltage

Figure 10. LDO5 vs output current





Figure 11. OUT1 = 3.3 V switching frequency Figure 12. OUT2 = 1.8 V switching frequency





Figure 13. OUT1 = 3.3 V load regulation

Figure 14. OUT2 = 1.8 V load regulation



Figure 15. Voltage reference vs load current

Figure 16. OUT1, OUT2 and LDO5 Power-Up



Figure 17. OUT1 = 3.3V load transient  $0\rightarrow2A$  Figure 18. OUT2 = 1.8V load transient  $0\rightarrow2A$ 



Figure 19. 3.3 V soft start (1 $\Omega$  load)

Figure 20. 1.8 V soft start (0.6 $\Omega$  load)



Figure 21. OUT1 = 3.3 V soft end (no load)

Figure 22. OUT2 = 1.8 V soft end (no load)



Figure 23. OUT1 = 3.3 V soft end (0.8 load)

Figure 24. OUT2 = 1.8 V soft end (0.6 load)



Figure 25. 3.3 V no-audible skip mode

Figure 26. 1.8 V no-audible skip mode



# Application schematic

**O** 

Figure 27. Simplified application schematic





Device description PM6680A

# 7 Device description

The PM6680A is a dual step-down controller dedicated to provide logic voltages for industrial automation applications.

It is based on a Constant On Time control architecture. This type of control offers a very fast load transient response with a minimum external component count. A typical application circuit is shown in Figure 3.

The PM6680A regulates two adjustable output voltages: OUT1 and OUT2. The switching frequency of the two sections can be adjusted to 200/300 kHz, 300/400 kHz or 400/500 kHz respectively. In order to maximize the efficiency at light load condition, a pulse skipping mode can be selected.

The PM6680A includes also a 5 V linear regulator (LDO5) that can power the switching drivers. If the output OUT1 regulates 5 V, in order to maximize the efficiency in higher consumption status, the linear regulator can be turned off and their outputs can be supplied directly from the switching outputs. The PM6680A provides protection versus overvoltage, undervoltage and over temperature as well as power good signals for monitoring purposes. An external 1.237 V reference is available.

### 7.1 Constant on time PWM control

If the SKIP pin is tied to 5 V, the device works in PWM mode. Each power section has an independent on time control. The PM6680A employees a pseudo-fixed switching frequency, Constant On Time (COT) controller as core of the switched mode section. Each power section has an independent COT control.

The COT controller is based on a relatively simple algorithm and uses the ripple voltage due to the output capacitor's ESR to trigger the fixed on-time one-shot generator. In this way, the output capacitor's ESR acts as a current sense resistor providing the appropriate ramp signal to the PWM comparator. On-time one-shot duration is directly proportional to the output voltage, sensed at the OUT1/OUT2 pins, and inversely proportional to the input voltage, sensed at the VIN pin, as follows:

### **Equation 1**

$$T_{ON} = K \cdot \frac{V_{OUT}}{V_{IN}}$$

This leads to a nearly constant switching frequency, regardless of input and output voltages. When the output voltage goes lower than the regulated voltage Vreg, the on-time one shot generator directly drives the high side MOSFET for a fixed on time allowing the inductor current to increase; after the on time, an off time phase, in which the low side MOSFET is turned on, follows. *Figure 28* shows the inductor current and the output voltage waveforms in PWM mode.

PM6680A Device description

Output voltage Vreg DC error

Figure 28. Constant ON time PWM control

The duty cycle of the buck converter in steady state is:

### **Equation 2**

$$D = \frac{V_{OUT}}{V_{IN}}$$

The PWM control works at a nearly fixed frequency f<sub>SW</sub>:

### **Equation 3**

$$f_{SW} = \frac{\frac{V_{OUT}}{V_{IN}}}{K_{on} \times \frac{V_{OUT}}{V_{IN}}} = 1/K_{on}$$

As mentioned the steady state switching frequency is theoretically independent from input voltage and from output voltage.

Actually the frequency depends on parasitic voltage drops that are present during the charging path(high side switch resistance, inductor resistance(DCR)) and discharging path(low side switch resistance, DCR).

As a result the switching frequency increases as a function of the load current.

Standard switching frequency values can be selected for both sections by pin FSEL as shown in the following table:

Table 6. FSEL pin selection: typical switching frequency

|             | Fsw@OUT1 = 3.3 V (kHz) | Fsw@OUT2 = 1.8 V (kHz) |
|-------------|------------------------|------------------------|
| FSEL = GND  | 195                    | 335                    |
| FSEL = VREF | 295                    | 440                    |
| FSEL = LDO5 | 390                    | 600                    |

Device description PM6680A

### 7.2 Constant on time architecture

Figure 29 shows the simplified block diagram of a constant on time controller. A minimum off-time constrain (350 ns typ.) is introduced to allow inductor valley current sensing on synchronous switch. A minimum on-time (130 ns) is also introduced to assure the start-up switching sequence.

PM6680A has a one-shot generator for each power section that turns on the high side MOSFET when the following conditions are satisfied simultaneously: the PWM comparator is high, the synchronous rectifier current is below the current limit threshold, and the minimum off-time has timed out.

Once the on-time has timed out, the high side switch is turned off, while the synchronous switch is turned on according to the anti-cross conduction circuitry management.

When the negative input voltage at the PWM comparator (Figure 29), which is a scaled-down replica of the output voltage (see the external R1/R2 divider in Figure 29), reaches the valley limit (determined by internal reference Vr = 0.9 V), the low-side MOSFET is turned off according to the anti-cross conduction logic once again, and a new cycle begins.

Constant on-time block diagram Positive BOOT **Current Limit** Toff-min CSENSE HS HGATE PHASE S 0 COMP Anti-cross V(PHASE)> 0.25V PWM R ā V(LGATE)>0.5V CIN LDO5 Ton-min >1.6V Ш LS To output OUT LGATE s Ton out voltage  $R_2$ **PGND** R S Q Min-Freq R<sub>1</sub> R Q VIN Zero-cros SKIP VREF

In steady state the FB pin voltage is about Vr and the regulated output voltage depends on the external divider:

### **Equation 4**

$$OUT = Vr \times \left(1 + \frac{R_2}{R_1}\right)$$

PM6680A Device description

### 7.3 Output ripple compensation and loop stability

In a classic constant on time control, the system regulates the valley value of the output voltage and not the average value, as shown in *Figure 28* In this condition, the output voltage ripple is source of a DC static error.

To compensate this error, an integrator network can be introduced in the control loop, by connecting the output voltage to the COMP1/COMP2 (for the OUT1 and OUT2 sections respectively) pin through a capacitor  $C_{INT}$  as in *Figure 30*.



Figure 30. Circuitry for output ripple compensation

The integrator amplifier generates a current, proportional to the DC errors between the FB voltage and Vr, which decreases the output voltage in order to compensate the total static error, including the voltage drop on PCB traces. In addition, C<sub>INT</sub> provides an AC path for the output ripple. In steady state, the voltage on COMP1/COMP2 pin is the sum of the reference voltage Vr and the output ripple (see *Figure 30*). In fact when the voltage on the COMP pin reaches Vr, a fixed Ton begins and the output increases.

For example, we consider Vout = 5 V with an output ripple of  $\Delta V$  = 50 mV. Considering  $C_{INT}$  >>  $C_{FILT}$ , the  $C_{INT}$  DC voltage drop  $VC_{INT}$  is about 5 V -Vr + 25 mV = 4.125 V.  $C_{INT}$  assures an AC path for the output voltage ripple. Then the COMP pin ripple is a replica of the output ripple, with a DC value of Vr + 25 mV = 925 mV.

For more details about the output ripple compensation network, see the *Chapter 9.6: Closing the integrator loop on page 35* in the Design guidelines.

21/48

Device description PM6680A

### 7.4 Pulse skip mode

If the SKIP pin is tied to ground, the device works in skip mode.

At light loads a zero-crossing comparator truncates the low-side switch on-time when the inductor current becomes negative. In this condition the section works in discontinuous conduction mode. The threshold between continuous and discontinuous conduction mode is:

### **Equation 5**

$$ILOAD(SKIP) = \frac{V_{IN} - V_{OUT}}{2 \times L} \times T_{ON}$$

For higher loads the inductor current doesn't cross the zero and the device works in the same way as in PWM mode and the frequency is fixed to the nominal value.

Figure 31. PWM and pulse skip mode inductor current



*Figure 31* shows inductor current waveforms in PWM and SKIP mode. In order to keep average inductor current equal to load current, in SKIP mode some switching cycles are skipped. When the output ripple reaches the regulated voltage Vreg, a new cycle begins. The off cycle duration and the switching frequency depend on the load condition.

As a result of the control technique, losses are reduced at light loads, improving the system efficiency.

PM6680A Device description

### 7.5 No-audible skip mode

If SKIP pin is tied to  $V_{REF}$  a no-audible skip mode with a minimum switching frequency of 33 kHz is enabled. At light load condition, If there is not a new switching cycle within a 30  $\mu$ s (typ.) period, a no-audible skip mode cycle begins.

Figure 32. No audible skip mode



The low side switch is turned on until the output voltage crosses about Vreg  $\pm$  1 %. Then the high side MOSFET is turned on for a fixed on time period. Afterwards the low side switch is enabled until the inductor current reaches the zero-crossing threshold. This keeps the switching frequency higher than 33 kHz. As a consequence of the control, the regulated voltage can be slightly higher than Vreg (up to 1 %).

If, due to the load, the frequency is higher than 33 kHz, the device works like in skip mode.

No-audible skip mode reduces audio frequency noise that may occur in pulse skip mode at very light loads, keeping the efficiency higher than in PWM mode.

Device description PM6680A

### 7.6 Current limit

The current-limit circuit employs a "valley" current-sensing algorithm. During the conduction time of the low side MOSFET the current flowing through it is sensed. The current-sensing element is the low side MOSFET on-resistance (*Figure 33*).

Figure 33. Rsense sensing technique



An internal 100  $\mu$ A current source is connected to CSENSE pin and determines a voltage drop on RCSENSE. If the voltage across the sensing element is greater than this voltage drop, the controller doesn't initiate a new cycle. A new cycle starts only when the sensed current goes below the current limit.

Since the current limit circuit is a valley current limit, the actual peak current limit is greater than the current limit threshold by an amount equal to the inductor ripple current.

Moreover the maximum DC load is equal to the valley current limit plus half of the inductor ripple current:

### **Equation 6**

$$I_{LOAD}(max) = I_{Lvalley} + \frac{\Delta I_{L}}{2}$$

The output current limit depends on the current ripple, as shown in Figure 34:

Figure 34. Current waveforms in current limit conditions



PM6680A Device description

Being fixed the valley threshold, the greater the current ripple is, greater the DC output current is The valley current limit can be set with resistor RCSENSE:

### **Equation 7**

$$R_{CSENSE} = \frac{R_{DS(on)} \times I_{Lvalley}}{Icsense}$$

Where  $I_{CSENSE}$  = 100  $\mu$ A, RDSon is the drain-source on resistance of the low side switch. Consider the temperature effect and the worst case value in RDSon calculation.

The accuracy of the valley current threshold detection depends on the offset of the internal comparator ( $\Delta V_{OFF}$ ) and on the accuracy of the current generator ( $\Delta I_{CSENSE}$ )

### **Equation 8**

$$\frac{\Delta I_{Lvalley}}{I_{Lvalley}} = \frac{\Delta I_{CSENSE}}{I_{CSENSE}} + \left[\frac{\Delta V_{OFF}}{R_{CSENSE}} \times I_{CSENSE}\right] + \frac{\Delta R_{CSENSE}}{R_{CSENSE}} + \frac{\Delta R_{SNS}}{R_{SNS}}$$

Where RSNS is the sensing element(RDSon)

PM6680A provides also a fixed negative peak current limit to prevent an excessive reverse inductor current when the switching section sinks current from the load in PWM mode. This negative current limit threshold is measured between PHASE and SGND pins, comparing the magnitude drop on the PHASE node during the conduction time of the low side MOSFET with an internal fixed voltage of 120 mV.

The negative valley-current limit I<sub>NEG</sub> (if the device works in PWM mode) is given by:

### **Equation 9**

$$I_{NEG} = \frac{120mV}{R_{DSon}}$$

### 7.7 Soft start and soft end

Each switching section is enabled separately by asserting high EN1/EN2 pins respectively. In order to realize the soft start, at the startup the overcurrent threshold is set 25 % of the nominal value and the undervoltage protection (see related sections) is disabled. The controller starts charging the output capacitor working in current limit. The overcurrent threshold is increased from 25 % to 100 % of the nominal value with steps of 25 % every 700  $\mu s$  (typ.). After 2.8 ms (typ.) the undervoltage protection is enabled. The soft start time is not programmable. A minimum capacitor  $C_{\text{INT}}$  is required to ensure a soft start without any overshoot on the output:

### **Equation 10**

$$C_{\text{INT}} \ge \frac{6\mu A}{\frac{I_{\text{Lvalley}}}{4} + \frac{\Delta I_{\text{L}}}{2}} \times C_{\text{out}}$$