

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









## 3 A step-down monolithic switching regulator

Datasheet - production data

#### **Features**

- Integrated 35 mΩ MOSFETs for high efficiency
- 3 A continuous output current
- 2.8 V to 6 V input voltage (V<sub>IN</sub>)
- 2.9 V to 5.5 V supply voltage (V<sub>CC</sub>)
- Adjustable output voltage down to 0.6 V
- 1% output voltage accuracy
- 1.1 MHz switching frequency operation
- PSKIP mode to optimize light load efficiency
- Embedded bootstrap diode
- Thermally compensated loss-less current sense across HS and LS MOSFETs
- OV/UV/OC and overtemperature protection
- Internal soft-start and soft-stop
- Interleaving synchronization (up to 2 ICs)
- Power Good output
- Shutdown function (< 15 µA quiescent current)
- VFQFPN16 3 x 3 mm compact package

## **Applications**

- Subsystem power supply
- CPU, DSP and FPGA power supplies
- Distributed power supply
- General DC-DC converters

## **Description**

The PM8903A is a high efficiency monolithic step-down switching regulator designed to deliver up to 3 A continuous current. The IC operates from 2.8 V to 6 V input voltage  $(V_{IN})$ .

Table 1. Device summary



The PM8903A features low-resistance integrated nMOS and proprietary pulse-skipping mode for optimum efficiency over all the loading range.

The voltage mode control loop allows the widest range of output filters. Current sense is internally thermally compensated for optimum precision.

The integrated 0.6 V reference allows the regulation of output voltages with  $\pm 1\%$  accuracy over temperature variations. Switching frequency is typically set to 1.1 MHz and can be programmed to 0.8 MHz or 1.0 MHz. Out of phase synchronization allows the reduction of input RMS current.

The PM8903A provides precise dual-threshold overcurrent protection as well as over/undervoltage and overtemperature protection. PGOOD output easily provides real-time information on the output voltage.

The PM8903A is available in VFQFPN16 3  $\times$  3 mm.

| Order codes | Package             | Packaging     |
|-------------|---------------------|---------------|
| PM8903A     | VFQFPN16 (3 x 3 mm) | Tube          |
| PM8903ATR   | VFQFPN16 (3 x 3 mm) | Tape and reel |

Contents PM8903A

# **Contents**

| 1 | Турі  | cal application circuit and block diagram 3 |
|---|-------|---------------------------------------------|
|   | 1.1   | Application circuit                         |
|   | 1.2   | Block diagram                               |
| 2 | Pin ( | description and connection diagrams4        |
|   | 2.1   | Pin description                             |
| 3 | Ther  | mal data 6                                  |
| 4 | Elec  | trical specifications 7                     |
|   | 4.1   | Absolute maximum ratings                    |
|   | 4.2   | Recommended operating conditions 7          |
|   | 4.3   | Electrical characteristics                  |
|   | 4.4   | Typical operating characteristics9          |
| 5 | Devi  | ce description12                            |
|   | 5.1   | Power section                               |
|   | 5.2   | Startup and shutdown management             |
|   |       | 5.2.1 Low-side-less startup                 |
|   |       | 5.2.2 Soft-off                              |
|   | 5.3   | Output voltage monitoring and protection14  |
|   |       | 5.3.1 Overvoltage protection                |
|   |       | 5.3.2 Undervoltage protection               |
|   |       | 5.3.3 Feedback disconnection protection     |
|   |       | 5.3.4 Power Good (PGOOD)                    |
|   | 5.4   | Overcurrent protection                      |
|   | 5.5   | Overtemperature protection                  |
|   | 5.6   | Synchronization                             |
|   | 5.7   | Pulse-skipping 17                           |
|   | 5.8   | Multifunction pin PSKIP/MS                  |
| 6 | Арр   | lication information                        |
|   | 6.1   | Compensation network                        |
|   |       |                                             |

| PM8903A | Contents |
|---------|----------|
|         |          |

| 7 | PM8 | 903A de | emonstration board                 | 23 |
|---|-----|---------|------------------------------------|----|
|   | 7.1 | Detaile | ed demonstration board description | 24 |
|   |     | 7.1.1   | Power input (V <sub>IN</sub> )     |    |
|   |     | 7.1.2   | Signal input (V <sub>CC</sub> )    | 28 |
|   |     | 7.1.3   | Output (V <sub>OUT</sub> )         | 28 |
|   |     |         | Test points and jumper connection  |    |

# 1 Typical application circuit and block diagram

## 1.1 Application circuit

Figure 1. Typical application circuit



## 1.2 Block diagram

Figure 2. Block diagram



577

# 2 Pin description and connection diagrams

Figure 3. Pin connection (top view)



## 2.1 Pin description

Table 2. Pin description

| Pin #  | Name       | Function                                                                                                                                                                                                                                                                                          |
|--------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | EN         | Enable. Internally pulled up by 5 $\mu A$ to $V_{CC}$ . Force low to disable the device, set free or pull up above turn-on threshold to enable the converter operations.                                                                                                                          |
| 2      | SYNCH      | Synchronization pin. According to PSKIP status, the IC sends the synchronization signal out of this pin when master, while accepting a synchronization signal when slave. Connect to the same SYNCH pin of a similar part when synchronizing ICs. In case of single IC operation, leave floating. |
| 3      | PGOOD      | Open drain output set free after SS has finished and pulled low when $V_{OUT}$ is out of the PGOOD window or any protection is triggered. Pull up to a voltage lower than $V_{CC}$ , if not used it can be left floating.                                                                         |
| 4      | воот       | Bootstrap pin. It provides power supply for the floating high-side driver. Connect with 0.1 $\mu$ F to PHASE. See <i>Figure 1</i> .                                                                                                                                                               |
| 5 to 7 | PHASE      | Output inductor connection. The pins are connected to the embedded MOSFETs (high-side source and low-side drain). Connect directly to output inductor. See <i>Figure 1</i> .                                                                                                                      |
| 8      | PSKIP / MS | Pulse-skip and master/slave definition. Connect with a resistor to GND or leave it floating to define: Pulse-skip feature status; Master/slave for synchronization; Switching frequency. See Section 5.8 on page 17.                                                                              |

Table 2. Pin description (continued)

| Pin #  | Name        | Function                                                                                                                                                                                                                           |
|--------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9      | СОМР        | Error amplifier output.  Connect with an $(R_F - C_F)$ // $C_P$ to FB. See <i>Figure 1</i> The device cannot be disabled by pulling low this pin.                                                                                  |
| 10     | FB          | Error amplifier inverting input. Connect with $R_{FB}$ or $R_{FB}$ // $(R_S - C_S)$ to VSEN and with an $(R_F - C_F)$ // $C_P$ to COMP. A resistor $R_{OS}$ to GND sets the output voltage ratio. See <i>Figure 1</i>              |
| 11     | GND         | All the internal references are referred to this pin. Connect to the PCB Signal Ground.                                                                                                                                            |
| 12     | VCC         | Device power supply. Operative voltage is 2.9 V - 5.5 V. Filter with at least 1 µF MLCC vs. GND.                                                                                                                                   |
| 13, 14 | VIN         | Power input voltage, connected to embedded high-side drain. Supply range is from 2.8 V to 6 V. Bypass VIN pins to PGND pins close to the IC package with high quality MLCC capacitors (at least 10 $\mu$ F). See <i>Figure 1</i> . |
| 15, 16 | PGND        | Power ground connection, connected to embedded low-side MOSFET source. Connect to PGND PCB plane. See <i>Figure 1</i> .                                                                                                            |
|        | Thermal pad | Thermal pad connects the silicon substrate and makes good thermal contact with the PCB. Connect to the PCB PGND plane.                                                                                                             |

PM8903A Thermal data

# 3 Thermal data

Table 3. Thermal data

| Symbol            | Parameter                                                                                                           | Value      | Unit |
|-------------------|---------------------------------------------------------------------------------------------------------------------|------------|------|
| R <sub>thJA</sub> | Thermal resistance junction-to-ambient (Device soldered on standard demonstration board, see Section 7 for details) | 30         | °C/W |
| R <sub>thJC</sub> | Thermal resistance junction-to-case                                                                                 | 12         | °C/W |
| T <sub>MAX</sub>  | Maximum junction temperature                                                                                        | 150        | °C   |
| T <sub>STG</sub>  | Storage temperature range                                                                                           |            | °C   |
| TJ                | Junction temperature range                                                                                          | -25 to 125 | °C   |

# 4 Electrical specifications

## 4.1 Absolute maximum ratings

Table 4. Absolute maximum ratings

| Symbol                               | Parameter                                          | Value                    | Unit |
|--------------------------------------|----------------------------------------------------|--------------------------|------|
| V <sub>CC</sub>                      | to PGND, GND                                       | -0.3 to 6                | V    |
| V <sub>IN</sub>                      | to PGND, GND                                       | -0.3 to 7                | ٧    |
| V <sub>BOOT</sub>                    | to PGND, GND to PHASE                              | -0.3 to 13<br>-0.3 to 6  | ٧    |
| V <sub>PHASE</sub>                   | to PGND, GND<br>to PGND, GND, VIN=6 V, t<100 nsec. | -0.3 to 7<br>-1.7 to 7.5 | ٧    |
| V <sub>PGOOD</sub>                   | to PGND, GND                                       | -0.3 to 7                | ٧    |
| V <sub>SYNCH</sub> , V <sub>EN</sub> | to PGND, GND                                       | -0.3 to 6                | V    |
|                                      | All other pins to GND                              | -0.3 to 3.6              | V    |

## 4.2 Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol          | Parameter             | Min. | Тур. | Max. | Unit |
|-----------------|-----------------------|------|------|------|------|
| V <sub>IN</sub> | Power supply voltage  | 2.8  | -    | 6    | V    |
| V <sub>CC</sub> | Signal supply voltage | 2.9  | -    | 5.5  | V    |

## 4.3 Electrical characteristics

 $V_{IN}$  =  $V_{CC}$  = 3.3 V  $\pm$  5%,  $T_J$  = 0 °C to 125 °C, typical values at  $T_J$  = 25 °C, unless otherwise specified.

Table 6. Electrical characteristics

| Symbol                | Parameter                                      | Test conditions                                                                                        | Min. | Тур. | Max. | Unit |  |
|-----------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|------|------|------|--|
| Supply curre          | Supply current and undervoltage lockout        |                                                                                                        |      |      |      |      |  |
| I <sub>IN</sub>       | VIN supply current                             | Switching, no inductor connected                                                                       |      | 5    |      | mA   |  |
| I <sub>CC</sub>       | VCC supply current                             | Switching, no inductor connected                                                                       |      | 1    |      | mA   |  |
| I <sub>SHUTDOWN</sub> | VCC + VIN supply current                       | Shutdown, EN = 0 V                                                                                     |      | 13   |      | μΑ   |  |
|                       | VIN turn-ON                                    | VIN rising                                                                                             |      |      | 2.8  | V    |  |
| VIN UVLO              | Hysteresis                                     |                                                                                                        |      | 100  |      | mV   |  |
|                       | Deglitching <sup>(1)</sup>                     | Rising and falling edge                                                                                |      | 1    |      | μs   |  |
|                       | VCC turn-ON                                    | VCC rising                                                                                             |      |      | 2.9  | V    |  |
| VCC UVLO              | Hysteresis                                     |                                                                                                        |      | 100  |      | mV   |  |
|                       | Deglitching <sup>(1)</sup>                     | Rising and falling edge                                                                                |      | 1    |      | μs   |  |
| Oscillator            |                                                |                                                                                                        |      |      |      |      |  |
| F <sub>SW</sub>       | Main oscillator accuracy                       | R <sub>PM</sub> =0 $\Omega$ / 24 k $\Omega$ / 180 k $\Omega$ / 240 k $\Omega$ or PSKIP/MS pin floating | 0.99 | 1.1  | 1.21 | MHz  |  |
| ΔV <sub>OSC</sub>     | PWM ramp amplitude <sup>(1)</sup>              |                                                                                                        |      | 1    |      | ٧    |  |
| d                     | Duty cycle <sup>(1)</sup>                      |                                                                                                        | 0    |      | 100  | %    |  |
| T <sub>ON-min</sub>   | Minimum on-time <sup>(1)</sup>                 |                                                                                                        |      | 80   |      | ns   |  |
| T <sub>OFF-min</sub>  | Minimum off-time <sup>(1)</sup>                |                                                                                                        |      | 80   |      | ns   |  |
| Reference an          | nd error amplifier                             |                                                                                                        |      |      |      |      |  |
|                       | Output voltage accuracy                        | VOUT = 0.6 V                                                                                           | -1   | -    | 1    | %    |  |
| A <sub>0</sub>        | DC gain <sup>(1)</sup>                         |                                                                                                        |      | 120  |      | dB   |  |
| GBWP                  | Gain-bandwidth product <sup>(1)</sup>          |                                                                                                        | 14   |      |      | MHz  |  |
| SR                    | Slew-rate <sup>(1)</sup>                       | C <sub>COMP</sub> = 20 pF                                                                              |      | 5    |      | V/μs |  |
| Output powe           | r MOSFETS                                      |                                                                                                        |      |      |      |      |  |
| HS R <sub>DS-on</sub> | HS drain-source on-<br>resistance              |                                                                                                        |      | 35   |      | mΩ   |  |
| LS R <sub>DS-on</sub> | LS drain-source on-<br>resistance              |                                                                                                        |      | 35   |      | mΩ   |  |
| Overcurrent           | protection                                     | ,                                                                                                      |      |      |      |      |  |
| I <sub>OC1</sub>      | 1st level overcurrent threshold                | HS sourcing                                                                                            | 4.0  | 4.6  | 5.2  | Α    |  |
| I <sub>OC2</sub>      | 2nd level overcurrent threshold <sup>(1)</sup> | HS sourcing                                                                                            | 4.5  | 5.2  | 5.9  | Α    |  |

Table 6. Electrical characteristics (continued)

| Symbol              | Parameter                                                     | Test conditions                                                   | Min. | Тур. | Max. | Unit |
|---------------------|---------------------------------------------------------------|-------------------------------------------------------------------|------|------|------|------|
| Over and ur         | ndervoltage protection                                        |                                                                   |      |      |      |      |
| OVP                 | OVP threshold                                                 | FB rising                                                         | 0.69 | 0.72 | 0.75 | V    |
| OVP                 | OVP threshold                                                 | LS turns off, FB falling                                          |      | 0.30 |      | V    |
| UVP                 | UVP threshold                                                 | FB falling                                                        | 0.45 | 0.48 | 0.51 | V    |
| I <sub>FB</sub>     | I <sub>FB</sub> FB disconnection bias current Sourced from FB |                                                                   |      | 100  |      | nA   |
| Overtemper          | ature protection                                              |                                                                   |      |      |      |      |
| ОТР                 | Thermal shutdown threshold <sup>(1)</sup>                     |                                                                   |      | 140  |      | °C   |
| OIF                 | Thermal shutdown hysteresis <sup>(1)</sup>                    |                                                                   |      | 40   |      | °C   |
| PGOOD               |                                                               |                                                                   |      |      |      |      |
| PGOOD               | Upper threshold                                               | FB rising                                                         | 0.69 | 0.72 | 0.75 | V    |
| FGOOD               | Lower threshold                                               | FB falling                                                        | 0.45 | 0.48 | 0.51 | V    |
| V <sub>PGOODL</sub> | PGOOD voltage low                                             | I <sub>PGOOD</sub> = -4 mA                                        |      |      | 0.4  | V    |
| ENABLE              |                                                               |                                                                   |      |      |      |      |
|                     | Input logic high                                              | EN rising                                                         |      |      | 1.5  | V    |
| EN                  | Input logic low                                               | EN falling                                                        | 0.65 |      |      | V    |
| EN                  | Hysteresis                                                    |                                                                   | 150  |      |      | mV   |
|                     | Deglitching <sup>(1)</sup>                                    | Rising and falling edge                                           |      | 3    |      | μs   |
| ss                  |                                                               |                                                                   |      |      |      |      |
| T <sub>SS</sub>     | Soft-start time                                               | $R_{PM}$ = 0 Ω / 24 kΩ / 180 kΩ / 240 kΩ or PSKIP/MS pin floating |      | 0.79 |      | ms   |

<sup>1.</sup> Guaranteed by design, not subject to test.

11/33

## 4.4 Typical operating characteristics

In the demonstration board, as described in Section 7.1,  $R_{PM}$  = 0  $\Omega$ ,  $V_{IN}$  =  $V_{CC}$  = 3.3 V, VOUT=1V5,  $T_J$  = 25 °C, unless otherwise specified.

Figure 4. Efficiency vs. output current -  $V_{IN}$  = 3.3 V,  $R_{PM}$  = 240  $k\Omega$ 

Figure 5. Efficiency vs. output current -  $V_{IN}$  = 5 V,  $R_{PM}$  = 240  $k\Omega$ 



Figure 6. Load regulation -  $V_{IN} = 3.3 \text{ V}$ 

Figure 7. Load regulation - V<sub>IN</sub> = 5 V



Figure 8. Line regulation -  $I_{OUT} = 3 A$ 



Device description PM8903A

## 5 Device description

The PM8903A is a high efficiency synchronous step-down monolithic switching regulator capable of delivering up to 3 A continuous output current.

The power input voltage ( $V_{IN}$ ) can range from 2.8 V to 6 V, the signal input voltage ( $V_{CC}$ ) can range from 2.9 V to 5.5 V.

Thanks to the 0.6 V internal reference and 0-100% duty cycle capability, the PM8903A can precisely regulate output voltages ranging from 0.6 V to almost  $V_{IN}$  (limited only by minimum  $T_{OFF}$  time). The output voltage accuracy is better than  $\pm 1\%$  over line, load and temperature.

The PM8903A embeds low  $R_{DS(on)}$  (35 m $\Omega$ ) N-channel MOSFETs for both HS (high-side) and LS (low-side) and implements the proprietary pulse-skipping technology, therefore, the PM8903A guarantees high efficiency over all the load range.

The voltage mode control loop with high bandwidth error amplifier and external compensation enables a wide range of output filter configurations (including all MLCC solutions) and fast response to load transient. The high-switching frequency (typically 1.1 MHz) and the small VFQFPN16 3x3 mm package allow very compact VR solutions.

The PM8903A features a full set of protections and output voltage monitoring:

- Precise and accurate dual level overcurrent protection (internally compensated against temperature variations)
- Over and undervoltage protection
- Overtemperature protection
- Undervoltage lockout on both signal and power supply
- Power Good open drain output easily provides real-time information about the output voltage.

By simply connecting two PM8903As through the SYNCH pin, they can synchronize each other with 180° phase shift switching interleaving, reducing RMS current absorption from the input filter and preventing 'beating frequency' noise, therefore allowing the size and cost of the input filter to be reduced.

A simple resistor connected from the PSKIP/MS pin to ground enables/disables pulse-skipping technology and assigns master or slave status to the IC.

The dedicated ENABLE pin (EN) offers easy control on the power sequencing or to reset the latched protection. Forcing the EN low, the device enters shutdown state and absorbs a total quiescent current from  $V_{CC}$  and  $V_{IN}$  less than 15  $\mu$ A.

### 5.1 Power section

The PM8903A integrates two low  $R_{DS(on)}$  (35 m $\Omega$ ) N-channel MOSFETs as low-side and high-side switches, optimized for fast switching transition and high efficiency over all the load range. The power stage is designed to deliver a continuous output current up to 3 A.

The HS MOSFET drain is connected to the VIN pins (power input), the LS MOSFET source is connected to the PGND pins (power ground), and HS MOSFET source and LS MOSFET drain are connected together and to the PHASE pins (see *Figure 2*). The driving section is supplied from the  $V_{\text{IN}}$  pins through an internal voltage regulator ( $V_{\text{DRIVE}}$ ) that assures the proper driving voltage over all the VIN range.

PM8903A Device description

To properly supply the power section the following is advised:

ullet Bypass  $V_{IN}$  pins to PGND pins as close as possible to the IC package with high quality MLCC capacitors (at least 10  $\mu$ F).

 Connect the bootstrap capacitor (typically a 100 nF ceramic capacitor rated to stand V<sub>IN</sub> voltage) from the BOOT pin to the PHASE pin to supply the HS driver.

Caution:

Do not connect an external bootstrap diode. The IC already integrates an active bootstrap diode to charge the bootstrap capacitor, saving the cost of this external component.

The PM8903A embodies an anti-shoot-through and adaptive deadtime control to minimize low-side body diode conduction time and consequently reduce power losses:

- When the voltage at the PHASE pin drops (to check high-side MOSFET turn-off), the LS MOSFET is suddenly switched on
- When the gate driving voltage of LS drops (to check low-side MOSFET turn-off), the HS MOSFET is suddenly switched on.

If the current flowing in the inductor is negative, voltage on the PHASE pin never drops. A watchdog controller is implemented to allow the LS MOSFET to turn on even in this case, allowing the negative current of the inductor to recirculate. This mechanism allows the system to regulate even if the current is negative (if pulse-skipping is disabled).

## 5.2 Startup and shutdown management

The PM8903A monitors the supply voltage on both VCC and VIN pins. Once both VCC and VIN voltages are above the respective UVLO (undervoltage lockout) thresholds and the EN pin is high, the device waits for 0.5 ms (typ.) and then begins the soft-start.



Figure 9. PM8903A soft-start sequence

Device description PM8903A

The PM8903A implements the soft-start by gradually increasing the internal reference from 0 V to 0.6 V in a 1024 switching clock (0.79 ms typ.), linearly charging the output capacitors to the final regulation voltage in closed loop regulation. The soft-start prevents high inrush current from power supply rail.

### 5.2.1 Low-side-less startup

In order to avoid any kind of negative undershoot and dangerous return from the load during startup, the PM8903A performs a special sequence in enabling the LS driver to switch: during the soft-start phase, the LS driver results disabled (LS = OFF) until the first PWM pulse occurs. This avoids the dangerous negative spike on the output voltage that may happen if starting over a pre-biased output.

As long as the output voltage is biased to a voltage higher than the programmed one, the control loop does not provide the HS pulse that enables LS. In this case LS is enabled at the end of the soft-start time and, if the device is allowed to sink (PSKIP disabled), it discharges the output to the final regulation value.

This particular feature of the device masks the LS turn-on only from the control loop point of view: protection has higher priority and can turn on the LS MOSFET if an overvoltage event is detected.

#### 5.2.2 Soft-off

The PM8903A implements the soft-off sequence turning off both HS and LS MOSFETs and connecting the integrated bleeding resistor (100  $\Omega$ ) between the PHASE and PGND pin.

When small load currents are applied to the converter, the soft-off sequence allows the discharging of the output voltage within a maximum time  $(T_{SO})$  that depends only on the output capacitance value.

$$T_{SO} = 5 \cdot 100 \cdot C_{OUT}$$

The PM8903A begins the soft-off sequence, and remains in a latched state, if one of the following conditions occurs:

- VCC voltage falls below UVLO threshold
- OVP (overvoltage protection)
- UVP (undervoltage protection)
- OCP (overcurrent protection)
- EN pin is pulled low.

Cycle EN or VCC to recover from latched state with a new soft-start sequence.

## 5.3 Output voltage monitoring and protection

The PM8903A monitors the output voltage status through the FB pin and compares the voltage on this pin with the internal reference in order to provide over and undervoltage protection as well as PGOOD signal.

#### 5.3.1 Overvoltage protection

Overvoltage protection is active as soon as the device is enabled and both  $V_{CC}$  and  $V_{IN}$  voltages are above the respective undervoltage lockout levels.

PM8903A Device description

The protection is triggered when the voltage sensed on the FB pin rises over the OVP threshold (0.72 V typ.) and the device acts as follows:

- HS MOSFET is suddenly forced OFF
- LS MOSFET is turned on (to discharge the output and protect the load) until V<sub>FB</sub> drops to 0.3 V, it is then turned off (to avoid negative spikes on the output voltage). If V<sub>FB</sub> recrosses OVP rising threshold, LS is turned on again.

This protection state is latched, cycle EN or VCC to recover.

### 5.3.2 Undervoltage protection

Undervoltage protection is active from the end of soft-start.

If  $V_{FB}$  falls below the UVP threshold (0.48 V typ.), undervoltage protection is triggered and the device starts a soft-off sequence (see *Section 5.2.2*).

This protection state is latched, cycle EN, VCC or VIN to recover.

### 5.3.3 Feedback disconnection protection

In order to protect the load even if the FB pin is not connected to the PCB, a 100 nA current is constantly sourced from the FB pin: if the FB pin is left floating, it is internally pulled high triggering OVP protection and preventing  $V_{OUT}$  from rising out of control.

Figure 10. FB disconnection



### 5.3.4 Power Good (PGOOD)

PGOOD is an open drain output, left floating when V<sub>OUT</sub> is in regulation at the programmed voltage, at the end of soft-start.

PGOOD is forced low, to communicate that the output voltage is no longer in regulation, if one of the following conditions is verified:

- The voltage of the FB pin exits from the PGOOD window (±20% of V<sub>RFF</sub>)
- The device is disabled, EN is forced low
- VCC voltage is below the UVLO threshold
- Any protection is triggered (OVP, UVP, OCP, OTP).

Device description PM8903A

### 5.4 Overcurrent protection

Overcurrent protection is active as soon as the device is enabled and both VCC and VIN voltages are above the respective UVLO levels.

The overcurrent function protects the converter from a shorted output or overload by sensing the output current information across the integrated MOSFETs as follows:

- During normal operation the output current information is monitored reading the current flowing in the HS MOSFET
- When the converter is working with an on-time lower than 130 ns (typ.) the current is monitored reading the current flowing in the LS MOSFET.

If the monitored current information is bigger than the overcurrent thresholds, an overcurrent event is detected.

For maximum safety and load protection, the PM8903A implements a dual level overcurrent protection system.

#### First level threshold

During a switching cycle, if the monitored current information exceeds a 4.6 A (typ.) threshold, first level overcurrent is detected: the HS MOSFET is turned off and the LS MOSFET is turned on until the next cycle. If four first level OC events are detected in four consecutive switching cycles, overcurrent protection is triggered.

#### Second level threshold

If the monitored current information exceeds the 5.2 A (typ.) threshold, overcurrent protection is triggered immediately.

When overcurrent protection is triggered, the device suddenly turns off the HS and keeps the LS turned on until the output current drops to 600 mA, then the device turns off both LS and HS MOSFETs in a latched condition; cycle EN or VCC to recover.

## 5.5 Overtemperature protection

It is recommended that the device never exceeds the maximum allowable junction temperature. This temperature increase is mainly caused by the total power dissipated from the integrated power MOSFETs.

To avoid any damage to the device when reaching high temperature, the PM8903A implements a thermal shutdown feature: when the junction temperature reaches 140  $^{\circ}$ C the device turns off both MOSFETs.

When the junction temperature drops to 100  $^{\circ}$ C, the device restarts with a new soft-start sequence.

## 5.6 Synchronization

Synchronization of two PM8903As is enabled simply connecting the SYNCH pins of the two devices together. No synchronization is implemented if the SYNCH pin is left floating.

When synchronization is enabled, the first device must be configured as a master and the second device must be configured as a slave. Connect a resistor between the PSKIP/MS pin and ground, and select the resistor value according to *Table 7*, to program the IC to be master or slave.

PM8903A Device description

#### Caution:

Do not connect together the synchronization pin of two master devices in order to avoid any damage to the ICs.

When two PM8903As are synchronized together they act as follows:

#### Master mode

The SYNCH pin is configured as clock output. The device provides, on the SYNCH pin, its internal switching clock information with a 180  $^{\circ}$  time shifting.

#### Slave mode

The SYNCH pin is configured as clock input. The device uses the clock information received on the SYNCH pin to synchronize its internal switching clock.

## 5.7 Pulse-skipping

The PM8903A implements an ST proprietary adaptive pulse-skipping algorithm which requires no configuration by the user and is independent from application setup and parasites.

The algorithm allows to strongly increase the overall system efficiency skipping some switching cycles (so reducing the equivalent switching frequency of the converter) when the load current is low.

In many applications, MLCCs (multi layer ceramic capacitors) are used as the input or output filter, or both. MLCCs can produce audible noise if the switching frequency is in the human hearing range. To avoid audible noise, the PM8903A pulse-skipping algorithm limits the minimum equivalent switching frequency above the audio band.

Pulse-skipping mode is enabled connecting a resistor between the PSKIP/MS pin and ground, and selects the resistor value according to *Table 7*.

## 5.8 Multifunction pin PSKIP/MS

With this pin it is possible to:

- Enable/disable the pulse-skipping management
- Assign to the IC master or slave status
- Select the switching frequency.

Connect a resistor ( $R_{PM}$ ) between the PSKIP/MS pin and GND in order to set the IC functionality according to *Table 7*.

Table 7. PSKIP/MS pin configuration

| R <sub>PM</sub>                  | Pulse-skipping | Synch mode | Switching frequency |
|----------------------------------|----------------|------------|---------------------|
| 0 Ω                              | Disabled       | Slave      | 1.1 MHz             |
| 24 kΩ                            | Enabled        | Slave      | 1.1 MHz             |
| 56 kΩ                            | Disabled       | Slave      | 0.8 MHz             |
| 110 kΩ                           | Disabled       | Master     | 1.0 MHz             |
| 180 kΩ                           | Enabled        | Master     | 1.1 MHz             |
| 240 k $\Omega$ (or pin floating) | Disabled       | Master     | 1.1 MHz             |

#### **Application information** 6

#### 6.1 Compensation network

The PM8903A implements a voltage mode control loop (see Figure 11). The output voltage is regulated to the internal reference (offset resistor between FB node and GND can be neglected in control loop calculation).

Error amplifier output is compared with the oscillator sawtooth waveform to provide the PWM signal to the driver section. The PWM signal is then transferred to the switching node with V<sub>IN</sub> amplitude. This waveform is filtered by the output filter.

The converter transfer function is the small signal transfer function between the output of the EA and  $V_{OUT}$ . This function has a double pole at frequency  $F_{LC}$  depending on the L-C output filter and a zero at F<sub>ESR</sub> depending on the output capacitor ESR. The DC gain of the modulator is simply the input voltage V<sub>IN</sub> divided by the peak-to-peak oscillator voltage  $\Delta V_{OSC}$ .

Figure 11. PM8903A control loop Modulator DRIVER HS  $V_{OUT}$ **PHASE** DRIVER ESR **Output Filter** C<sub>OUT</sub>  $o^{V_{REF}}$ ERROR AMPLIFIER  $R_{FB}$  $R_S$ ΠRos

The compensation network closes the loop joining  $V_{\mbox{\scriptsize OUT}}$  and EA output with a transfer function ideally equal to -Z<sub>F</sub>/Z<sub>FB</sub>.

The compensation goal is to close the control loop assuring high DC regulation accuracy, good dynamic performance, and stability. To achieve this, the overall loop needs high DC gain, high bandwidth and good phase margin.

High DC gain is achieved giving an integrator shape to the compensation network transfer function. Loop bandwidth (F<sub>0dB</sub>) can be fixed choosing the right R<sub>F</sub>/R<sub>FB</sub> ratio, however, for

18/33 Doc ID 024147 Rev 1 stability, it should not exceed  $F_{SW}/2\pi$ . To achieve a good phase margin, the control loop gain must cross the 0 dB axis with -20 dB/decade slope.

For example, Figure 12 shows an asymptotic bode plot of a type III compensation.





The open loop converter singularities are:

$$F_{LC} = \frac{1}{2\pi \sqrt{L \cdot C_{OUT}}}$$

$$\mathsf{F}_{\mathsf{ESR}} = \frac{1}{2\pi \cdot \mathsf{C}_{\mathsf{OUT}} \cdot \mathsf{ESR}}$$

The compensation network singularity frequencies are:

$$\begin{aligned} F_{Z1} &= \frac{1}{2\pi \cdot R_F \cdot C_F} \\ F_{Z2} &= \frac{1}{2\pi \cdot (R_{FB} + R_S) \cdot C_S} \\ F_{P1} &= \frac{1}{2\pi \cdot R_F \cdot \left(\frac{C_F \cdot C_P}{C_F + C_P}\right)} \end{aligned}$$

$$\mathsf{F}_{\mathsf{P}2} = \frac{1}{2\pi \cdot \mathsf{R}_{\mathsf{S}} \cdot \mathsf{C}_{\mathsf{S}}}$$

The following suggestions may be followed in order to place the poles and zeroes of the compensation network.

- Select a value for  $R_{FB}$  in the range of some  $k\Omega$
- Select R<sub>F</sub> in order to obtain the desired closed loop regulator bandwidth according to the approximate formula:

$$\mathsf{R}_\mathsf{F} = \frac{\mathsf{F}_\mathsf{0dB}}{\mathsf{F}_\mathsf{LC}} \cdot \frac{\Delta \mathsf{V}_\mathsf{OSC}}{\mathsf{V}_\mathsf{IN\_MAX}} \cdot \mathsf{R}_\mathsf{FB}$$

Select C<sub>F</sub> in order to place F<sub>Z1</sub> below F<sub>LC</sub> (typically 0.1\*F<sub>LC</sub>):

$$C_{F} = \frac{1}{2\pi \cdot R_{F} \cdot 0.1 \cdot F_{LC}}$$

Select C<sub>P</sub> in order to place F<sub>P1</sub> at 0.5\*F<sub>SW</sub>:

$$C_{P} = \frac{1}{\pi \cdot R_{F} \cdot F_{SW}}$$

 Select C<sub>S</sub> and R<sub>S</sub> in order to place F<sub>Z2</sub> at F<sub>LC</sub> and F<sub>P2</sub> at half of the switching frequency:

$$C_{S} = \frac{1}{2\pi \cdot R_{FB} \cdot F_{LC}}$$

$$\mathsf{R}_\mathsf{S} = \frac{1}{\pi \cdot \mathsf{C}_\mathsf{S} \cdot \mathsf{F}_\mathsf{SW}}$$

- Check that compensation network gain is lower than open loop EA gain before F<sub>0dB</sub>
- Check phase margin obtained (it should be greater than 45°)
- Repeat the whole procedure if necessary.

## 6.2 Output voltage setting

The PM8903A integrates a 0.6 V internal reference ( $V_{REF}$ ), with a total accuracy of  $\pm 1\%$  over line, load, and temperature variations (excluding external resistor divider tolerance, when present).

The output voltage can be easily programmed connecting ROS and RFB resistors as follows (see also *Figure 1 on page 4*).

- Connect pin FB to V<sub>OUT</sub> through R<sub>FB</sub> resistor
- Connect pin FB to GND through R<sub>OS</sub> resistor.

Usually, the R<sub>FB</sub> resistor is selected in order to obtain the desired closed loop regulator bandwidth (see *Section 6.1* for details) and it is not changed when setting the output voltage.

Therefore, the output voltage setting is easily achieved using the following formula to select the value of the  $R_{OS}$  resistor:

$$R_{OS} = R_{FB} \cdot \frac{V_{REF}}{V_{OUT} - V_{REF}}$$

### 6.3 Inductor design

The inductance value is defined by a compromise between the dynamic response time, the efficiency, the cost, and the size. The inductor must be calculated to maintain the ripple current ( $\Delta I_L$ ) between 20% and 30% of the maximum output current (typ.). The inductance value can be calculated with the following relationship:

$$L = \frac{V_{IN} - V_{OUT}}{F_{SW} \cdot \Delta I_{L}} \cdot \frac{V_{OUT}}{V_{IN}}$$

where  $F_{SW}$  is the switching frequency,  $V_{IN}$  is the input voltage, and  $V_{OUT}$  is the output voltage.

Increasing the value of the inductance reduces the current ripple but, at the same time, increases the converter response time to a dynamic load change. The response time is the time required by the inductor to change its current from the initial to the final value. Until the inductor finishes its charging time, the output current is supplied by the output capacitors. Minimizing the response time can minimize the output capacitance required. If the compensation network is well designed, during a load variation the device is able to set a duty cycle value very different (0% or 100%) from the steady-state one. When this condition is reached, the response time is limited by the time required to change the inductor current.

## 6.4 Output capacitors

The output capacitors are basic components to define the ripple voltage across the output and for the fast transient response of the power supply. They depend on the output voltage ripple requirements, as well as any output voltage deviation requirement during a load transient

During steady-state conditions, the output voltage ripple is influenced by both the ESR and the capacitive value of the output capacitors as follows:

$$\Delta V_{OUT\_ESR} = \Delta I_L \cdot ESR$$

$$\Delta V_{OUT\_C} = \Delta I_L \cdot \frac{1}{8 \cdot C_{OUT} \cdot F_{SW}}$$

where  $\Delta I_L$  is the inductor current ripple. In particular, the expression that defines  $\Delta V_{OUT\_C}$  takes into consideration the output capacitor charge and discharge as a consequence of the inductor current ripple.

During a load variation, the output capacitor supplies the current to the load or absorbs the current stored in the inductor until the converter reacts. In fact, even if the controller immediately recognizes the load transient and sets the duty cycle at 100% or 0%, the current slope is limited by the inductor value. The output voltage has a drop that, also in this case, depends on the ESR and capacitive charge/discharge as follows:

$$\Delta V_{OUT ESR} = \Delta I_{OUT} \cdot ESR$$

$$\Delta V_{OUT\_C} = \Delta I_{OUT} \cdot \frac{L \cdot \Delta I_{OUT}}{2 \cdot C_{OUT} \cdot \Delta V_L}$$

where  $\Delta V_L$  is the voltage applied to the inductor during the transient response (  $D_{MAX} \cdot V_{IN} - V_{OUT}$  for the load appliance or  $V_{OUT}$  for the load removal).

MLCC capacitors have typically low ESR to minimize the ripple but also have low capacitance that does not minimize the voltage deviation during dynamic load variations.

Electrolytic capacitors have a large capacitance to minimize voltage deviation during load transients while they do not show the same ESR values as the MLCC, resulting then in higher ripple voltages.

A mix between an electrolytic and MLCC capacitor can be used to minimize ripple as well as reducing voltage deviation in dynamic mode.

The high bandwidth error amplifier of the PM8903A and external compensation enables a wide range of output filter configurations (including all MLCC solutions) and fast transient response.

### 6.5 Input capacitors

The input capacitor bank is designed considering, mainly, the input RMS current that depends on the output deliverable current (I<sub>OUT</sub>) and the duty-cycle (D) for the regulation as follows:

$$I_{rms} = I_{OUT} \cdot \sqrt{D \cdot (1 - D)}$$

The equation reaches its maximum value,  $I_{OUT}/2$ , with D = 0.5. The losses depend on the input capacitor ESR and, in the worst case, are:

$$P = ESR \cdot (I_{OUT}/2)^2$$

### 7 PM8903A demonstration board

The PM8903A demonstration board realizes, in a four-layer PCB, a high efficiency synchronous step-down monolithic switching converter capable of delivering up to 3 A continuous output current.

The demonstration board shows the operation of the device in a general purpose application. Two devices are present on the demonstration board and connected through the SYNCH pin, also allowing the testing of the synchronization capability of the PM8903A. The two devices are synchronized to each other with 180° phase shift switching interleaving, reducing RMS current absorption from the input filter and preventing beating frequency noise, therefore allowing a reduction in the size and cost of the input filter.



Figure 13. PM8903A demonstration board

The input voltage (VIN) can range from 2.8 V to 6 V and the supply voltage (VCC) can range from 2.9 V to 5.5 V.

The output voltage is programmed to be 1.5 V but can be easily programmed, changing a single resistor, from 0.6 V to almost  $V_{IN}$  with a total accuracy better than  $\pm 1\%$  over line, load and temperature.

A simple resistor connected from the PSKIP / MS pin to ground enables / disables pulse-skipping technology and assigns, to the IC, master or slave status.

The dedicated dip switch SW1 allows the enabling / disabling of each device and offers easy control on the power sequencing or to reset latched protection. Forcing EN low, the device enters a shutdown state and absorbs a total quiescent current from VCC and VIN less than  $15 \, \mu A$ .

## 7.1 Detailed demonstration board description

This section describes:

- Demonstration board schematics, see Figure 14
- Demonstration board layout, see Figure 15
- Demonstration board BOM (bill of materials), see *Table 8*.

Furthermore, the following sub-sections detail how to configure and use the standard demonstration board.



Figure 14. PM8903A demonstration board schematic