

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









#### www.sii-ic.com

# 2-WIRE REAL-TIME CLOCK

© SII Semiconductor Corporation, 2014-2016

Rev.2.1 oz

The S-35391A is a CMOS 2-wire real-time clock IC which operates with the very low current consumption in the wide range of operation voltage. The operation voltage is 1.3 V to 5.5 V so that the S-35391A can be used for various power supplies from main supply to backup battery. Due to the 0.25  $\mu$ A current consumption and wide range of power supply voltage at time keeping, the S-35391A makes the battery life longer. In the system which operates with a backup battery, the included free registers can be used as the function for user's backup memory. Users always can take back the information in the registers which is stored before power-off the main power supply, after the voltage is restored.

The S-35391A has the function to correct advance / delay of the clock data speed, in the wide range, which is caused by the crystal oscillation circuit's frequency deviation. Correcting according to the temperature change by combining this function and a temperature sensor, it is possible to make a high precise clock function which is not affected by the ambient temperature.

#### **■** Features

Low current consumption:

 $0.25 \mu A \text{ typ.} (V_{DD} = 3.0 \text{ V}, \text{ Ta} = +25^{\circ}\text{C})$ 

• Wide range of operating voltage:

1.3 V to 5.5 V

- Built-in clock correction function
- Built-in free user register
- 2-wire (I<sup>2</sup>C-bus) CPU interface
- · Built-in alarm interrupter
- Built-in flag generator during detection of low power voltage or at power-on
- Auto calendar up to the year 2099, automatic leap year calculation function
- Built-in constant voltage circuit
- Built-in 32.768 kHz crystal oscillator (built-in C<sub>d</sub>, external C<sub>q</sub>)
- Lead-free, Sn 100%, halogen-free\*1
- \*1. Refer to "■ Product Name Structure" for details.

# Applications

- · Mobile game device
- Mobile AV device
- · Digital still camera
- · Digital video camera
- · Electronic power meter
- DVD recorder
- TV, VCR
- · Mobile phone, PHS

#### Packages

- 8-Pin SOP (JEDEC)
- SNT-8A

# **■** Block Diagram



Figure 1

#### **■ Product Name Structure**

#### 1. Product name

# 1. 1 8-Pin SOP (JEDEC)



\*1. Refer to the tape drawing.

#### 1.2 SNT-8A



\*1. Refer to the tape drawing.

#### 2. Packages

Table 1 Package Drawing Codes

| Packa             | age Name               | Dimension    | Tape         | Reel         | Land         |
|-------------------|------------------------|--------------|--------------|--------------|--------------|
| 0 Dia COD (JEDEO) | Environmental code = G | FJ008-A-P-SD | FJ008-D-C-SD | FJ008-D-R-SD | _            |
| 8-Pin SOP (JEDEC) | Environmental code = U | FJ008-A-P-SD | FJ008-D-C-SD | FJ008-D-R-S1 | _            |
| SNT-8A            |                        | PH008-A-P-SD | PH008-A-C-SD | PH008-A-R-SD | PH008-A-L-SD |

# **■** Pin Configuration

# 1. 8-Pin SOP (JEDEC)



Figure 2 S-35391A-J8T1x

# 2. SNT-8A



Figure 3 S-35391A-I8T1U

# Table 2 List of Pins

| Pin No | Symbol | Description                       | I/O            | Configuration                                                       |
|--------|--------|-----------------------------------|----------------|---------------------------------------------------------------------|
| 1      | ĪNT1   | Output pin for interrupt signal 1 | Output         | Nch open-drain output (no protective diode at VDD)                  |
| 2      | XOUT   | Connection pins                   |                |                                                                     |
| 3      | XIN    | for crystal oscillator            | _              | _                                                                   |
| 4      | VSS    | GND pin                           | 1              | -                                                                   |
| 5      | ĪNT2   | Output pin for interrupt signal 2 | Output         | Nch open-drain output (no protective diode at VDD)                  |
| 6      | SCL    | Input pin for serial clock        | Input          | CMOS input (no protective diode at VDD)                             |
| 7      | SDA    | I/O pin for serial data           | Bi-directional | Nch open-drain output<br>(no protective diode at VDD)<br>CMOS input |
| 8      | VDD    | Pin for positive power supply     | _              | <del>-</del>                                                        |

# Remark 1. x: G or U

2. Please select products of environmental code = U for Sn 100%, halogen-free products.

#### **■ Pin Functions**

#### 1. SDA (I/O for serial data) pin

This is a data input / output pin of I<sup>2</sup>C-bus interface. This pin inputs / outputs data by synchronizing with a clock pulse from the SCL pin. This pin has CMOS input and Nch open drain output. Generally in use, pull up this pin to the VDD potential via a resistor, and connect it to any other device having open drain or open collector output with wired-OR connection.

### 2. SCL (input for serial clock) pin

This pin is to input a clock pulse for  $I^2C$ -bus interface. The SDA pin inputs / outputs data by synchronizing with the clock pulse.

#### 3. XIN, XOUT (crystal oscillator connect) pins

Connect a crystal oscillator between XIN and XOUT.

### 4. INT1 (output for interrupt signal 1) pin

This pin outputs a signal of interrupt, or a clock pulse. By using the status register 2, users can select either of; alarm 1 interrupt, output of user-set frequency, minute-periodical interrupt 1, minute-periodical interrupt 2, or 32.768 kHz output. This pin has Nch open drain output.

#### 5. INT2 (output for interrupt signal 2) pin

This pin outputs a signal of interrupt, or a clock pulse. By using the status register 2, users can select either of; alarm 2 interrupt, output of user-set frequency, or minute-periodical interrupt 1. This pin has Nch open drain output.

#### 6. VDD (positive power supply) pin

Connect this VDD pin with a positive power supply. Regarding the values of voltage to be applied, refer to **"Example Recommended Operation Conditions"**.

#### 7. VSS pin

Connect this VSS pin to GND.

# **■** Equivalent Circuits of Pins



Figure 4 SDA Pin

Figure 5 SCL Pin



Figure 6 INT1 Pin, INT2 Pin

# ■ Absolute Maximum Ratings

Table 3

| Item                            | Symbol           | Applied Pin     | Absolute Maximum Rating                  | Unit |
|---------------------------------|------------------|-----------------|------------------------------------------|------|
| Power supply voltage            | $V_{DD}$         | _               | $V_{\rm SS}$ – 0.3 to $V_{\rm SS}$ + 6.5 | V    |
| Input voltage                   | V <sub>IN</sub>  | SCL, SDA        | $V_{SS} - 0.3$ to $V_{SS} + 6.5$         | V    |
| Output voltage                  | V <sub>OUT</sub> | SDA, INT1, INT2 | $V_{SS} - 0.3$ to $V_{SS} + 6.5$         | V    |
| Operating ambient temperature*1 | T <sub>opr</sub> | -               | -40 to +85                               | °C   |
| Storage temperature             | T <sub>stg</sub> | _               | −55 to +125                              | °C   |

<sup>\*1.</sup> Conditions with no condensation or frost. Condensation or frost causes short-circuiting between pins, resulting in a malfunction.

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

# **■** Recommended Operation Conditions

Table 4

 $(V_{SS} = 0 V)$ 

| Item                                    | Symbol           | Condition           | Min.                    | Тур. | Max. | Unit |
|-----------------------------------------|------------------|---------------------|-------------------------|------|------|------|
| Power supply voltage*1                  | $V_{DD}$         | Ta = -40°C to +85°C | 1.3                     | 3.0  | 5.5  | V    |
| Time keeping power supply voltage*2     | V <sub>DDT</sub> | Ta = -40°C to +85°C | V <sub>DET</sub> – 0.15 | _    | 5.5  | V    |
| Crystal oscillator C <sub>L</sub> value | C <sub>L</sub>   | _                   | _                       | 6    | 7    | pF   |

<sup>\*1.</sup> The power supply voltage that allows communication under the conditions shown in Table 9 of "■ AC Electrical Characteristics".

#### ■ Oscillation Characteristics

Table 5

(Ta = +25°C,  $V_{DD}$  = 3.0 V,  $V_{SS}$  = 0 V, VT-200 crystal oscillator ( $C_L$  = 6 pF, 32.768 kHz) manufactured by Seiko Instruments Inc.)

| Item                             | Symbol                                                 | Condition                        | Min. | Тур. | Max. | Unit  |
|----------------------------------|--------------------------------------------------------|----------------------------------|------|------|------|-------|
| Oscillation start voltage        | $V_{STA}$                                              | Within 10 seconds                | 1.1  | I    | 5.5  | V     |
| Oscillation start time           | t <sub>STA</sub>                                       | _                                | _    | 1    | 1    | S     |
| IC-to-IC frequency deviation*1   | δΙC                                                    | -                                | -10  | ı    | +10  | ppm   |
| Frequency voltage deviation      | δV                                                     | V <sub>DD</sub> = 1.3 V to 5.5 V |      | ı    | +3   | ppm/V |
| External capacitance             | External capacitance C <sub>q</sub> Applied to XIN pin |                                  | _    | 1    | 9.1  | pF    |
| Internal oscillation capacitance | C <sub>d</sub>                                         | Applied to XOUT pin              | _    | 8    | -    | pF    |

<sup>\*1.</sup> Reference value

<sup>\*2.</sup> The power supply voltage that allows time keeping. For the relationship with V<sub>DET</sub> (low power supply voltage detection voltage), refer to "■ Characteristics (Typical Data)".

# **■ DC Electrical Characteristics**

Table 6 DC Characteristics ( $V_{DD} = 3.0 \text{ V}$ )

 $(Ta = -40^{\circ}C \text{ to } +85^{\circ}C, V_{SS} = 0 \text{ V}, VT-200 \text{ crystal oscillator } (C_L = 6 \text{ pF}, 32.768 \text{ kHz}, C_q = 9.1 \text{ pF}) \text{ manufactured by Seiko Instruments Inc.)}$ 

| Item                                   | Symbol           | · ·                | Condition                            | Min.                | Тур. | Max.                | Unit     |
|----------------------------------------|------------------|--------------------|--------------------------------------|---------------------|------|---------------------|----------|
| Current consumption 1                  | I <sub>DD1</sub> | -                  | Out of communication                 | _                   | 0.25 | 0.93                | μΑ       |
| Current consumption 2                  | I <sub>DD2</sub> | -                  | During communication (SCL = 100 kHz) | _                   | 6    | 14                  | μΑ       |
| Input current leakage 1                | I <sub>IZH</sub> | SCL, SDA           | $V_{IN} = V_{DD}$                    | -0.5                | _    | 0.5                 | μΑ       |
| Input current leakage 2                | I <sub>IZL</sub> | SCL, SDA           | $V_{IN} = V_{SS}$                    | -0.5                | _    | 0.5                 | μΑ       |
| Output current leakage 1               | I <sub>OZH</sub> | SDA, INT1,<br>INT2 | $V_{OUT} = V_{DD}$                   | -0.5                | -    | 0.5                 | μΑ       |
| Output current leakage 2               | I <sub>OZL</sub> | SDA, INT1, INT2    | V <sub>OUT</sub> = V <sub>SS</sub>   | -0.5                | -    | 0.5                 | μΑ       |
| Input voltage 1                        | $V_{IH}$         | SCL, SDA           | 1                                    | $0.8 \times V_{DD}$ | _    | $V_{SS} + 5.5$      | >        |
| Input voltage 2                        | $V_{IL}$         | SCL, SDA           | _                                    | $V_{\text{SS}}-0.3$ | _    | $0.2 \times V_{DD}$ | ٧        |
| Output current 1                       | I <sub>OL1</sub> | INT1, INT2         | V <sub>OUT</sub> = 0.4 V             | 3                   | 5    | -                   | mA       |
| Output current 2                       | I <sub>OL2</sub> | SDA                | V <sub>OUT</sub> = 0.4 V             | 5                   | 10   | ı                   | mΑ       |
| Power supply voltage detection voltage | $V_{DET}$        | _                  | -                                    | 0.65                | 1    | 1.35                | <b>V</b> |

# Table 7 DC Characteristics ( $V_{DD} = 5.0 \text{ V}$ )

 $(Ta = -40^{\circ}C \text{ to } +85^{\circ}C, V_{SS} = 0 \text{ V}, VT-200 \text{ crystal oscillator } (C_L = 6 \text{ pF}, 32.768 \text{ kHz}, C_0 = 9.1 \text{ pF}) \text{ manufactured by Seiko Instruments Inc.)}$ 

| Item                                   | Symbol           | Applied Pin        | Condition                            | Min.                | Тур. | Max.                | Unit |
|----------------------------------------|------------------|--------------------|--------------------------------------|---------------------|------|---------------------|------|
| Current consumption 1                  | I <sub>DD1</sub> | -                  | Out of communication                 | _                   | 0.3  | 1.1                 | μΑ   |
| Current consumption 2                  | I <sub>DD2</sub> | -                  | During communication (SCL = 100 kHz) | _                   | 14   | 30                  | μА   |
| Input current leakage 1                | I <sub>IZH</sub> | SCL, SDA           | $V_{IN} = V_{DD}$                    | -0.5                | ı    | 0.5                 | μΑ   |
| Input current leakage 2                | I <sub>IZL</sub> | SCL, SDA           | $V_{IN} = V_{SS}$                    | -0.5                | ı    | 0.5                 | μΑ   |
| Output current leakage 1               | I <sub>OZH</sub> | SDA, INT1,<br>INT2 | $V_{OUT} = V_{DD}$                   | -0.5                | _    | 0.5                 | μА   |
| Output current leakage 2               | I <sub>OZL</sub> | SDA, INT1,<br>INT2 | V <sub>OUT</sub> = V <sub>SS</sub>   | -0.5                | -    | 0.5                 | μА   |
| Input voltage 1                        | V <sub>IH</sub>  | SCL, SDA           | _                                    | $0.8 \times V_{DD}$ | I    | $V_{SS} + 5.5$      | V    |
| Input voltage 2                        | VIL              | SCL, SDA           | _                                    | $V_{SS}-0.3$        | I    | $0.2 \times V_{DD}$ | V    |
| Output current 1                       | I <sub>OL1</sub> | INT1, INT2         | V <sub>OUT</sub> = 0.4 V             | 5                   | 8    | _                   | mA   |
| Output current 2 I <sub>OL2</sub> SD   |                  | SDA                | V <sub>OUT</sub> = 0.4 V             | 6                   | 13   | _                   | mA   |
| Power supply voltage detection voltage |                  | -                  | -                                    | 0.65                | 1    | 1.35                | V    |

### ■ AC Electrical Characteristics

**Table 8 Measurement Conditions** 

| Input pulse voltage          | $V_{IH} = 0.9 \times V_{DD}, V_{IL} = 0.1 \times V_{DD}$    |
|------------------------------|-------------------------------------------------------------|
| Input pulse rise / fall time | 20 ns                                                       |
| Output determination voltage | $V_{OH} = 0.5 \times V_{DD}$ , $V_{OL} = 0.5 \times V_{DD}$ |
| Output load                  | 100 pF + pull-up resistor 1 kΩ                              |



Remark The power supplies of the IC and load have the same electrical potential.

Figure 7 Output Load Circuit

Table 9 AC Electrical Characteristics

 $(Ta = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

| Itom                       | Cumbal              | V <sub>D</sub> | D*2 ≥ 1.3 | V    | $V_D$ | Unit |      |       |
|----------------------------|---------------------|----------------|-----------|------|-------|------|------|-------|
| Item                       | Symbol              | Min.           | Тур.      | Max. | Min.  | Тур. | Max. | Offic |
| SCL clock frequency        | f <sub>SCL</sub>    | 0              | _         | 100  | 0     | _    | 400  | kHz   |
| SCL clock low time         | $t_{LOW}$           | 4.7            | _         | _    | 1.3   | _    | _    | μs    |
| SCL clock high time        | t <sub>HIGH</sub>   | 4              | _         | _    | 0.6   | _    | _    | μs    |
| SDA output delay time*1    | t <sub>PD</sub>     | _              | _         | 3.5  | ı     | _    | 0.9  | μS    |
| Start condition setup time | t <sub>SU.STA</sub> | 4.7            | _         | _    | 0.6   | _    | _    | μs    |
| Start condition hold time  | t <sub>HD.STA</sub> | 4              | _         | _    | 0.6   | _    | _    | μs    |
| Data input setup time      | t <sub>SU.DAT</sub> | 250            | _         | _    | 100   | _    | _    | ns    |
| Data input hold time       | t <sub>HD.DAT</sub> | 0              | _         | _    | 0     | _    | _    | μs    |
| Stop condition setup time  | t <sub>SU.STO</sub> | 4.7            | _         | _    | 0.6   | _    | _    | μs    |
| SCL, SDA rise time         | t <sub>R</sub>      | _              | _         | 1    | _     | _    | 0.3  | μs    |
| SCL, SDA fall time         | t <sub>F</sub>      | _              | _         | 0.3  |       | _    | 0.3  | μS    |
| Bus release time           | t <sub>BUF</sub>    | 4.7            | _         | ı    | 1.3   | _    | _    | μS    |
| Noise suppression time     | tı                  | _              | _         | 100  | _     | _    | 50   | ns    |

<sup>\*1.</sup> Since the output format of the SDA pin is Nch open-drain output, SDA output delay time is determined by the values of the load resistance ( $R_L$ ) and load capacity ( $C_L$ ) outside the IC. Therefore, use this value only as a reference value. Regarding the power supply voltage, refer to " $\blacksquare$  Recommended Operation Conditions".



Figure 8 Bus Timing

# ■ Configuration of Data Communication

#### 1. Data communication

For data communication, the master device in the system generates a start condition for the S-35391A. Next, the master device transmits 4-bit device code "1011", 3-bit command and 1-bit read / write command to the SDA line. After that, output or input is performed from B7 of data. If data I/O has been completed, finish communication by inputting a stop condition to the S-35391A. The master device generates an acknowledgment signal for every 1-byte. Regarding details, refer to "

Serial Interface".



Figure 9 Data Communication

# 2. Configuration of command

8 types of command are available for the S-35391A. The S-35391A reads / writes the various registers by inputting these codes and commands. The S-35391A does not perform any operation with any codes and commands other than those below.

Table 10 List of Commands

| Device |     |    |     | Command                                                                                        |                       |                                                                                                |                | Da                | ıta               |                             |                       |                      |                                 |                      |  |
|--------|-----|----|-----|------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------|----------------|-------------------|-------------------|-----------------------------|-----------------------|----------------------|---------------------------------|----------------------|--|
| Code   | C2  | C1 | C0  | Description                                                                                    | B7                    | B6                                                                                             | B5             | B4                | В3                | B2                          | B1                    | В0                   |                                 |                      |  |
|        | 0   | 0  | 0   | Status register 1 access                                                                       | RESET*1               | <u></u>                                                                                        | SC0*2          | SC1 <sup>*2</sup> | INT1*3            | INT2*3                      | BLD*4                 | POC*4                |                                 |                      |  |
|        | 0   | 0  | 1   | Status register 2 access                                                                       | INT1FE                | INT1ME                                                                                         | INT1AE         | 32kE              | INT2FE            | INT2ME                      | INT2AE                | TEST*5               |                                 |                      |  |
|        |     |    |     |                                                                                                | Y1<br>M1              | Y2<br>M2                                                                                       | Y4<br>M4       | Y8<br>M8          | Y10<br>M10        | Y20<br>_*6                  | Y40<br>_*6            | Y80<br>_*6           |                                 |                      |  |
|        | 0   | 1  | 0   | Real-time data 1 access                                                                        | D1<br>W1              | D2<br>W2                                                                                       | D4<br>W4       | D8<br>_*6         | D10<br>_*6        | D20<br>_*6                  | _*6<br>_*6            | _*6<br>_*6           |                                 |                      |  |
|        |     | •  | J   | (year data to)                                                                                 | H1<br>m1              | H2<br>m2                                                                                       | H4<br>m4       | H8<br>m8          | H10<br>m10        | H20<br>m20                  | AM / PM<br>m40        | _*6<br>_*6           |                                 |                      |  |
|        |     |    |     |                                                                                                | s1                    | s2                                                                                             | s4             | s8                | s10               | s20                         | s40                   | _*6                  |                                 |                      |  |
|        | 0   | 1  | 1   | Real-time data 2 access (hour data to)                                                         | H1<br>m1<br>s1        | H2<br>m2<br>s2                                                                                 | H4<br>m4<br>s4 | H8<br>m8<br>s8    | H10<br>m10<br>s10 | H20<br>m20<br>s20           | AM / PM<br>m40<br>s40 | -*6<br>-*6<br>-*6    |                                 |                      |  |
| 1011   | 1   | 0  | 0   | INT1 register access (alarm time 1: week / hour / minute) (INT1AE = 1, INT1ME = 0, INT1FE = 0) | W1<br>H1<br>m1        | W2<br>H2<br>m2                                                                                 | W4<br>H4<br>m4 | _*6<br>H8<br>m8   | _*6<br>H10<br>m10 | _*6<br>H20<br>m20           | _*6<br>AM / PM<br>m40 | A1WE<br>A1HE<br>A1mE |                                 |                      |  |
|        |     |    |     | INT1 register access<br>(output of user-set frequency)<br>(INT1ME = 0, INT1FE = 1)             | 1 Hz                  | 2 Hz                                                                                           | 4 Hz           | 8 Hz              | 16 Hz             | SC2*2                       | SC3 <sup>*2</sup>     | SC4*2                |                                 |                      |  |
|        | 1 0 | 0  | 0 1 | 0 1                                                                                            | INT2<br>(alar<br>(INT | INT2 register access (alarm time 2: week / hour / minute) (INT2AE = 1, INT2ME = 0, INT2FE = 0) | W1<br>H1<br>m1 | W2<br>H2<br>m2    | W4<br>H4<br>m4    | -* <sup>6</sup><br>H8<br>m8 | _*6<br>H10<br>m10     | _*6<br>H20<br>m20    | <sup>*6</sup><br>AM / PM<br>m40 | A2WE<br>A2HE<br>A2mE |  |
|        |     |    |     |                                                                                                |                       | INT2 register access<br>(output of user-set frequency)<br>(INT2ME = 0, INT2FE = 1)             | 1 Hz           | 2 Hz              | 4 Hz              | 8 Hz                        | 16 Hz                 | SC5*2                | SC6 <sup>*2</sup>               | SC7*2                |  |
|        | 1   | 1  | 0   | Clock correction register access                                                               | V0                    | V1                                                                                             | V2             | V3                | V4                | V5                          | V6                    | V7                   |                                 |                      |  |
|        | 1   | 1  | 1   | Free register access                                                                           | F0                    | F1                                                                                             | F2             | F3                | F4                | F5                          | F6                    | F7                   |                                 |                      |  |

<sup>\*1.</sup> Write-only flag. The S-35391A initializes by writing "1" in this register.

<sup>\*2.</sup> Scratch bit. This is a register which is available for read / write operations and can be used by users freely.

**<sup>\*3.</sup>** Read-only flag. Valid only when using the alarm function. When the alarm time matches, this flag is set to "1", and it is cleared to "0" when reading.

<sup>\*4.</sup> Read-only flag. "POC" is set to "1" when power is applied. It is cleared to "0" when reading. Regarding "BLD", refer to "■ Low Power Supply Voltage Detection Circuit".

<sup>\*5.</sup> Test bit for SII Semiconductor Corporation. Be sure to set to "0" in use.

**<sup>\*6.</sup>** No effect when writing. It is "0" when reading.

# ■ Configuration of Registers

#### 1. Real-time data register

The real-time data register is a 7-byte register that stores the data of year, month, day, day of the week, hour, minute, and second in the BCD code. To write / read real-time data 1 access, transmit / receive the data of year in B7, month, day, day of the week, hour, minute, second in B0, in 7-byte. When you skip the procedure to access the data of year, month, day, day of the week, read / write real-time data 2 accesses. In this case, transmit / receive the data of hour in B7, minute, second in B0, in 3-byte.

The S-35391A transfers a set of data of time to the real-time data register when it recognizes a reading instruction. Therefore, the S-35391A keeps precise time even if time-carry occurs during the reading operation of the real-time data register.



Figure 10 Real-Time Data Register

#### Year data (00 to 99): Y1, Y2, Y4, Y8, Y10, Y20, Y40, Y80

Sets the lower two digits of the Western calendar year (00 to 99) and links together with the auto calendar function until 2099.

Example: 2053 (Y1, Y2, Y4, Y8, Y10, Y20, Y40, Y80) = (1, 1, 0, 0, 1, 0, 1, 0)

#### Month data (01 to 12): M1, M2, M4, M8, M10

Example: December (M1, M2, M4, M8, M10, 0, 0, 0) = (0, 1, 0, 0, 1, 0, 0, 0)

#### Day data (01 to 31): D1, D2, D4, D8, D10, D20

The count value is automatically changed by the auto calendar function.

1 to 31: Jan., Mar., May, July, Aug., Oct., Dec., 1 to 30: April, June, Sep., Nov.

1 to 29: Feb. (leap year), 1 to 28: Feb. (non-leap year)

Example: 29 (D1, D2, D4, D8, D10, D20, 0, 0) = (1, 0, 0, 1, 0, 1, 0, 0)

# Day of the week data (00 to 06): W1, W2, W4

A septenary up counter. Day of the week is counted in the order of 00, 01, 02, ..., 06, and 00. Set up day of the week and the count value.

# Hour data (00 to 23 or 00 to 11): H1, H2, H4, H8, H10, H20, AM / PM

In 12-hour mode, write 0; AM, 1; PM in the AM / PM bit. In 24-hour mode, users can write either 0 or 1. 0 is read when the hour data is from 00 to 11, and 1 is read when from 12 to 23.

```
Example (12-hour mode): 11 p.m. (H1, H2, H4, H8, H10, H20, \overline{AM}/PM, 0) = (1, 0, 0, 0, 1, 0, 1, 0)

Example (24-hour mode): 22 (H1, H2, H4, H8, H10, H20, \overline{AM}/PM, 0) = (0, 1, 0, 0, 0, 1, 1, 0)
```

#### Minute data (00 to 59): m1, m2, m4, m8, m10, m20, m40

```
Example: 32 minutes (m1, m2, m4, m8, m10, m20, m40, 0) = (0, 1, 0, 0, 1, 1, 0, 0)
Example: 55 minutes (m1, m2, m4, m8, m10, m20, m40, 0) = (1, 0, 1, 0, 1, 0, 1, 0)
```

#### Second data (00 to 59): s1, s2, s4, s8, s10, s20, s40

Example: 19 seconds (s1, s2, s4, s8, s10, s20, s40, 0) = (1, 0, 0, 1, 1, 0, 0, 0)

#### 2. Status register 1

Status register 1 is a 1-byte register that is used to display and set various modes. The bit configuration is shown below.



Figure 11 Status Register 1

#### **B0: POC**

This flag is used to confirm whether the power is on. The power-on detection circuit operates at power-on and B0 is set to "1". This flag is read-only. Once it is read, it is automatically set to "0". When this flag is "1", be sure to initialize. Regarding the operation after power-on, refer to "

Power-on Detection Circuit and Register Status".

#### B1: BLD

This flag is set to "1" when the power supply voltage decreases to the level of detection voltage  $(V_{DET})$  or less. Users can detect a drop in the power supply voltage. Once this flag is set to "1", it is not set to "0" again even if the power supply increases to the level of detection voltage  $(V_{DET})$  or more. This flag is read-only. When this flag is "1", be sure to initialize. Regarding the operation of the power supply voltage detection circuit, refer to " $\blacksquare$  Low Power Supply Voltage Detection Circuit".

#### B2: INT2, B3: INT1

This flag indicates the time set by alarm and when the time has reached it. This flag is set to "1" when the time that users set by using the alarm interrupt function has come. The INT1 flag at alarm 1 interrupt mode and the INT2 flag at alarm 2 interrupt mode are set to "1". Set "0" in INT1AE (B5 in the status register 2) or in INT2AE (B1 in the status register 2) after reading "1" in the INT1 flag or in the INT2 flag. This flag is read-only. Once this flag is read, it is set to "0" automatically.

#### B4: SC1, B5: SC0

These flags are SRAM type registers, they are 2 bits as a whole, can be freely set by users.

# B6: $\overline{12}/24$

This flag is used to set 12-hour or 24-hour mode. Set the flag ahead of write operation of the real-time data register in case of 24-hour mode.

0: 12-hour mode

1: 24-hour mode

#### **B7: RESET**

The internal IC is initialized by setting this bit to "1". This bit is write-only. It is always "0" when reading. When applying the power supply voltage to the IC, be sure to write "1" to this bit to initialize the circuit. Regarding each status of registers after initialization, refer to "**Register Status After Initialization**".

#### 3. Status register 2

Status register 2 is a 1-byte register that is used to display and set various modes. The bit configuration is shown below.



Figure 12 Status Register 2

#### **B0: TEST**

This is a test flag for SII Semiconductor Corporation. Be sure to set this flag to "0" in use. If this flag is set to "1", be sure to initialize to set "0".

#### B1: INT2AE, B2: INT2ME, B3: INT2FE

These bits are used to select the output mode for the  $\overline{\text{INT2}}$  pin. **Table 11** shows how to select the mode. To use an alarm 2 interrupt, set alarm interrupt mode, then access the INT2 register.

Table 11 Output Modes for INT2 Pin

| INT2AE | INT2ME | INT2FE | INT2 Pin Output Mode                     |  |  |  |
|--------|--------|--------|------------------------------------------|--|--|--|
| 0      | 0      | 0      | No interrupt                             |  |  |  |
| _*1    | 0      | 1      | Output of user-set frequency             |  |  |  |
| _*1    | 1      | 0      | Per-minute edge interrupt                |  |  |  |
| _*1    | 1      | 1      | Minute-periodical interrupt 1 (50% duty) |  |  |  |
| 1      | 0      | 0      | Alarm 2 interrupt                        |  |  |  |

<sup>\*1.</sup> Don't care (both of 0 and 1 are acceptable).

# B4: 32kE, B5: INT1AE, B6: INT1ME, B7: INT1FE

These bits are used to select the output mode for the  $\overline{\text{INT1}}$  pin. **Table 12** shows how to select the mode. To use alarm 1 interrupt, access the INT1 register after setting the alarm interrupt mode.

Table 12 Output Modes for INT1 Pin

| 32kE | INT1AE | INT1ME | INT1FE | INT1 Pin Output Mode                     |  |  |
|------|--------|--------|--------|------------------------------------------|--|--|
| 0    | 0      | 0      | 0      | No interrupt                             |  |  |
| 0    | _*1    | 0      | 1      | Output of user-set frequency             |  |  |
| 0    | _*1    | 1      | 0      | Per-minute edge interrupt                |  |  |
| 0    | 0      | 1      | 1      | Minute-periodical interrupt 1 (50% duty) |  |  |
| 0    | 1      | 0      | 0      | Alarm 1 interrupt                        |  |  |
| 0    | 1      | 1      | 1      | Minute-periodical interrupt 2            |  |  |
| 1    | _*1    | _*1    | _*1    | 32.768 kHz output                        |  |  |

<sup>\*1.</sup> Don't care (both of 0 and 1 are acceptable).

#### 4. INT1 register and INT2 register

The INT1 and INT2 registers are to set up the output of user-set frequency, or to set up alarm interrupt. Users are able to switch the output mode by using the status register 2. If selecting to use the output mode for alarm interrupt by status register 2; these registers work as alarm-time data registers. If selecting the output of user-set frequency by status register 2; these registers work as data registers to set the frequency for clock output. From each  $\overline{\text{INT1}}$  and  $\overline{\text{INT2}}$  pin, a clock pulse and alarm interrupt are output.

#### 4. 1 Alarm interrupt

Users can set the alarm time (the data of day of the week, hour, minute) by using the INT1 and INT2 registers which are 3-byte data registers. The configuration of register is as well as the data register of day of the week, hour, minute, in the real-time data register; is expressed by the BCD code. Do not set a nonexistent day. Users are necessary to set up the alarm-time data according to the 12 / 24 hour mode that they set by using the status register 1.



Figure 13 INT1 Register and INT2 Register (Alarm-Time Data)

The INT1 register has A1WE, A1HE, A1mE at B0 in each byte. It is possible to make data valid; the data of day of the week, hour, minute which are in the corresponding byte; by setting these bits to "1". This is as well in A2WE, A2HE, A2mE in the INT2 register.

Setting example: alarm time "7:00 pm" in the INT1 register

#### (1) 12-hour mode (status register 1 B6 = 0)

Set up 7:00 PM

Data written to INT1 register

| Data Written to INT 1 register |     |     |     |     |     |          |     |    |   |
|--------------------------------|-----|-----|-----|-----|-----|----------|-----|----|---|
| Day of the week                | _*1 | _*1 | _*1 | _*1 | _*1 | _*1<br>_ | _*1 | 0  |   |
| Hour                           | 1   | 1   | 1   | 0   | 0   | 0        | 1   | 1  |   |
| Minute                         | 0   | 0   | 0   | 0   | 0   | 0        | 0   | 1  |   |
|                                | B7  |     |     |     |     |          |     | B0 | - |

\*1. Don't care (both of 0 and 1 are acceptable).

#### (2) 24-hour mode (status register 1 B6 = 1)

Set up 19:00 PM

Data written to INT1 register

| Dala Willeli lo | 1111116 | yısı <del>c</del> ı | _   | _   | _   | _   | _               |    |
|-----------------|---------|---------------------|-----|-----|-----|-----|-----------------|----|
| Day of the week | _*1     | _*1                 | _*1 | _*1 | _*1 | _*1 | _*1             | 0  |
| Hour            | 1       | 0                   | 0   | 1   | 1   | 0   | 1 <sup>*2</sup> | 1  |
| Minute          | 0       | 0                   | 0   | 0   | 0   | 0   | 0               | 1  |
|                 | B7      |                     |     |     |     |     |                 | B0 |

- \*1. Don't care (both of 0 and 1 are acceptable).
- \*2. Set up the AM / PM flag along with the time setting.

#### 4. 2 Output of user-set frequency

The INT1 and INT2 registers are 1-byte data registers to set up the output frequency. Setting each bit B7 to B3 in the register to "1", the frequency which corresponds to the bit is output in the AND-form. SC2 to SC4 in the INT1 register, and SC5 to SC7 in the INT2 register are 3-bit SRAM type registers that can be freely set by users.



Figure 14 INT1 Register (Data Register for Output Frequency)



Figure 15 INT2 Register (Data Register for Output Frequency)

**Example:** B7 to B3 = 50h



Figure 16 Example of Output from INT1 and INT2 Registers (Data Register for Output Frequency)

1 Hz clock output is synchronized with second-counter of the S-35391A.



Figure 17 1 Hz Clock Output and Second-counter

# 5. Clock correction register

The clock correction register is a 1-byte register that is used to correct advance / delay of the clock. When not using this function, set this register to "00h". Regarding the register values, refer to "■ Function of Clock Correction".



Figure 18 Clock Correction Register

# 6. Free register

This free register is a 1-byte SRAM type register that can be set freely by users.



Figure 19 Free Register

# ■ Power-on Detection Circuit and Register Status

The power-on detection circuit operates by power-on the S-35391A, as a result each register is cleared; each register is set as follows.

Real-time data register: 00 (Y), 01 (M), 01 (D), 0 (day of the week), 00 (H), 00 (M), 00 (S)

Status register 1: "01h"
Status register 2: "80h"
INT1 register: "80h"
INT2 register: "00h"
Clock correction register: "00h"
Free register: "00h"

"1" is set in the POC flag (B0 in the status register 1) to indicate that power has been applied. To correct the oscillation frequency, the status register 2 goes in the mode the output of user-set frequency, so that 1 Hz clock pulse is output from the  $\overline{\text{INT}1}$  pin. When "1" is set in the POC flag, be sure to initialize. The POC flag is set to "0" due to initialization so that the output of user-set frequency mode is cleared (Refer to "

Register Status After Initialization").

For the regular operation of power-on detection circuit, as seen in **Figure 20**, the period to power-up the S-35391A is that the voltage reaches 1.3 V within 10 ms after setting the IC's power supply voltage at 0 V. When the power-on detection circuit is not working normally is; the POC flag (B0 in the status register 1) is not in "1", or 1 Hz is not output from the INT1 pin. In this case, power-on the S-35391A once again because the internal data may be in the indefinite status.

Moreover, regarding the processing right after power-on, refer to "■ Flowchart of Initialization and Example of Real-time Data Set-up".



\*1. 0 V indicates that there are no potential differences between the VDD pin and VSS pin of S-35391A.

Figure 20 How to Raise the Power Supply Voltage

# ■ Register Status After Initialization

The status of each register after initialization is as follows.

Real-time data register: 00 (Y), 01 (M), 01 (D), 0 (day of the week), 00 (H), 00 (M), 00 (S)

Status register 1: "0 B6 B5 B4 0 0 0 0 b"

(In B6, B5, B4, the data of B6, B5, B6 in the status register 1 at initialization is set.

Refer to Figure 21.)

Status register 2: "00h"
INT1 register: "00h"
INT2 register: "00h"
Clock correction register: "00h"
Free register: "00h"



Figure 21 Data of Status Register 1 at Initialization

# ■ Low Power Supply Voltage Detection Circuit

The S-35391A has a low power supply voltage detection circuit, so that users can monitor drops in the power supply voltage by reading the BLD flag (B1 in the status register 1). There is a hysteresis width of approx. 0.15 V typ. between detection voltage and release voltage (refer to "■ Characteristics (Typical Data)"). The low power supply voltage detection circuit does the sampling operation only once in one sec for 15.6 ms.

If the power supply voltage decreases to the level of detection voltage ( $V_{DET}$ ) or less, "1" is set to the BLD flag so that sampling operation stops. Once "1" is detected in the BLD flag, no sampling operation is performed even if the power supply voltage increases to the level of release voltage or more, and "1" is held in the BLD flag.

Furthermore, the S-35391A does not initialize the internal circuit even if "1" is set to the BLD flag. If the BLD flag is "1" even after the power supply voltage is recovered, the internal circuit may be in the indefinite status. In this case, be sure to initialize the circuit. Without initializing, if the next BLD flag reading is done after sampling, the BLD flag gets reset to "0". In this case, be sure to initialize although the BLD flag is in "0" because the internal circuit may be in the indefinite status.



Figure 22 Timing of Low Power Supply Voltage Detection Circuit

# ■ Circuits Power-on and Low Power Supply Voltage Detection

Figure 23 shows the changes of the POC flag and BLD flag due to V<sub>DD</sub> fluctuation.



Figure 23 POC Flag and BLD Flag

#### ■ Correction of Nonexistent Data and End-of-Month

When users write the real-time data, the S-35391A checks it. In case that the data is invalid, the S-35391A does the following procedures.

#### 1. Processing of nonexistent data

Table 13 Processing of Nonexistent Data

| Regi          | Register Normal Data |          | Nonexistent Data       | Result |  |
|---------------|----------------------|----------|------------------------|--------|--|
| Year data     |                      | 00 to 99 | XA to XF, AX to FX     | 00     |  |
| Month data    |                      | 01 to 12 | 00, 13 to 19, XA to XF | 01     |  |
| Day data      |                      | 01 to 31 | 00, 32 to 39, XA to XF | 01     |  |
| Day of the we | eek data             | 0 to 6   | 7                      | 0      |  |
| Hour data*1   | 24-hour              | 0 to 23  | 24 to 29, 3X, XA to XF | 00     |  |
|               | 12-hour              | 0 to 11  | 12 to 20, XA to XF     | 00     |  |
| Minute data   |                      | 00 to 59 | 60 to 79, XA to XF     | 00     |  |
| Second data*2 |                      | 00 to 59 | 60 to 79, XA to XF     | 00     |  |

<sup>\*1.</sup> In 12-hour mode, write the AM / PM flag (B1 in hour data in the real-time data register).

### 2. Correction of end-of-month

A nonexistent day, such as February 30 and April 31, is set to the first day of the next month.

In 24-hour mode, the  $\overline{AM}$  / PM flag in the real-time data register is omitted. However in the flag of reading, users are able to read 0; 0 to 11, 1; 12 to 23.

<sup>\*2.</sup> Processing of nonexistent data, regarding second data, is done by a carry pulse which is generated in 1 second, after writing. At this point the carry pulse is sent to the minute-counter.

# ■ INT1 Pin and INT2 Pin Output Mode

These are selectable for the output mode for  $\overline{\text{INT1}}$  and  $\overline{\text{INT2}}$  pins;

Alarm interrupt, the output of user-set frequency, per-minute edge interrupt output, minute-periodical interrupt output 1. In the INT1 pin output mode, in addition to the above modes, minute-periodical interrupt output 2 and 32.768 kHz output are also selectable.

To switch the output mode, use the status register 2. Refer to "3. Status register 2" in " Configuration of Registers". When switching the output mode, be careful of the output status of the pin. Especially, when using alarm interrupt / output of frequency, switch the output mode after setting "00h" in the INT1 / INT2 register. In 32.768 kHz output / per-minute edge interrupt output / minute-periodical interrupt output, it is unnecessary to set data in the INT1 / INT2 register for users. Refer to the followings regarding each operation of output modes.

# 1. Alarm interrupt output

Alarm interrupt output is the function to output "L" from the INT1 / INT2 pin, at the alarm time which is set by user has come. If setting the pin output to "H", turn off the alarm function by setting "0" in INT1AE / INT2AE in the status register 2. To set the alarm time, set the data of day of the week, hour and minute in the INT1 / INT2 register. Refer to "4. INT1 register and INT2 register" in "

Configuration of Registers".

#### 1. 1 Alarm setting of "W (day of the week), H (hour), m (minute)"



\*1. If users clear INT1AE / INT2AE once; "L" is not output from the INT1 / INT2 pin by setting INT1AE / INT2AE enable again, within a period when the alarm time matches real-time data.

Figure 24 Alarm Interrupt Output Timing

#### 1. 2 Alarm setting of "H (hour)"



- \*1. If users clear INT1AE / INT2AE once; "L" is not output from the INT1 / INT2 pin by setting INT1AE / INT2AE enable again, within a period when the alarm time matches real-time data.
- \*2. If turning the alarm output on by changing the program, within the period when the alarm time matches real-time data, "L" is output again from the INT1 / INT2 pin when the minute is counted up.

Figure 25 Alarm Interrupt Output Timing

# 2. Output of user-set frequency

Status register 2 setting

The output of user-set frequency is the function to output the frequency which is selected by using data, from the  $\overline{\text{INT1}}$  /  $\overline{\text{INT2}}$  pin, in the AND-form. Set up the data of frequency in the INT1 / INT2 register.

Refer to "4. INT1 register and INT2 register" in "■ Configuration of Registers".

INT1 pin output mode
 32kE = 0, INT1AE = Don't care (0 or 1), INT1ME = 0

 INT2 pin output mode
 INT2AE = Don't care (0 or 1), INT2ME = 0

 Change by program

INT1FE / INT2FE

Free-run output starts

OFF

INT1 pin / INT2 pin

Figure 26 Output Timing of User-set Frequency

#### 3. Per-minute edge interrupt output

Per-minute edge interrupt output is the function to output "L" from the  $\overline{\text{INT1}}$  /  $\overline{\text{INT2}}$  pin, when the first minute-carry processing is done, after selecting the output mode.

To set the pin output to "H", turn off the output mode of per-minute edge interrupt. In the  $\overline{\text{INT1}}$  pin output mode, input "0" in INT1ME in the status register 2. In the  $\overline{\text{INT2}}$  pin output mode, input "0" in INT2ME.

Status register 2 setting

- INT1 pin output mode 32kE = 0, INT1AE = Don't care (0 or 1), INT1FE = 0
- INT2 pin output mode
   INT2AE = Don't care (0 or 1), INT2FE = 0



\*1. Pin output is set to "H" by disabling the output mode within 7.81 ms, because the signal of this procedure is maintained for 7.81 ms. Note that pin output is set to "L" by setting enable the output mode again.

Figure 27 Timing of Per-Minute Edge Interrupt Output

### 4. Minute-periodical interrupt output 1

The minute-periodical interrupt 1 is the function to output the one-minute clock pulse (Duty 50%) from the  $\overline{\text{INT1}}$  /  $\overline{\text{INT2}}$  pin, when the first minute-carry processing is done, after selecting the output mode.



\*1. Setting the output mode disable makes the pin output "H", while the output from the INT1 / INT2 pin is in "L". Note that pin output is set to "L" by setting enable the output mode again.

Figure 28 Timing of Per-Minute Steady Interrupt Output 1

# 5. Minute-periodical interrupt output 2 (only in the INT1 pin output mode)

The output of minute-periodical interrupt 2 is the function to output "L", for 7.81 ms, from the  $\overline{\text{INT1}}$  pin, synchronizing with the first minute-carry processing after selecting the output mode. However, during reading in the real-time data register, the procedure delays at 0.5 seconds max. thus output "L" from the  $\overline{\text{INT1}}$  pin also delays at 0.5 seconds max. During writing in the real-time data register, some delay is made in the output period due to write timing and the second-data of writing.

#### (1) During normal operation



# (2) During reading operation in the real-time data register



# (3) During writing operation in the real-time data register



Figure 29 Timing of Minute-periodical Interrupt Output 2