

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# **S-89713 Series**

# MINI ANALOG SERIES LOW INPUT OFFSET VOLTAGE CMOS OPERATIONAL AMPLIFIER

www.sii-ic.com

© SII Semiconductor Corporation, 2009-2016

Rev.3.4\_00

The mini-analog series is a group of ICs that incorporate a general purpose analog circuit in a small package. The S-89713 Series is an auto-zero operation, zero-drift operational amplifier that has input and output of low input offset voltage and Rail-to-Rail\*<sup>1</sup>. The S-89713 Series is suitable for applications requiring less offset voltage. The S-89713 Series is a dual operational amplifier (with 2 circuits).

\*1. Rail-to-Rail is a trademark of Motorola, Inc.

#### **■** Features

• Low input offset voltage:  $V_{IO} = 10 \mu V \text{ max.}$  (Ta = +25°C)

• Low voltage operation:  $V_{DD} = 2.65 \text{ V}$  to 5.5 V

• Low current consumption:  $I_{DD}$  = 165  $\mu A$  typ. (Per circuit, Ta = +25°C)  $I_{DD}$  = 330  $\mu A$  typ. (2 circuits, Ta = +25°C)

• No external parts required for internal phase compensation

• Rail-to-Rail input and output

• Operation temperature range: Ta = -40°C to +85°C

• Lead-free (Sn 100%), halogen-free

## ■ Applications

- · Various sensor interfaces
- · High-accuracy current detection
- · Strain gauge amplifier
- Game
- · Various electric devices

#### ■ Packages

- TMSOP-8
- SNT-8A

# **■** Block Diagram



Figure 1

#### **■ Product Name Structure**

Users can select the package type for the S-89713 Series. Refer to "1. Product name" regarding the contents of product name, "2. Packages" regarding the package drawings and "3. Product name list" regarding the product type.

#### 1. Product name



**<sup>\*1.</sup>** Refer to the tape drawing.

#### 2. Packages

Table 1 Package Drawing Codes

| Package Name | Dimension    | Tape         | Reel         | Land         |
|--------------|--------------|--------------|--------------|--------------|
| TMSOP-8      | FM008-A-P-SD | FM008-A-C-SD | FM008-A-R-SD | _            |
| SNT-8A       | PH008-A-P-SD | PH008-A-C-SD | PH008-A-R-SD | PH008-A-L-SD |

#### 3. Product name list

Table 2

| Product Name   | Package |
|----------------|---------|
| S-89713B-K8T2U | TMSOP-8 |
| S-89713B-I8T1U | SNT-8A  |

# MINI ANALOG SERIES LOW INPUT OFFSET VOLTAGE CMOS OPERATIONAL AMPLIFIER S-89713 Series Rev.3.4\_00

# **■** Pin Configurations

### 1. TMSOP-8



Figure 2

#### Table 3

| Pin No. | Symbol | Description               |
|---------|--------|---------------------------|
| 1       | OUT1   | Output pin 1              |
| 2       | IN1(-) | Inverted input pin 1      |
| 3       | IN1(+) | Non-inverted input pin 1  |
| 4       | VSS    | GND pin                   |
| 5       | IN2(+) | Non-inverted input pin 2  |
| 6       | IN2(-) | Inverted input pin 2      |
| 7       | OUT2   | Output pin 2              |
| 8       | VDD    | Positive power supply pin |

#### 2. SNT-8A

Figure 3

#### Table 4

| Pin No. | Symbol | Description               |
|---------|--------|---------------------------|
| 1       | OUT1   | Output pin 1              |
| 2       | IN1(-) | Inverted input pin 1      |
| 3       | IN1(+) | Non-inverted input pin 1  |
| 4       | VSS    | GND pin                   |
| 5       | IN2(+) | Non-inverted input pin 2  |
| 6       | IN2(-) | Inverted input pin 2      |
| 7       | OUT2   | Output pin 2              |
| 8       | VDD    | Positive power supply pin |

# ■ Absolute Maximum Ratings

Table 5

| - 1 | _   | 0=00          |         |         |            |
|-----|-----|---------------|---------|---------|------------|
| 1   | ി വ | = +25°C unles | e otha  | rwica c | nacitiad \ |
| ٠,  | ıa  | - TZJ U UIIIC | รอ บแาะ | เพเอธ อ | DECINEU    |

| Item                          |                   | Symbol                                    | Absolute Maximum Rating          | Unit |
|-------------------------------|-------------------|-------------------------------------------|----------------------------------|------|
| Power supply voltage          | er supply voltage |                                           | $V_{SS} - 0.3$ to $V_{SS} + 7.0$ | V    |
| Input voltage                 |                   | $V_{IN(+)}, V_{IN(-)}$                    | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | V    |
| Output voltage                |                   | V <sub>OUT</sub>                          | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | V    |
| Differential input voltage    |                   | fferential input voltage V <sub>IND</sub> |                                  | V    |
| Outside in summed             |                   | I <sub>SOURCE</sub>                       | 10.0                             | mA   |
| Output pin current            |                   | I <sub>SINK</sub>                         | 10.0                             | mA   |
| Dower dissination             | TMSOP-8           |                                           | 650 <sup>*1</sup>                | mW   |
| Power dissipation             | SNT-8A            | P <sub>D</sub>                            | 450 <sup>*1</sup>                | mW   |
| Operation ambient temperature |                   | T <sub>opr</sub>                          | −40 to +85                       | °C   |
| Storage temperatur            | e                 | T <sub>stg</sub>                          | -55 to +125                      | °C   |

\*1. When mounted on board

[Mounted board]

(1) Board size: 114.3 mm  $\times$  76.2 mm  $\times$  t1.6 mm (2) Board name: JEDEC STANDARD51-7

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.



Figure 4 Power Dissipation of Package (When Mounted on Board)

# MINI ANALOG SERIES LOW INPUT OFFSET VOLTAGE CMOS OPERATIONAL AMPLIFIER S-89713 Series Rev.3.4\_00

#### **■** Electrical Characteristics

#### Table 6

**DC Electrical Characteristics**  $(V_{DD} = 3.0 \text{ V}, \text{ Ta} = +25^{\circ}\text{C} \text{ unless otherwise specified})$ 

| ltem                                     | Symbol                            | Condition                                                                                                                                     | Min.                  | Тур. | Max.                  | Unit  | Test<br>Circuit |
|------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|-------|-----------------|
| Operation power supply voltage range     | $V_{DD}$                          | -                                                                                                                                             | 2.65                  | 3.00 | 5.50                  | ٧     | -               |
| Current consumption (for 2 circuits)     | $I_{DD}$                          | $V_{CMR} = V_{OUT} = V_{DD} / 2$                                                                                                              | -                     | 330  | 380                   | μΑ    | 5               |
| Input offset voltage                     | $V_{IO}$                          | $V_{CMR} = V_{DD} / 2$                                                                                                                        | -10                   | ±1   | +10                   | μV    | 1               |
| Input offset voltage drift               | $\frac{\Delta V_{10}}{\Delta Ta}$ | V <sub>CMR</sub> = V <sub>DD</sub> / 2                                                                                                        | _                     | ±0.1 | -                     | μV/°C | 1               |
| Input offset current                     | I <sub>IO</sub>                   | F                                                                                                                                             | _                     | ±140 | _                     | pА    | _               |
| Input bias current                       | I <sub>BIAS</sub>                 | Т                                                                                                                                             | _                     | ±70  | -                     | pА    | _               |
| Common-mode input voltage range          | $V_{\text{CMR}}$                  | -                                                                                                                                             | V <sub>SS</sub> - 0.1 | -    | V <sub>DD</sub> + 0.1 | ٧     | 2               |
| Voltage gain (open loop)                 | A <sub>VOL</sub>                  | $\begin{split} V_{SS} + 0.1 &~V \leq V_{OUT} \leq V_{DD} - 0.1 &~V, \\ V_{CMR} = V_{DD} / 2, &~R_L = 10 &~k\Omega \end{split} \label{eq:VSS}$ | 110                   | 130  | _                     | dB    | 8               |
| Maximum autaut awing valtage             | $V_{OH}$                          | $R_L = 10 \text{ k}\Omega$                                                                                                                    | 2.9                   | 1    | _                     | V     | 3               |
| Maximum output swing voltage             | $V_{OL}$                          | $R_L = 10 \text{ k}\Omega$                                                                                                                    | _                     | _    | 0.1                   | V     | 4               |
| Common-mode input signal rejection ratio | CMRR                              | $V_{SS} - 0.1 \ V \le V_{CMR} \le V_{DD} + 0.1 \ V$                                                                                           | 106                   | 130  | -                     | dB    | 2               |
| Power supply voltage rejection ratio     | PSRR                              | V <sub>DD</sub> = 2.65 V to 5.50 V                                                                                                            | 106                   | 120  | -                     | dB    | 1               |
| Source current                           | I <sub>SOURCE</sub>               | $V_{OUT} = V_{DD} - 0.1 V$                                                                                                                    | 1.3                   | 1.6  | _                     | mA    | 6               |
| Sink current                             | I <sub>SINK</sub>                 | V <sub>OUT</sub> = 0.1 V                                                                                                                      | 1.6                   | 2.0  | _                     | mA    | 7               |

#### Table 7

#### **AC Electrical Characteristics**

 $(V_{DD} = 3.0 \text{ V}, \text{ Ta} = +25^{\circ}\text{C} \text{ unless otherwise specified})$ 

| <u> </u>               |        | (100 0:01)                                                                       |      | 0 0.111000 | 011.01.11.00 | <b>opeoe</b> a, |
|------------------------|--------|----------------------------------------------------------------------------------|------|------------|--------------|-----------------|
| Item                   | Symbol | Condition                                                                        | Min. | Тур.       | Max.         | Unit            |
| Slew rate              | SR     | $R_L = 1.0 \text{ M}\Omega, C_L = 15 \text{ pF}$<br>(Refer to <b>Figure 13</b> ) | _    | 0.16       | _            | V/μs            |
| Gain-bandwidth product | GBP    | $C_1 = 0 pF$                                                                     | _    | 240        | _            | kHz             |

## ■ Test Circuits (Per circuit)

#### 1. Power supply voltage rejection ratio, input offset voltage



Figure 5 Test Circuit 1

#### • Power supply voltage rejection ratio (PSRR)

The power supply voltage rejection ratio (PSRR) can be calculated by the following expression, with  $V_{\text{OUT}}$  measured at each  $V_{\text{DD}}$ .

Test conditions:

$$V_{DD} = 2.65 \text{ V}$$
:  $V_{DD} = V_{DD1}$ ,  $V_{OUT} = V_{OUT1}$   
 $V_{DD} = 5.5 \text{ V}$ :  $V_{DD} = V_{DD2}$ ,  $V_{OUT} = V_{OUT2}$ 

$$PSRR = 20 log \left( \left| \frac{V_{DD1} - V_{DD2}}{\left(V_{OUT1} - \frac{V_{DD1}}{2}\right) - \left(V_{OUT2} - \frac{V_{DD2}}{2}\right)} \right| \times \frac{R_F + R_S}{R_S} \right)$$

#### • Input offset voltage (V<sub>IO</sub>)

$$V_{IO} = \left(V_{OUT} - \frac{V_{DD}}{2}\right) \times \frac{R_S}{R_F + R_S}$$

#### 2. Common-mode input signal rejection ratio, common-mode input voltage range



Figure 6 Test Circuit 2

#### • Common-mode input signal rejection ratio (CMRR)

The common-mode input signal rejection ratio (CMRR) can be calculated by the following expression, with  $V_{\text{OUT}}$  measured at each  $V_{\text{IN}}$ .

Test conditions:

$$\begin{split} &V_{IN} = V_{CMR\;Max.};\; V_{IN} = V_{IN1},\; V_{OUT} = V_{OUT1}\\ &V_{IN} = V_{CMR\;Min.};\; V_{IN} = V_{IN2},\; V_{OUT} = V_{OUT2} \end{split}$$

CMRR = 20 log 
$$\left( \left| \frac{V_{\text{IN1}} - V_{\text{IN2}}}{(V_{\text{OUT1}} - V_{\text{IN1}}) - (V_{\text{OUT2}} - V_{\text{IN2}})} \right| \times \frac{R_{\text{F}} + R_{\text{S}}}{R_{\text{S}}} \right)$$

#### • Common-mode input voltage range (V<sub>CMR</sub>)

The common-mode input voltage range is the range of  $V_{\text{IN}}$  in which  $V_{\text{OUT}}$  satisfies the common-mode input signal rejection ratio specifications.

#### 3. Maximum output swing voltage



Figure 7 Test Circuit 3

#### • Maximum output swing voltage (V<sub>OH</sub>)

Test conditions:  $V_{IN1} = \frac{V_{DD}}{2} - 0.1 \text{ V}$ 

$$V_{IN2} = \frac{V_{DD}}{2} + 0.1 \text{ V}$$

$$R_1 = 10 \text{ k}\Omega$$

### 4. Maximum output swing voltage



Figure 8 Test Circuit 4

# • Maximum output swing voltage (Vol)

Test conditions:

$$V_{IN1} = \frac{V_{DD}}{2} + 0.1$$

$$V_{\text{IN1}} = \frac{V_{\text{DD}}}{2} + 0.1 \text{ V}$$

$$V_{\text{IN2}} = \frac{V_{\text{DD}}}{2} - 0.1 \text{ V}$$

$$R_{\text{L}} = 10 \text{ k}\Omega$$

$$R_1 = 10 \text{ k}\Omega$$

#### 5. Current consumption



Figure 9 Test Circuit 5

#### 6. Source current



Figure 10 Test Circuit 6

# • Current consumption (I<sub>DD</sub>)

## • Source current (I<sub>SOURCE</sub>)

Test conditions:  $V_{OUT} = V_{DD} - 0.1 \text{ V}$   $V_{IN1} = \frac{V_{DD}}{2} - 0.1 \text{ V}$   $V_{IN2} = \frac{V_{DD}}{2} + 0.1 \text{ V}$ 

# 7. Sink current



Figure 11 Test Circuit 7

#### • Sink current (I<sub>SINK</sub>)

Test conditions:  $V_{OUT} = 0.1 \text{ V}$   $V_{IN1} = \frac{V_{DD}}{2} + 0.1 \text{ V}$  $V_{IN2} = \frac{V_{DD}}{2} - 0.1 \text{ V}$ 

#### 8. Voltage gain



Figure 12 Test Circuit 8

#### • Voltage gain (open loop) (A<sub>VOL</sub>)

The voltage gain (A $_{VOL}$ ) can be calculated by the following expression, with  $V_{OUT}$  measured at each  $V_{M}$ .

#### Test conditions:

$$V_M = V_{DD} - 0.1 \text{ V: } V_M = V_{M1}, V_{OUT} = V_{OUT1}$$
  
 $V_M = 0.1 \text{ V: } V_M = V_{M2}, V_{OUT} = V_{OUT2}$ 

$$A_{VOL} = 20 \log \left( \left| \frac{V_{M1} - V_{M2}}{V_{OUT1} - V_{OUT2}} \right| \times \frac{R_F + R_S}{R_S} \right)$$

$$R_L = 10 \text{ k}\Omega$$

#### 9. Slew rate

Measured by the voltage follower circuit.



Figure 13

## ■ Usage Example



Figure 14 Differential Amplifier Circuit

[Example of Gain = 1000 times]  $R_S = 1 \text{ k}\Omega$   $R_F = 1 \text{ M}\Omega$   $C_F = 1000 \text{ pF}$ 

[Example of Gain = 100 times]  $R_S = 1 \ k\Omega$   $R_F = 100 \ k\Omega$   $C_F = 1000 \ pF$ 



Figure 15 Inverting Amplifier Circuit



Figure 16 Non-inverting Amplifier Circuit



Figure 17 Low-side Current Detection Circuit



Figure 18 High-side Current Detection Circuit

Caution The above connection diagram and constant will not guarantee successful operation.

Perform through evaluation using the actual application to set the constant.

#### ■ Precautions

- Generally an operational amplifier may cause oscillation depending on the selection of external parts. Perform thorough evaluation using the actual application to set the constant.
- Do not apply an electrostatic discharge to this IC that exceeds performance ratings of the built-in electrostatic protection circuit.
- SII Semiconductor Corporation claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.
- Use this IC with the output current of 10 mA or less.
- When the output voltage is used in the range of V<sub>DD</sub> 100 mV or more, or V<sub>SS</sub> + 100 mV or less, the operation
  may become unstable depending on the circuit configuration. Contact our sales office for details.
- When using the voltage follower circuit (Gain = 1 time), insert a resistor of  $470 \Omega$  or more for the stable operation, as shown in **Figure 19**. The operation may be unstable depending on the value of the load capacitance connected to the output pin, even when the voltage follower circuit is not used. Use the product under thorough evaluation.



Figure 19

Caution The above connection diagram and constant will not guarantee successful operation. Perform through evaluation using the actual application to set the constant.

# ■ Characteristics (Typical Data)

1. Current consumption (I<sub>DD</sub>) (2 circuits) vs. Power supply voltage (V<sub>DD</sub>)



### 2. Voltage gain (A<sub>VOL</sub>) vs. Frequency (f)







#### 3. Output current

#### 3. 1 Source current (I<sub>SOURCE</sub>) vs. Power supply voltage (V<sub>DD</sub>)



#### 3. 2 Sink current (I<sub>SINK</sub>) vs. Power supply voltage(V<sub>DD</sub>)



### 3. 3 Output voltage (Vout) vs. Source current (Isource)







## 3. 4 Output voltage (V<sub>OUT</sub>) vs. Sink current (I<sub>SINK</sub>)







# 4. Input-referred noise voltage vs. Frequency (f)



# ■ Marking Specifications

#### 1. TMSOP-8



(1): Blank

(2) to (4): Product code (Refer to Product name vs. Product code)

(5): Blank(6) to (8): Lot number

#### Product name vs. Product code

| Product Name   | Product Code |     |     |  |
|----------------|--------------|-----|-----|--|
| Floduct Name   | (2)          | (3) | (4) |  |
| S-89713B-K8T2U | Z            | Υ   | С   |  |

#### 2. SNT-8A



(1): Blank

(2) to (4): Product code (Refer to **Product name vs. Product code**)

(5), (6): Blank

(7) to (11): Lot number

#### Product name vs. Product code

| Product Name   | Product Code |     |     |  |
|----------------|--------------|-----|-----|--|
| Product Name   | (2)          | (3) | (4) |  |
| S-89713B-I8T1U | 7            | Υ   | С   |  |







# No. FM008-A-P-SD-1.2

| TITLE                         | TMSOP8-A-PKG Dimensions |  |
|-------------------------------|-------------------------|--|
| No.                           | FM008-A-P-SD-1.2        |  |
| ANGLE                         | <b>\$</b>               |  |
| UNIT                          | mm                      |  |
|                               |                         |  |
|                               |                         |  |
|                               |                         |  |
| SII Semiconductor Corporation |                         |  |





# No. FM008-A-C-SD-2.0

| TITLE                         | TMSOP8-A-Carrier Tape |  |
|-------------------------------|-----------------------|--|
| No.                           | FM008-A-C-SD-2.0      |  |
| ANGLE                         |                       |  |
| UNIT                          | mm                    |  |
|                               |                       |  |
|                               |                       |  |
|                               |                       |  |
| SII Semiconductor Corporation |                       |  |







# No. PH008-A-P-SD-2.1

| TITLE                         | SNT-8A-A-PKG Dimensions |  |
|-------------------------------|-------------------------|--|
| No.                           | PH008-A-P-SD-2.1        |  |
| ANGLE                         | $\bigoplus$             |  |
| UNIT                          | mm                      |  |
|                               |                         |  |
|                               |                         |  |
|                               |                         |  |
| SII Semiconductor Corporation |                         |  |





# No. PH008-A-C-SD-1.0

| TITLE                         | SNT-8A-A-Carrier Tape |
|-------------------------------|-----------------------|
| No.                           | PH008-A-C-SD-1.0      |
| ANGLE                         |                       |
| UNIT                          | mm                    |
|                               |                       |
|                               |                       |
|                               |                       |
| SII Semiconductor Corporation |                       |



# No. PH008-A-R-SD-1.0

| TITLE                         | SNT-8A-A-Reel    |      |       |
|-------------------------------|------------------|------|-------|
| No.                           | PH008-A-R-SD-1.0 |      |       |
| ANGLE                         |                  | QTY. | 5,000 |
| UNIT                          | mm               |      |       |
|                               |                  |      |       |
|                               |                  |      |       |
| SII Semiconductor Corporation |                  |      |       |



- ※1. ランドパターンの幅に注意してください (0.25 mm min. / 0.30 mm typ.)。 ※2. パッケージ中央にランドパターンを広げないでください (1.96 mm ~ 2.06 mm)。
- 注意 1. パッケージのモールド樹脂下にシルク印刷やハンダ印刷などしないでください。
  - 2. パッケージ下の配線上のソルダーレジストなどの厚みをランドパターン表面から0.03 mm 以下にしてください。
  - 3. マスク開口サイズと開口位置はランドパターンと合わせてください。
  - 4. 詳細は "SNTパッケージ活用の手引き"を参照してください。
- X1. Pay attention to the land pattern width (0.25 mm min. / 0.30 mm typ.).
- X2. Do not widen the land pattern to the center of the package (1.96 mm to 2.06mm).
- Caution 1. Do not do silkscreen printing and solder printing under the mold resin of the package.
  - 2. The thickness of the solder resist on the wire pattern under the package should be 0.03 mm or less from the land pattern surface.
  - 3. Match the mask aperture size and aperture position with the land pattern.
  - 4. Refer to "SNT Package User's Guide" for details.
- ※1. 请注意焊盘模式的宽度 (0.25 mm min. / 0.30 mm typ.)。
- ※2. 请勿向封装中间扩展焊盘模式 (1.96 mm~2.06 mm)。
- 注意 1. 请勿在树脂型封装的下面印刷丝网、焊锡。
  - 2. 在封装下、布线上的阻焊膜厚度 (从焊盘模式表面起) 请控制在 0.03 mm 以下。
  - 3. 钢网的开口尺寸和开口位置请与焊盘模式对齐。
  - 4. 详细内容请参阅 "SNT 封装的应用指南"。

No. PH008-A-L-SD-4.1

| TITLE  | SNT-8A-A<br>-Land Recommendation |
|--------|----------------------------------|
| No.    | PH008-A-L-SD-4.1                 |
| ANGLE  |                                  |
| UNIT   | mm                               |
|        |                                  |
|        |                                  |
|        |                                  |
| SII Se | emiconductor Corporation         |

# **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
  - SII Semiconductor Corporation is not responsible for damages caused by the reasons other than the products or infringement of third-party intellectual property rights and any other rights due to the use of the information described herein.
- 3. SII Semiconductor Corporation is not responsible for damages caused by the incorrect information described herein.
- 4. Take care to use the products described herein within their specified ranges. Pay special attention to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
  - SII Semiconductor Corporation is not responsible for damages caused by failures and/or accidents, etc. that occur due to the use of products outside their specified ranges.
- 5. When using the products described herein, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products described herein, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products described herein must not be used or provided (exported) for the purposes of the development of weapons of mass destruction or military use. SII Semiconductor Corporation is not responsible for any provision (export) to those whose purpose is to develop, manufacture, use or store nuclear, biological or chemical weapons, missiles, or other military use.
- 8. The products described herein are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses. Do not use those products without the prior written permission of SII Semiconductor Corporation. Especially, the products described herein cannot be used for life support devices, devices implanted in the human body and devices that directly affect human life, etc.
  - Prior consultation with our sales office is required when considering the above uses.
  - SII Semiconductor Corporation is not responsible for damages caused by unauthorized or unspecified use of our products.
- 9. Semiconductor products may fail or malfunction with some probability.
  - The user of these products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.
  - The entire system must be sufficiently evaluated and applied on customer's own responsibility.
- 10. The products described herein are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products described herein do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Take care when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products described herein, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of SII Semiconductor Corporation. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to SII Semiconductor Corporation or a third party. Reproduction or copying of the information described herein for the purpose of disclosing it to a third-party without the express permission of SII Semiconductor Corporation is strictly prohibited.
- 14. For more details on the information described herein, contact our sales office.

1.0-2016.01

