# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# S25FL127S

# 128 Mbit (16 Mbyte) 3.0V SPI Flash Memory

# Features

- CMOS 3.0 Volt Core
- Density
  - 128 Mbits (16 Mbytes)
- Serial Peripheral Interface (SPI) with Multi-I/O
  - SPI Clock polarity and phase modes 0 and 3
  - Extended Addressing: 24- or 32-bit address options
  - Serial Command set and footprint compatible with S25FL-A,
    - S25FL-K, and S25FL-P SPI families
  - Multi I/O Command set and footprint compatible with S25FL-P SPI family
- READ Commands
  - Normal, Fast, Dual, Quad
  - AutoBoot power up or reset and execute a Normal or Quad read command automatically at a preselected address
  - Common Flash Interface (CFI) data for configuration information.
- Programming (0.8 Mbytes/s)
  - 256- or 512-byte Page Programming buffer options
  - Quad-Input Page Programming (QPP) for slow clock systems
  - Automatic ECC -internal hardware Error Correction Code generation with single bit error correction
- Erase (0.5 Mbytes/s)
  - Hybrid sector size option physical set of sixteen 4-kbyte sectors at top or bottom of address space with all remaining sectors of 64 kbytes
  - Uniform sector option always erase 256-kbyte blocks for software compatibility with higher density and future devices.

- Cycling Endurance
  - 100,000 Program-Erase Cycles per sector, minimum
- Data Retention
  - 20 Year Data Retention, minimum
- Security features
  - One Time Program (OTP) array of 1024 bytes
  - Block Protection:
    - Status Register bits to control protection against program or erase of a contiguous range of sectors.
       Hardware and software control options
  - Advanced Sector Protection (ASP)
    - Individual sector protection controlled by boot code or password
- Cypress<sup>®</sup> 65 nm MirrorBit Technology with Eclipse<sup>TM</sup> Architecture
- Supply Voltage: 2.7V to 3.6V
- Temperature Range:
  - Industrial (-40°C to +85°C)
  - Industrial Plus (-40°C to +105°C)
  - Automotive AEC-Q100 Grade 3 (-40°C to +85°C)
  - Automotive AEC-Q100 Grade 2 (-40°C to +105°C)
- Packages (all Pb-free)
  - 8-lead SOIC (208 mil)
  - 16-lead SOIC (300 mil)
  - 8-contact WSON 6 x 5 mm
  - BGA-24 6 x 8 mm
    - 5 x 5 ball (FAB024) and 4 x 6 ball (FAC024) footprint options
  - Known Good Die and Known Tested Die



# **Performance Summary**

#### **Maximum Read Rates**

| Command   | Clock Rate<br>(MHz) | Mbytes/s |
|-----------|---------------------|----------|
| Read      | 50                  | 6.25     |
| Fast Read | 108                 | 13.5     |
| Dual Read | 108                 | 27       |
| Quad Read | 108                 | 54       |

#### Typical Program and Erase Rates

| Operation                                              | kbytes/s |
|--------------------------------------------------------|----------|
| Page Programming (256-byte page buffer)                | 650      |
| Page Programming (512-byte page buffer)                | 800      |
| 4-kbyte Physical Sector Erase (Hybrid Sector Option)   | 30       |
| 64-kbyte Physical Sector Erase (Hybrid Sector Option)  | 500      |
| 256-kbyte Logical Sector Erase (Uniform Sector Option) | 500      |

#### **Current Consumption**

| Operation           | Current (mA) |
|---------------------|--------------|
| Serial Read 50 MHz  | 16 (max)     |
| Serial Read 108 MHz | 24 (max)     |
| Quad Read 108 MHz   | 47 (max)     |
| Program             | 50 (max)     |
| Erase               | 50 (max)     |
| Standby             | 0.07 (typ)   |



# Contents

| <b>1.</b><br>1.1<br>1.2                                                                                                                      | Overview<br>General Description<br>Migration Notes                                                                                                                                                                                                                                                                                                                                                                    | . 4                                                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| 1.3<br>1.4                                                                                                                                   | Glossary<br>Other Resources                                                                                                                                                                                                                                                                                                                                                                                           | . 7                                                                                                |
|                                                                                                                                              | Iware Interface                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                    |
| 2.                                                                                                                                           | Signal Descriptions                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                    |
| 2.1                                                                                                                                          | Input/Output Summary                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                    |
| 2.2<br>2.3                                                                                                                                   | Address and Data Configuration<br>Hardware Reset (RESET#)                                                                                                                                                                                                                                                                                                                                                             | 10<br>10                                                                                           |
| 2.3                                                                                                                                          | Serial Clock (SCK)                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                    |
| 2.5                                                                                                                                          | Chip Select (CS#)                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                    |
| 2.6                                                                                                                                          | Serial Input (SI) / IO0                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                    |
| 2.7                                                                                                                                          | Serial Output (SO) / IO1                                                                                                                                                                                                                                                                                                                                                                                              | 11                                                                                                 |
| 2.8                                                                                                                                          | Write Protect (WP#) / IO2                                                                                                                                                                                                                                                                                                                                                                                             | 11                                                                                                 |
| 2.9                                                                                                                                          | Hold (HOLD#) / IO3 / RESET#<br>Voltage Supply (V <sub>CC</sub> )                                                                                                                                                                                                                                                                                                                                                      | 11<br>12                                                                                           |
| 2.10                                                                                                                                         | Supply and Signal Ground (V <sub>SS</sub> )                                                                                                                                                                                                                                                                                                                                                                           | 12                                                                                                 |
| 2.12                                                                                                                                         | Not Connected (NC)                                                                                                                                                                                                                                                                                                                                                                                                    | 12                                                                                                 |
| 2.13                                                                                                                                         | Reserved for Future Use (RFU)                                                                                                                                                                                                                                                                                                                                                                                         | 12                                                                                                 |
|                                                                                                                                              | Do Not Use (DNU)                                                                                                                                                                                                                                                                                                                                                                                                      | 13                                                                                                 |
| 2.15                                                                                                                                         | Block Diagrams                                                                                                                                                                                                                                                                                                                                                                                                        | 13                                                                                                 |
| 3.                                                                                                                                           | Signal Protocols                                                                                                                                                                                                                                                                                                                                                                                                      | 15                                                                                                 |
| J.                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                       | 15                                                                                                 |
| 3.1                                                                                                                                          | SPI Clock Modes                                                                                                                                                                                                                                                                                                                                                                                                       | 15                                                                                                 |
| 3.1<br>3.2                                                                                                                                   | SPI Clock Modes<br>Command Protocol                                                                                                                                                                                                                                                                                                                                                                                   | 15<br>15                                                                                           |
| 3.1<br>3.2<br>3.3                                                                                                                            | SPI Clock Modes<br>Command Protocol<br>Interface States                                                                                                                                                                                                                                                                                                                                                               | 15<br>15<br>19                                                                                     |
| 3.1<br>3.2                                                                                                                                   | SPI Clock Modes<br>Command Protocol                                                                                                                                                                                                                                                                                                                                                                                   | 15<br>15                                                                                           |
| 3.1<br>3.2<br>3.3<br>3.4                                                                                                                     | SPI Clock Modes<br>Command Protocol<br>Interface States<br>Configuration Register Effects on the Interface<br>Data Protection<br>Electrical Specifications                                                                                                                                                                                                                                                            | 15<br>15<br>19<br>24<br>24<br>24                                                                   |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br><b>4.</b><br>4.1                                                                                          | SPI Clock Modes<br>Command Protocol<br>Interface States<br>Configuration Register Effects on the Interface<br>Data Protection<br>Electrical Specifications<br>Absolute Maximum Ratings                                                                                                                                                                                                                                | 15<br>15<br>19<br>24<br>24<br>25<br>25                                                             |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br><b>4.</b><br>4.1<br>4.2                                                                                   | SPI Clock Modes<br>Command Protocol<br>Interface States<br>Configuration Register Effects on the Interface<br>Data Protection<br>Electrical Specifications<br>Absolute Maximum Ratings<br>Operating Ranges                                                                                                                                                                                                            | 15<br>15<br>19<br>24<br>24<br>25<br>25<br>25                                                       |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br><b>4.</b><br>4.1<br>4.2<br>4.3                                                                            | SPI Clock Modes<br>Command Protocol<br>Interface States<br>Configuration Register Effects on the Interface<br>Data Protection<br>Electrical Specifications<br>Absolute Maximum Ratings<br>Operating Ranges<br>Power-Up and Power-Down                                                                                                                                                                                 | 15<br>15<br>19<br>24<br>24<br>25<br>25<br>25<br>26                                                 |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br><b>4.</b><br>4.1<br>4.2<br>4.3<br>4.4                                                                     | SPI Clock Modes<br>Command Protocol<br>Interface States<br>Configuration Register Effects on the Interface<br>Data Protection<br>Electrical Specifications<br>Absolute Maximum Ratings<br>Operating Ranges<br>Power-Up and Power-Down<br>DC Characteristics                                                                                                                                                           | 15<br>15<br>19<br>24<br>24<br>25<br>25<br>25<br>26<br>28                                           |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br><b>4.</b><br>4.1<br>4.2<br>4.3<br>4.4<br><b>5.</b>                                                        | SPI Clock Modes<br>Command Protocol<br>Interface States<br>Configuration Register Effects on the Interface<br>Data Protection<br>Electrical Specifications<br>Absolute Maximum Ratings<br>Operating Ranges<br>Power-Up and Power-Down<br>DC Characteristics<br>Timing Specifications                                                                                                                                  | 15<br>15<br>19<br>24<br>24<br>25<br>25<br>25<br>25<br>26<br>28<br>29                               |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br><b>4.</b><br>4.1<br>4.2<br>4.3<br>4.4<br><b>5.</b><br>5.1                                                 | SPI Clock Modes<br>Command Protocol<br>Interface States<br>Configuration Register Effects on the Interface<br>Data Protection<br>Electrical Specifications<br>Absolute Maximum Ratings<br>Operating Ranges<br>Power-Up and Power-Down<br>DC Characteristics<br>Timing Specifications<br>Key to Switching Waveforms                                                                                                    | 15<br>15<br>19<br>24<br>24<br>25<br>25<br>25<br>25<br>26<br>28<br>29<br>29                         |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br><b>4.</b><br>4.1<br>4.2<br>4.3<br>4.4<br><b>5.</b><br>5.1<br>5.2                                          | SPI Clock Modes                                                                                                                                                                                                                                                                                                                                                                                                       | 15<br>15<br>19<br>24<br>24<br>25<br>25<br>25<br>26<br>28<br>29<br>29<br>30                         |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br><b>4.</b><br>4.1<br>4.2<br>4.3<br>4.4<br><b>5.</b><br>5.1                                                 | SPI Clock Modes<br>Command Protocol<br>Interface States<br>Configuration Register Effects on the Interface<br>Data Protection<br>Electrical Specifications<br>Absolute Maximum Ratings<br>Operating Ranges<br>Power-Up and Power-Down<br>DC Characteristics<br>Timing Specifications<br>Key to Switching Waveforms<br>AC Test Conditions<br>Reset                                                                     | 15<br>15<br>19<br>24<br>24<br>25<br>25<br>25<br>26<br>28<br>29<br>29<br>30<br>31                   |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br><b>4.</b><br>4.1<br>4.2<br>4.3<br>4.4<br><b>5.</b><br>5.1<br>5.2<br>5.3<br>5.4                            | SPI Clock Modes                                                                                                                                                                                                                                                                                                                                                                                                       | 15<br>15<br>19<br>24<br>25<br>25<br>25<br>26<br>28<br>29<br>29<br>30<br>31<br>34                   |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br><b>4.</b><br>4.1<br>4.2<br>4.3<br>4.4<br><b>5.</b><br>5.1<br>5.2<br>5.3<br>5.4<br><b>6.</b>               | SPI Clock Modes<br>Command Protocol<br>Interface States<br>Configuration Register Effects on the Interface<br>Data Protection<br>Electrical Specifications<br>Absolute Maximum Ratings<br>Operating Ranges<br>Power-Up and Power-Down<br>DC Characteristics<br>Timing Specifications<br>Key to Switching Waveforms<br>AC Test Conditions<br>Reset.<br>AC Characteristics                                              | 15<br>15<br>19<br>24<br>25<br>25<br>25<br>25<br>26<br>28<br>29<br>29<br>30<br>31<br>34<br>37       |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br><b>4.</b><br>4.1<br>4.2<br>4.3<br>4.4<br><b>5.</b><br>5.1<br>5.2<br>5.3<br>5.4                            | SPI Clock Modes<br>Command Protocol<br>Interface States<br>Configuration Register Effects on the Interface<br>Data Protection<br>Electrical Specifications<br>Absolute Maximum Ratings<br>Operating Ranges<br>Power-Up and Power-Down<br>DC Characteristics<br>Timing Specifications<br>Key to Switching Waveforms<br>AC Test Conditions<br>Reset<br>AC Characteristics<br>Physical Interface<br>SOIC 8-Lead Package  | 15<br>15<br>19<br>24<br>25<br>25<br>25<br>26<br>28<br>29<br>30<br>31<br>34<br>37<br>37             |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>4.<br>4.1<br>4.2<br>4.3<br>4.4<br>5.<br>5.1<br>5.2<br>5.3<br>5.4<br>6.<br>1                               | SPI Clock Modes<br>Command Protocol<br>Interface States<br>Configuration Register Effects on the Interface<br>Data Protection<br>Electrical Specifications<br>Absolute Maximum Ratings<br>Operating Ranges<br>Power-Up and Power-Down<br>DC Characteristics<br>Timing Specifications<br>Key to Switching Waveforms<br>AC Test Conditions<br>Reset.<br>AC Characteristics                                              | 15<br>15<br>19<br>24<br>25<br>25<br>25<br>26<br>28<br>29<br>29<br>30<br>31<br>34<br>37<br>39       |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br><b>4.</b><br>4.1<br>4.2<br>4.3<br>4.4<br><b>5.</b><br>5.1<br>5.2<br>5.3<br>5.4<br><b>6.</b><br>6.1<br>6.2 | SPI Clock Modes<br>Command Protocol<br>Interface States<br>Configuration Register Effects on the Interface<br>Data Protection<br>Electrical Specifications<br>Absolute Maximum Ratings<br>Operating Ranges.<br>Power-Up and Power-Down<br>DC Characteristics<br>Timing Specifications<br>Key to Switching Waveforms<br>AC Test Conditions<br>Reset<br>AC Characteristics<br>Physical Interface<br>SOIC 8-Lead Package | 15<br>15<br>19<br>24<br>25<br>25<br>25<br>26<br>28<br>29<br>30<br>31<br>34<br>37<br>39<br>41<br>43 |

#### Software Interface

| 7.                                                                                                                                          | Address Space Maps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                    |
|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| 7.1                                                                                                                                         | Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                    |
| 7.2<br>7.3                                                                                                                                  | Flash Memory Array<br>ID-CFI Address Space                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                    |
| 7.4                                                                                                                                         | JEDEC JESD216B Serial Flash                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                  |
|                                                                                                                                             | Discoverable Parameters (SFDP) Space                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 48                                                                                                               |
| 7.5                                                                                                                                         | OTP Address Space                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                    |
| 7.6                                                                                                                                         | Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | . 50                                                                                                               |
| 8.                                                                                                                                          | Data Protection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | . 59                                                                                                               |
| 8.1                                                                                                                                         | Secure Silicon Region (OTP)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | . 59                                                                                                               |
| 8.2                                                                                                                                         | Write Enable Command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                    |
| 8.3                                                                                                                                         | Block Protection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                    |
| 8.4                                                                                                                                         | Advanced Sector Protection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | . 61                                                                                                               |
| 9.                                                                                                                                          | Commands                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                    |
| 9.1                                                                                                                                         | Command Set Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                    |
| 9.2                                                                                                                                         | Identification Commands                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                    |
| 9.3<br>9.4                                                                                                                                  | Register Access Commands                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                    |
| 9.4<br>9.5                                                                                                                                  | Read Memory Array Commands<br>Program Flash Array Commands                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                    |
| 9.6                                                                                                                                         | Erase Flash Array Commands                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                    |
| 9.7                                                                                                                                         | One Time Program Array Commands                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                    |
| 9.8                                                                                                                                         | Advanced Sector Protection Commands                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                    |
| 9.9                                                                                                                                         | Reset Commands                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                    |
| 9.10                                                                                                                                        | Embedded Algorithm Performance Tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 110                                                                                                                |
|                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                    |
| 10.                                                                                                                                         | Data Integrity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 112                                                                                                                |
|                                                                                                                                             | Data Integrity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                    |
| 10.1                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 112                                                                                                                |
| 10.1<br>10.2                                                                                                                                | Erase Endurance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 112<br>112                                                                                                         |
| 10.1<br>10.2<br><b>11.</b>                                                                                                                  | Erase Endurance<br>Data Retention                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 112<br>112<br>113                                                                                                  |
| 10.1<br>10.2<br><b>11.</b>                                                                                                                  | Erase Endurance<br>Data Retention<br>Software Interface Reference<br>Command Summary                                                                                                                                                                                                                                                                                                                                                                                                                                               | 112<br>112<br>113                                                                                                  |
| 10.1<br>10.2<br><b>11.</b><br>11.1                                                                                                          | Erase Endurance<br>Data Retention<br>Software Interface Reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 112<br>112<br>113<br>113                                                                                           |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b>                                                                                            | Erase Endurance<br>Data Retention<br>Software Interface Reference<br>Command Summary<br>Serial Flash Discoverable Parameters                                                                                                                                                                                                                                                                                                                                                                                                       | 112<br>112<br>113<br>113<br>113                                                                                    |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b><br>12.1                                                                                    | Erase Endurance<br>Data Retention                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ol> <li>112</li> <li>113</li> <li>113</li> <li>115</li> <li>116</li> </ol>                                        |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b><br>12.1<br>12.2                                                                            | Erase Endurance<br>Data Retention                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ol> <li>112</li> <li>113</li> <li>113</li> <li>115</li> <li>116</li> </ol>                                        |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b><br>12.1<br>12.2                                                                            | Erase Endurance<br>Data Retention                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 112<br>112<br>113<br>113<br>115<br>115<br>116                                                                      |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b><br>12.1<br>12.2<br>12.3                                                                    | Erase Endurance<br>Data Retention                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ol> <li>112</li> <li>113</li> <li>113</li> <li>115</li> <li>116</li> <li>118</li> <li>133</li> </ol>              |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b><br>12.1<br>12.2<br>12.3<br>12.4                                                            | Erase Endurance<br>Data Retention                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ol> <li>112</li> <li>113</li> <li>113</li> <li>115</li> <li>116</li> <li>118</li> <li>133</li> <li>134</li> </ol> |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5                                                    | Erase Endurance<br>Data Retention<br>Software Interface Reference<br>Command Summary<br>Serial Flash Discoverable Parameters<br>(SFDP) Address Map<br>SFDP Header Field Definitions<br>Device ID and Common Flash Interface<br>(ID-CFI) Address Map<br>Device ID and Common Flash Interface<br>(ID-CFI) ASO Map — Automotive Only<br>Registers<br>Initial Delivery State                                                                                                                                                           | <ol> <li>112</li> <li>113</li> <li>113</li> <li>115</li> <li>116</li> <li>118</li> <li>133</li> <li>134</li> </ol> |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br><b>Orde</b>                                     | Erase Endurance<br>Data Retention<br>Software Interface Reference<br>Command Summary<br>Serial Flash Discoverable Parameters<br>(SFDP) Address Map<br>SFDP Header Field Definitions<br>Device ID and Common Flash Interface<br>(ID-CFI) Address Map<br>Device ID and Common Flash Interface<br>(ID-CFI) ASO Map — Automotive Only<br>Registers<br>Initial Delivery State<br>ering Information                                                                                                                                      | 112<br>112<br>113<br>113<br>115<br>116<br>118<br>133<br>134<br>137                                                 |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5                                                    | Erase Endurance<br>Data Retention                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 112<br>112<br>113<br>113<br>115<br>116<br>118<br>133<br>134<br>137<br>138                                          |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br><b>Orde</b><br>13.<br>14.                       | Erase Endurance<br>Data Retention                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 112<br>112<br>113<br>113<br>115<br>116<br>118<br>133<br>134<br>137<br>138<br>140                                   |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br><b>Orde</b><br>13.<br><b>14.</b><br><b>Sale</b> | Erase Endurance<br>Data Retention                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 112<br>112<br>113<br>113<br>115<br>116<br>118<br>133<br>134<br>137<br>138<br>140<br><b>.142</b>                    |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br><b>Orde</b><br>13.<br>14.<br>Sale               | Erase Endurance<br>Data Retention                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 112<br>113<br>113<br>115<br>116<br>118<br>133<br>134<br>137<br>138<br>140<br><b>.142</b>                           |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br><b>Orde</b><br>13.<br>14.<br>Sale               | Erase Endurance<br>Data Retention<br>Software Interface Reference<br>Command Summary<br>Serial Flash Discoverable Parameters<br>(SFDP) Address Map<br>SFDP Header Field Definitions<br>Device ID and Common Flash Interface<br>(ID-CFI) Address Map<br>Device ID and Common Flash Interface<br>(ID-CFI) ASO Map — Automotive Only<br>Registers<br>Initial Delivery State<br>ering Information<br>Ordering Information<br>Revision History<br>s, Solutions, and Legal Information<br>Worldwide Sales and Design Support<br>Products | 112<br>113<br>113<br>115<br>116<br>118<br>133<br>134<br>137<br>138<br>140<br><b>142</b><br>142<br>142              |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br><b>Orde</b><br>13.<br>14.<br>Sale               | Erase Endurance<br>Data Retention                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 112<br>113<br>113<br>115<br>116<br>118<br>133<br>134<br>137<br>138<br>140<br>142<br>142<br>142<br>142              |
| 10.1<br>10.2<br><b>11.</b><br>11.1<br><b>12.</b><br>12.1<br>12.2<br>12.3<br>12.4<br>12.5<br><b>Orde</b><br>13.<br><b>14.</b><br><b>Sale</b> | Erase Endurance<br>Data Retention<br>Software Interface Reference<br>Command Summary<br>Serial Flash Discoverable Parameters<br>(SFDP) Address Map<br>SFDP Header Field Definitions<br>Device ID and Common Flash Interface<br>(ID-CFI) Address Map<br>Device ID and Common Flash Interface<br>(ID-CFI) ASO Map — Automotive Only<br>Registers<br>Initial Delivery State<br>ering Information<br>Ordering Information<br>Revision History<br>s, Solutions, and Legal Information<br>Worldwide Sales and Design Support<br>Products | 112<br>113<br>113<br>115<br>116<br>118<br>133<br>134<br>137<br>138<br>140<br>.142<br>.142<br>.142<br>.142<br>.142  |



# 1. Overview

# 1.1 General Description

The Cypress S25FL127S device is a flash non-volatile memory product using:

- MirrorBit technology that stores two data bits in each memory array transistor
- Eclipse architecture that dramatically improves program and erase performance
- 65 nm process lithography

This device connects to a host system via a Serial Peripheral Interface (SPI). Traditional SPI single bit serial input and output (Single I/O or SIO) is supported as well as optional two bit (Dual I/O or DIO) and four bit (Quad I/O or QIO) serial commands. This multiple width interface is called SPI Multi-I/O or MIO.

The Eclipse architecture features a Page Programming Buffer that allows up to 128 words (256 bytes) or 256 words (512 bytes) to be programmed in one operation, resulting in faster effective programming and erase than prior generation SPI program or erase algorithms.

Executing code directly from flash memory is often called Execute-In-Place or XIP. By using FL-S devices at the higher clock rates supported, with QIO command, the instruction read transfer rate can match or exceed traditional parallel interface, asynchronous, NOR flash memories while reducing signal count dramatically.

The S25FL127S product offers a high density coupled with the flexibility and fast performance required by a variety of embedded applications. It is ideal for code shadowing, XIP, and data storage.



# 1.2 Migration Notes

#### 1.2.1 Features Comparison

The S25FL127S device is command set and footprint compatible with prior generation FL-K, FL-P, and FL-S family devices.

#### Table 1. FL Generations Comparison

| Parameter                     | FL-K                                 | FL-P                    | FL-S                                          | FL127S                                       |  |
|-------------------------------|--------------------------------------|-------------------------|-----------------------------------------------|----------------------------------------------|--|
| Technology Node               | 90 nm                                | 90 nm                   | 65 nm                                         | 65 nm                                        |  |
| Architecture                  | Floating Gate                        | MirrorBit               | MirrorBit Eclipse                             | MirrorBit Eclipse                            |  |
| Density                       | 4 Mb - 128 Mb                        | 32 Mb - 256 Mb          | 128 Mb, 256 Mb, 512<br>Mb, 1 Gb               | 128 Mb                                       |  |
| Bus Width                     | x1, x2, x4                           | x1, x2, x4              | x1, x2, x4                                    | x1, x2, x4                                   |  |
| Supply Voltage                | 2.7V - 3.6V                          | 2.7V - 3.6V             | 2.7V - 3.6V / 1.65V -<br>3.6V V <sub>IO</sub> | 2.7V - 3.6V                                  |  |
| Normal Read Speed<br>(SDR)    | 6 MB/s (50 MHz)                      | 5 MB/s (40 MHz)         | 6 MB/s (50 MHz)                               | 6 MB/s (50 MHz)                              |  |
| Fast Read Speed (SDR)         | 13 MB/s (104 MHz)                    | 13 MB/s (104 MHz)       | 17 MB/s (133 MHz)                             | 13.5 MB/s (108 MHz)                          |  |
| Dual Read Speed (SDR)         | 26 MB/s (104 MHz)                    | 20 MB/s (80 MHz)        | 26 MB/s (104 MHz)                             | 27 MB/s (108 MHz)                            |  |
| Quad Read Speed<br>(SDR)      | 52 MB/s (104 MHz)                    | 40 MB/s (80 MHz)        | 52 MB/s (104 MHz)                             | 54 MB/s (108 MHz)                            |  |
| Fast Read Speed (DDR)         | -                                    | -                       | 16 MB/s (66 MHz)                              | -                                            |  |
| Dual Read Speed (DDR)         | -                                    | -                       | 33 MB/s (66 MHz)                              | -                                            |  |
| Quad Read Speed<br>(DDR)      | -                                    | -                       | 66 MB/s (66 MHz)                              | -                                            |  |
| Program Buffer Size           | 256B                                 | 256B                    | 256B / 512B                                   | 256B / 512B                                  |  |
| Uniform Sector Size           | 4 kB                                 | 64 kB / 256 kB          | 64 kB / 256 kB                                | 64 kB / 256 kB                               |  |
| Parameter Sector Size         | N/A                                  | 4 kB                    | 4 kB (option)                                 | 4 kB (option)                                |  |
| Number of Parameter<br>Sector | 0                                    | 32                      | 32 (option)                                   | 16 (option)                                  |  |
| Sector Erase Rate (typ.)      | 135 kB/s (4 kB), 435 kB/s<br>(64 kB) | 130 kB/s (64 kB)        | 30 kB/s (4 kB), 500 kB/s<br>(64 kB / 256 kB)  | 30 kB/s (4 kB), 500 kB/s<br>(64 kB / 256 kB) |  |
| Page Programming Rate (typ.)  | 365 kB/s (256B)                      | 170 kB/s (256B)         | 1000 kB/s (256B),<br>1500 kB/s (512B)         | 650 kB/s (256B),<br>800 kB/s (512B)          |  |
| OTP                           | 768B (3 x 256B)                      | 506B                    | 1024B                                         | 1024B                                        |  |
| Advanced Sector<br>Protection | No                                   | No                      | Yes                                           | Yes                                          |  |
| Auto Boot Mode                | No                                   | No                      | Yes                                           | Yes                                          |  |
| Erase Suspend/Resume          | Yes                                  | No                      | Yes                                           | Yes                                          |  |
| Program Suspend/<br>Resume    | Yes                                  | No                      | Yes                                           | Yes                                          |  |
| Operating Temperature         | -40°C to +85°C                       | -40°C to +85°C / +105°C | -40°C to +85°C / +105°C                       | -40°C to +85°C / +105°C                      |  |

#### Notes:

1. 256B program page option only for 128 Mb and 256-Mb density FL-S devices.

2. FL-P column indicates FL129P MIO SPI device (for 128-Mb density). FL128P does not support MIO, OTP or 4-kB sectors.

3. 64-kB sector erase option only for 128-Mb/256-Mb density FL-P and FL-S devices.

4. FL-K family devices can erase 4-kB sectors in groups of 32 kB or 64 kB.

5. Refer to individual data sheets for further details.



# 1.2.2 Known Differences from Prior Generations

#### 1.2.2.1 Error Reporting

Prior generation FL memories either do not have error status bits or do not set them if program or erase is attempted on a protected sector. The FL-S family does have error reporting status bits for program and erase operations. These can be set when there is an internal failure to program or erase or when there is an attempt to program or erase a protected sector. In either case the program or erase operation did not complete as requested by the command.

#### 1.2.2.2 Secure Silicon Region (OTP)

The size and format (address map) of the One Time Program area is different from prior generations. The method for protecting each portion of the OTP area is different. For additional details see Secure Silicon Region (OTP) on page 59.

#### 1.2.2.3 Configuration Register Freeze Bit

The configuration register Freeze bit CR1[0], locks the state of the Block Protection bits as in prior generations. In the FL-S family it also locks the state of the configuration register TBPARM bit CR1[2], TBPROT bit CR1[5], and the Secure Silicon Region (OTP) area.

#### 1.2.2.4 Sector Architecture

The FL127S has sixteen 4-kbyte sectors that may be located at the top or bottom of address space. Other members of the FL-S Family and FL-P Family have thirty two 4-kbyte sectors that may be located at the top or bottom of address space.

These smaller parameter sectors may also be removed, leaving all sectors uniform in size, depending on the selected configuration (SR2[7]).

#### 1.2.2.5 Sector Erase Commands

The command for erasing an 8-kbyte area (two 4-kbyte sectors) is not supported.

The command for erasing a 4-kbyte sector is supported only for use on the 4-kbyte parameter sectors at the top or bottom of the device address space. The 4-kbyte erase command will only erase the parameter sectors.

The erase command for 64-kbyte sectors is supported when the configuration option for 4-kbyte parameter sectors with 64-kbyte uniform sectors is used. The 64-kbyte erase command may be applied to erase a group of sixteen 4-kbyte sectors.

The erase command for a 256-kbyte sector replaces the 64-kbyte erase command when the configuration option for 256-kbyte uniform sectors is used.

#### 1.2.2.6 Deep Power Down

The Deep Power Down (DPD) function is not supported in FL-S family devices.

The legacy DPD (B9h) command code is instead used to enable legacy SPI memory controllers, that can issue the former DPD command, to access a new bank address register. The bank address register allows SPI memory controllers that do not support more than 24 bits of address, the ability to provide higher order address bits for commands, as needed to access the larger address space of the 256-Mbit and 512-Mbit density FL-S devices. For additional information see Extended Address on page 47.

#### 1.2.2.7 Hardware Reset

A separate hardware reset input is provided in packages with greater than 8 connections. In 8-connection packages, a new option is provided to replace the HOLD# / IO3 input with an IO3 / RESET# input to allow for hardware reset in small packages.



#### 1.2.2.8 New Features

The FL-S family introduces several new features to SPI category memories:

- Extended address for access to higher memory density.
- AutoBoot for simpler access to boot code following power up.
- Enhanced high performance read commands using mode bits to eliminate the overhead of SIO instructions when repeating the same type of read command.
- Multiple options for initial read latency (number of dummy cycles) for faster initial access time or higher clock rate read commands.
- Automatic ECC for enhanced data integrity.
- Advanced Sector Protection for individually controlling the protection of each sector. This is very similar to the Advanced Sector Protection feature found in several other Cypress parallel interface NOR memory families.

| BCD                            | Binary Coded Decimal. A Value in which each 4-bit nibble represents a decimal numeral.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Command                        | All information transferred between the host system and memory during one period while CS# is low. This includes the instruction (sometimes called an operation code or opcode) and any required address, mode bits, latency cycles, or data.                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| ECC                            | ECC Unit = 16 byte aligned and length data groups in the main Flash array and OTP array, each of which has its own hidden ECC syndrome to enable error correction on each group.                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| Flash                          | The name for a type of Electrical Erase Programmable Read Only Memory (EEPROM) that erases large blocks of memory bits in parallel, making the erase operation much faster than early EEPROM.                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| High                           | A signal voltage level $\ge$ V <sub>IH</sub> or a logic level representing a binary one (1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Instruction                    | The 8-bit code indicating the function to be performed by a command (sometimes called an operation code or opcode). The instruction is always the first 8 bits transferred from host system to the memory in any command.                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| Low                            | A signal voltage level $\leq$ V <sub>IL</sub> or a logic level representing a binary zero (0).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| LSB<br>(Least Significant Bit) | Generally the right most bit, with the lowest order of magnitude value, within a group of bits of a register or data value.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| MSB<br>(Most Significant Bit)  | Generally the left most bit, with the highest order of magnitude value, within a group of bits of a register or data value.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Non-Volatile                   | No power is needed to maintain data stored in the memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| OPN<br>(Ordering Part Number)  | The alphanumeric string specifying the memory device type, density, package, factory non-volatile configuration etc. used to select the desired device.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| Page                           | 512 bytes or 256 bytes aligned and length group of data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| PCB                            | Printed Circuit Board                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| Register Bit References        | Are in the format: Register_name[bit_number] or Register_name[bit_range_MSB: bit_range_LSB]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Sector                         | Erase unit size; depending on device model and sector location this may be 4 kbytes, 64 kbytes or 256 kbytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| Write                          | An operation that changes data within volatile or non-volatile registers bits or non-volatile flash memory. When changing non-volatile data, an erase and reprogramming of any unchanged non-volatile data is done, as part of the operation, such that the non-volatile data is modified by the write operation, in the same way that volatile data is modified – as a single operation. The non-volatile data appears to the host system to be updated by the single write command, without the need for separate commands for erase and reprogram of adjacent, but unaffected data. |  |  |  |

# 1.3 Glossary



# 1.4 Other Resources

#### 1.4.1 Links to Software

www.cypress.com/software-and-drivers-cypress-flash-memory

# 1.4.2 Links to Application Notes

www.cypress.com/appnotes

# 1.4.3 Specification Bulletins

Specification bulletins provide information on temporary differences in feature description or parametric variance since the publication of the last full data sheet. Contact your local sales office for details. Obtain the latest list of company locations and contact information at: www.cypress.com



# **Hardware Interface**

#### Serial Peripheral Interface with Multiple Input / Output (SPI-MIO)

Many memory devices connect to their host system with separate parallel control, address, and data signals that require a large number of signal connections and larger package size. The large number of connections increase power consumption due to so many signals switching and the larger package increases cost.

The S25FL-S family of devices reduces the number of signals for connection to the host system by serially transferring all control, address, and data information over 4 to 6 signals. This reduces the cost of the memory package, reduces signal switching power, and either reduces the host connection count or frees host connectors for use in providing other features.

The S25FL-S family of devices uses the industry standard single bit Serial Peripheral Interface (SPI) and also supports optional extension commands for two bit (Dual) and four bit (Quad) wide serial transfers. This multiple width interface is called SPI Multi-I/O or SPI-MIO.

# 2. Signal Descriptions

# 2.1 Input/Output Summary

#### Table 2. Signal List

| Signal Name                       | Туре     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|-----------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| RESET#                            | Input    | Hardware Reset. The signal has an internal pull-up resistor and should be left unconnected in the host system if not used.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| SCK                               | Input    | Serial Clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| CS#                               | Input    | Chip Select.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| SI / IO0                          | I/O      | Serial Input for single bit data commands or IO0 for Dual or Quad commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| SO / IO1                          | I/O      | Serial Output for single bit data commands. IO1 for Dual or Quad commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| WP# / 102                         | I/O      | Write Protect when not in Quad mode. IO2 in Quad mode. The signal has an internal pull-up resistor and may be left unconnected in the host system if not used for Quad commands.                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| HOLD# / IO3<br>or IO3 /<br>RESET# | I/O      | <b>Hold</b> (pause) serial transfer in single bit or Dual data commands. IO3 in Quad-I/O mode.<br>RESET# when enabled by SR2[5]=1 and not in Quad-I/O mode, CR1[1]=0. or when CS# is high.<br>The signal has an internal pull-up resistor and may be left unconnected in the host system if not<br>used for Quad commands.                                                                                                                                                                                                                                |  |  |  |
| V <sub>CC</sub>                   | Supply   | Power Supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| V <sub>SS</sub>                   | Supply   | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| NC                                | Unused   | <b>Not Connected.</b> No device internal signal is connected to the package connector nor is there any future plan to use the connector for a signal. The connection may safely be used for routing space for a signal on a Printed Circuit Board (PCB). However, any signal connected to an NC must not have voltage levels higher than $V_{CC}$ .                                                                                                                                                                                                       |  |  |  |
| RFU                               | Reserved | <b>Reserved for Future Use.</b> No device internal signal is currently connected to the package connector but there is potential future use of the connector for a signal. It is recommended to not use RFU connectors for PCB routing channels so that the PCB may take advantage of future enhanced features in compatible footprint devices.                                                                                                                                                                                                           |  |  |  |
| DNU                               | Reserved | <b>Do Not Use.</b> A device internal signal may be connected to the package connector. The connection may be used by Cypress for test or other purposes and is not intended for connection to any host system signal. Any DNU signal related function will be inactive when the signal is at $V_{IL}$ . The signal has an internal pull-down resistor and may be left unconnected in the host system or may be tied to $V_{SS}$ . Do not use these connections for PCB signal routing channels. Do not connect any host system signal to this connection. |  |  |  |



# 2.2 Address and Data Configuration

Traditional SPI single bit wide commands (Single or SIO) send information from the host to the memory only on the SI signal. Data may be sent back to the host serially on the Serial Output (SO) signal.

Dual or Quad Output commands send information from the host to the memory only on the SI signal. Data will be returned to the host as a sequence of bit pairs on IO0 and IO1 or four bit (nibble) groups on IO0, IO1, IO2, and IO3.

Dual or Quad Input/Output (I/O) commands send information from the host to the memory as bit pairs on IO0 and IO1 or four bit (nibble) groups on IO0, IO1, IO2, and IO3. Data is returned to the host similarly as bit pairs on IO0 and IO1 or four bit (nibble) groups on IO0, IO1, IO2, and IO3.

# 2.3 Hardware Reset (RESET#)

The RESET# input provides a hardware method of resetting the device to standby state, ready for receiving a command. When RESET# is driven to logic low ( $V_{II}$ ) for at least a period of t<sub>RP</sub>, the device:

- terminates any operation in progress,
- tristates all outputs,
- resets the volatile bits in the Configuration Register,
- resets the volatile bits in the Status Registers,
- resets the Bank Address Register to 0,
- loads the Program Buffer with all 1s,
- reloads all internal configuration information necessary to bring the device to standby mode,
- and resets the internal Control Unit to standby state.

RESET# causes the same initialization process as is performed when power comes up and requires t<sub>PU</sub> time.

RESET# may be asserted low at any time. To ensure data integrity any operation that was interrupted by a hardware reset should be reinitiated once the device is ready to accept a command sequence.

When RESET# is first asserted Low, the device draws  $I_{CC1}$  (50 MHz value) during  $t_{PU}$ . If RESET# continues to be held at  $V_{SS}$  the device draws CMOS standby current ( $I_{SB}$ ).

RESET# has an internal pull-up resistor and should be left unconnected in the host system if not used.

The RESET# input is not available on all packages options. When not available the RESET# input of the device is tied to the inactive state, inside the package.

# 2.4 Serial Clock (SCK)

This input signal provides the synchronization reference for the SPI interface. Instructions, addresses, or data input are latched on the rising edge of the SCK signal. Data output changes after the falling edge of SCK.

# 2.5 Chip Select (CS#)

The chip select signal indicates when a command for the device is in process and the other signals are relevant for the memory device. When the CS# signal is at the logic high state, the device is not selected and all input signals are ignored and all output signals are high impedance. Unless an internal Program, Erase or Write Registers (WRR) embedded operation is in progress, the device will be in the Standby Power mode. Driving the CS# input to logic low state enables the device, placing it in the Active Power mode. After Power-up, a falling edge on CS# is required prior to the start of any command.



# 2.6 Serial Input (SI) / IO0

This input signal is used to transfer data serially into the device. It receives instructions, addresses, and data to be programmed. Values are latched on the rising edge of serial SCK clock signal.

SI becomes IO0 - an input and output during Dual and Quad commands for receiving instructions, addresses, and data to be programmed (values latched on rising edge of serial SCK clock signal) as well as shifting out data (on the falling edge of SCK).

# 2.7 Serial Output (SO) / IO1

This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of the serial SCK clock signal.

SO becomes IO1 - an input and output during Dual and Quad commands for receiving addresses, and data to be programmed (values latched on rising edge of serial SCK clock signal) as well as shifting out data (on the falling edge of SCK.

# 2.8 Write Protect (WP#) / IO2

When WP# is driven Low (V<sub>IL</sub>), during a WRR command and while the Status Register Write Disable (SRWD) bit of the Status Register is set to a 1, it is not possible to write to the Status and Configuration Registers. This prevents any alteration of the Block Protect (BP2, BP1, BP0) and TBPROT bits of the Status Register. As a consequence, all the data bytes in the memory area that are protected by the Block Protect and TBPROT bits, are also hardware protected against data modification if WP# is Low during a WRR command.

The WP# function is not available when the Quad mode is enabled (CR[1]=1). The WP# function is replaced by IO2 for input and output during Quad mode for receiving addresses, and data to be programmed (values are latched on rising edge of the SCK signal) as well as shifting out data (on the falling edge of SCK).

WP# has an internal pull-up resistor; when unconnected, WP# is at V<sub>IH</sub> and may be left unconnected in the host system if not used for Quad mode.

# 2.9 Hold (HOLD#) / IO3 / RESET#

The Hold (HOLD#) signal is used to pause any serial communications with the device without deselecting the device or stopping the serial clock. The HOLD# input and function is available when enabled by a configuration bit SR2[5] =0.

To enter the Hold condition, the device must be selected by driving the CS# input to the logic low state. It is recommended that the user keep the CS# input low state during the entire duration of the Hold condition. This is to ensure that the state of the interface logic remains unchanged from the moment of entering the Hold condition. If the CS# input is driven to the logic high state while the device is in the Hold condition, the interface logic of the device will be reset. To restart communication with the device, it is necessary to drive HOLD# to the logic high state while driving the CS# signal into the logic low state. This prevents the device from going back into the Hold condition.

The Hold condition starts on the falling edge of the Hold (HOLD#) signal, provided that this coincides with SCK being at the logic low state. If the falling edge does not coincide with the SCK signal being at the logic low state, the Hold condition starts whenever the SCK signal reaches the logic low state. Taking the HOLD# signal to the logic low state does not terminate any Write, Program or Erase operation that is currently in progress.

During the Hold condition, SO is in high impedance and both the SI and SCK input are Don't Care.

The Hold condition ends on the rising edge of the Hold (HOLD#) signal, provided that this coincides with the SCK signal being at the logic low state. If the rising edge does not coincide with the SCK signal being at the logic low state, the Hold condition ends whenever the SCK signal reaches the logic low state.

The HOLD# function is not available when the Quad mode is enabled (CR1[1] =1). The Hold function is replaced by IO3 for input and output during Quad mode for receiving addresses, and data to be programmed (values are latched on rising edge of the SCK signal) as well as shifting out data (on the falling edge of SCK.

A configuration bit SR2[5] may be set to 1 to replace the HOLD# / IO3 functions with the IO3 / RESET# functions. Then the IO3 / RESET# may be used to initiate the hardware reset function. The IO3 / RESET# input is only treated as RESET# when the device is not in Quad-I/O mode, CR1[1] = 0, or when CS# is high.



When Quad I/O mode is in use, CR1[1]=1, and the device is selected with CS# low, the IO3 / RESET# is used only as IO3 for information transfer. When CS# is high, the IO3 / RESET# is not in use for information transfer and is used as the RESET# input. By conditioning the reset operation on CS# high during Quad mode, the reset function remains available during Quad mode.

When the system enters a reset condition, the CS# signal must be driven high as part of the reset process and the IO3 / RESET# signal is driven low. When CS# goes high the IO3 / RESET# input transitions from being IO3 to being the RESET# input. The reset condition is then detected when CS# remains high and the IO3 / RESET# signal remains low for t<sub>RP</sub>.

The HOLD#/IO3 or IO3/RESET# signals have an internal pull-up resistor and may be left unconnected in the host system if not used for Quad mode or the reset function.

When Quad mode is enabled, IO3 / RESET# is ignored for  $t_{CS}$  following CS# going high. This allows some time for the memory or host system to actively drive IO3 / RESET# to a valid level following the end of a transfer. Following the end of a Quad I/O read the memory will actively drive IO3 high before disabling the output during  $t_{DIS}$ . Following a transfer in which IO3 was used to transfer data to the memory, e.g. the QPP command, the host system is responsible for driving IO3 high before disabling the host IO3 output. This will ensure that IO3 / Reset is not left floating or being pulled slowly to high by the internal or an external passive pull-up. Thus, an unintended reset is not triggered by the IO3 / RESET# not being recognized as high before the end of  $t_{RP}$ . Once IO3 / RESET# is high the memory or host system can stop driving the signal. The integrated pull-up on IO3 will then hold IO3 high unless the host system actively drives IO3 / RESET# to initiate a reset.

Note that IO3 / Reset# cannot be shared by more than one SPI-MIO memory if any of them are operating in Quad I/O mode as IO3 being driven to or from one selected memory may look like a reset signal to a second not selected memory sharing the same IO3 / RESET# signal. See Section 5.3.3 IO3 / RESET# Input Initiated Hardware (Warm) Reset on page 33 for the IO3 / RESET timing.



Figure 1. HOLD Mode Operation

# 2.10 Voltage Supply (V<sub>CC</sub>)

V<sub>CC</sub> is the voltage source for all device internal logic. It is the single voltage used for all device internal functions including read, program, and erase. The voltage may vary from 2.7V to 3.6V.

# 2.11 Supply and Signal Ground (V<sub>SS</sub>)

V<sub>SS</sub> is the common voltage drain and ground reference for the device core, input signal receivers, and output drivers.

# 2.12 Not Connected (NC)

No device internal signal is connected to the package connector nor is there any future plan to use the connector for a signal. The connection may safely be used for routing space for a signal on a Printed Circuit Board (PCB). However, any signal connected to an NC must not have voltage levels higher than  $V_{CC}$ .

# 2.13 Reserved for Future Use (RFU)

No device internal signal is currently connected to the package connector but is there potential future use of the connector. It is recommended to not use RFU connectors for PCB routing channels so that the PCB may take advantage of future enhanced features in compatible footprint devices.



# 2.14 Do Not Use (DNU)

A device internal signal may be connected to the package connector. The connection may be used by Cypress for test or other purposes and is not intended for connection to any host system signal. Any DNU signal related function will be inactive when the signal is at  $V_{IL}$ . The signal has an internal pull-down resistor and may be left unconnected in the host system or may be tied to  $V_{SS}$ . Do not use these connections for PCB signal routing channels. Do not connect any host system signal to these connections.

# 2.15 Block Diagrams



Figure 2. Bus Master and Memory Devices on the SPI Bus - Single Bit Data Path

Figure 3. Bus Master and Memory Devices on the SPI Bus - Dual Bit Data Path







Figure 4. Bus Master and Memory Devices on the SPI Bus - Quad Bit Data Path



# 3. Signal Protocols

# 3.1 SPI Clock Modes

# 3.1.1 Single Data Rate (SDR)

The S25FL-S family of devices can be driven by an embedded microcontroller (bus master) in either of the two following clocking modes.

- Mode 0 with Clock Polarity (CPOL) = 0 and, Clock Phase (CPHA) = 0
- Mode 3 with CPOL = 1 and, CPHA = 1

For these two modes, input data into the device is always latched in on the rising edge of the SCK signal and the output data is always available from the falling edge of the SCK clock signal.

The difference between the two modes is the clock polarity when the bus master is in standby mode and not transferring any data.

- SCK will stay at logic low state with CPOL = 0, CPHA = 0
- SCK will stay at logic high state with CPOL = 1, CPHA = 1





Timing diagrams throughout the remainder of the document are generally shown as both mode 0 and 3 by showing SCK as both high and low at the fall of CS#. In some cases a timing diagram may show only mode 0 with SCK low at the fall of CS#. In such a case, mode 3 timing simply means clock is high at the fall of CS# so no SCK rising edge set up or hold time to the falling edge of CS# is needed for mode 3.

SCK cycles are measured (counted) from one falling edge of SCK to the next falling edge of SCK. In mode 0 the beginning of the first SCK cycle in a command is measured from the falling edge of CS# to the first falling edge of SCK because SCK is already low at the beginning of a command.

# 3.2 Command Protocol

All communication between the host system and S25FL-S family of memory devices is in the form of units called commands.

All commands begin with an instruction that selects the type of information transfer or device operation to be performed. Commands may also have an address, instruction modifier, latency period, data transfer to the memory, or data transfer from the memory. All instruction, address, and data information is transferred serially between the host system and memory device.

All instructions are transferred from host to memory as a single bit serial sequence on the SI signal.

Single bit wide commands may provide an address or data sent only on the SI signal. Data may be sent back to the host serially on the SO signal.

Dual or Quad Output commands provide an address sent to the memory only on the SI signal. Data will be returned to the host as a sequence of bit pairs on IO0 and IO1 or four bit (nibble) groups on IO0, IO1, IO2, and IO3.

Dual or Quad Input/Output (I/O) commands provide an address sent from the host as bit pairs on IO0 and IO1 or, four bit (nibble) groups on IO0, IO1, IO2, and IO3. Data is returned to the host similarly as bit pairs on IO0 and IO1 or, four bit (nibble) groups on IO0, IO1, IO2, and IO3.



Commands are structured as follows:

- Each command begins with CS# going low and ends with CS# returning high. The memory device is selected by the host driving the Chip Select (CS#) signal low throughout a command.
- The serial clock (SCK) marks the transfer of each bit or group of bits between the host and memory.
- Each command begins with an eight bit (byte) instruction. The instruction is always presented only as a single bit serial sequence on the Serial Input (SI) signal with one bit transferred to the memory device on each SCK rising edge. The instruction selects the type of information transfer or device operation to be performed.
- The instruction may be stand alone or may be followed by address bits to select a byte location within one of several address spaces in the device. The instruction determines the address space used. The address may be either a 24-bit or a 32-bit address. The address transfers occur on SCK rising edge.
- The width of all transfers following the instruction are determined by the instruction sent. Following transfers may continue to be single bit serial on only the SI or Serial Output (SO) signals, they may be done in two bit groups per (dual) transfer on the IO0 and IO1 signals, or they may be done in 4 bit groups per (quad) transfer on the IO0-IO3 signals. Within the dual or quad groups the least significant bit is on IO0. More significant bits are placed in significance order on each higher numbered IO signal. Single bits or parallel bit groups are transferred in most to least significant bit order.
- Some instructions send an instruction modifier called mode bits, following the address, to indicate that the next command will be of the same type with an implied, rather than an explicit, instruction. The next command thus does not provide an instruction byte, only a new address and mode bits. This reduces the time needed to send each command when the same command type is repeated in a sequence of commands. The mode bit transfers occur on SCK rising edge.
- The address or mode bits may be followed by write data to be stored in the memory device or by a read latency period before read data is returned to the host.
- Write data bit transfers occur on SCK rising edge.
- SCK continues to toggle during any read access latency period. The latency may be zero to several SCK cycles (also referred to as dummy cycles). At the end of the read latency cycles, the first read data bits are driven from the outputs on SCK falling edge at the end of the last read latency cycle. The first read data bits are considered transferred to the host on the following SCK rising edge. Each following transfer occurs on the next SCK rising edge.
- If the command returns read data to the host, the device continues sending data transfers until the host takes the CS# signal high. The CS# signal can be driven high after any transfer in the read data sequence. This will terminate the command.
- At the end of a command that does not return data, the host drives the CS# input high. The CS# signal must go high after the eighth bit, of a stand alone instruction or, of the last write data byte that is transferred. That is, the CS# signal must be driven high when the number of clock cycles after CS# signal was driven low is an exact multiple of eight cycles. If the CS# signal does not go high exactly at the eight SCK cycle boundary of the instruction or write data, the command is rejected and not executed.
- All instruction, address, and mode bits are shifted into the device with the Most Significant Bits (MSB) first. The data bits are shifted in and out of the device MSB first. All data is transferred in byte units with the lowest address byte sent first. Following bytes of data are sent in lowest to highest byte address order i.e. the byte address increments.
- All attempts to read the flash memory array during a program, erase, or a write cycle (embedded operations) are ignored. The embedded operation will continue to execute without any affect. A very limited set of commands are accepted during an embedded operation. These are discussed in the individual command descriptions.
- Depending on the command, the time for execution varies. A command to read status information from an executing command is available to determine when the command completes execution and whether the command was successful.



# 3.2.1 Command Sequence Examples







Figure 8. Single Bit Wide Output Command



Figure 9. Single Bit Wide I/O Command without Latency













Figure 12. Quad Output Command without Latency



Figure 13. Dual I/O Command (CS# sck חור 100 - 7 6 5 4 3 2 1 0 30 1 2 0 6 4 6 4 2 0 6 4 2 0 101 -31 \ 3 1 7 5 7 5 3 1 7 5 3 1 Phase -Instruction Address

Mode

Dummy

Data 1

Data 2



Additional sequence diagrams, specific to each command, are provided in Section 9. Commands on page 66.



#### 3.3 **Interface States**

This section describes the input and output signal levels as related to the SPI interface behavior.

#### Table 3. Interface States Summary with Separate Reset

| Interface State                                    | V <sub>cc</sub>             | RESET# | SCK      | CS# | HOLD# /<br>IO3 | WP# /<br>IO2 | SO /<br>IO1 | SI / 100 |
|----------------------------------------------------|-----------------------------|--------|----------|-----|----------------|--------------|-------------|----------|
| Power-Off                                          | <v<sub>CC (low)</v<sub>     | Х      | Х        | Х   | Х              | Х            | Z           | Х        |
| Low Power Hardware Data<br>Protection              | <v<sub>CC (cut-off)</v<sub> | х      | х        | х   | х              | х            | Z           | х        |
| Power-On (Cold) Reset                              | ≥V <sub>CC</sub> (min)      | Х      | Х        | HH  | Х              | Х            | Z           | Х        |
| Hardware (Warm) Reset                              | ≥V <sub>CC</sub> (min)      | HL     | Х        | Х   | Х              | Х            | Z           | Х        |
| Interface Standby                                  | ≥V <sub>CC</sub> (min)      | HH     | Х        | HH  | Х              | Х            | Z           | Х        |
| Instruction Cycle                                  | ≥V <sub>CC</sub> (min)      | HH     | HT       | HL  | HH             | HV           | Z           | HV       |
| Hold Cycle                                         | ≥V <sub>CC</sub> (min)      | HH     | HV or HT | HL  | HL             | Х            | Х           | Х        |
| Single Input Cycle Host to<br>Memory Transfer      | ≥V <sub>CC</sub> (min)      | НН     | HT       | HL  | НН             | х            | Z           | HV       |
| Single Latency (Dummy) Cycle                       | ≥V <sub>CC</sub> (min)      | HH     | HT       | HL  | HH             | Х            | Z           | Х        |
| Single Output Cycle Memory to<br>Host Transfer     | ≥V <sub>CC</sub> (min)      | НН     | HT       | HL  | НН             | х            | MV          | х        |
| Dual Input Cycle Host to<br>Memory Transfer        | ≥V <sub>CC</sub> (min)      | НН     | HT       | HL  | НН             | х            | HV          | HV       |
| Dual Latency (Dummy) Cycle                         | ≥V <sub>CC</sub> (min)      | HH     | HT       | HL  | HH             | Х            | Х           | Х        |
| Dual Output Cycle Memory to<br>Host Transfer       | ≥V <sub>CC</sub> (min)      | НН     | HT       | HL  | НН             | х            | MV          | MV       |
| QPP Address Input Cycle Host<br>to Memory Transfer | ≥V <sub>CC</sub> (min)      | НН     | HT       | HL  | х              | х            | Х           | HV       |
| Quad Input Cycle Host to<br>Memory Transfer        | ≥V <sub>CC</sub> (min)      | НН     | HT       | HL  | HV             | HV           | HV          | HV       |
| Quad Latency (Dummy) Cycle                         | ≥V <sub>CC</sub> (min)      | HH     | HT       | HL  | Х              | Х            | Х           | Х        |
| Quad Output Cycle Memory to<br>Host Transfer       | $\geq V_{CC}$ (min)         | HH     | HT       | HL  | MV             | MV           | MV          | MV       |

#### Legend

Z = no driver - floating signal

- $HL = Host driving V_{IL}$
- $HH = Host driving V_{IH}$

HV = either HL or HH

X = HL or HH or Z HT = toggling between HL and HH

 $ML = Memory driving V_{IL}$ 

 $MH = Memory driving V_{IH}$ 

MV = either ML or MH



#### Table 4. Interface States Summary with IO3 / RESET# Enabled

| Interface State                                    | V <sub>cc</sub>             | SCK | CS# | HOLD# /<br>IO3 | WP# /<br>IO2 | SO /<br>IO1 | SI / 100 |
|----------------------------------------------------|-----------------------------|-----|-----|----------------|--------------|-------------|----------|
| Power-Off                                          | <v<sub>CC (low)</v<sub>     | Х   | Х   | Х              | Х            | Z           | Х        |
| Low Power Hardware Data<br>Protection              | <v<sub>CC (cut-off)</v<sub> | х   | х   | Х              | х            | Z           | х        |
| Power-On (Cold) Reset                              | ≥V <sub>CC</sub> (min)      | Х   | HH  | Х              | Х            | Z           | Х        |
| Hardware (Warm) Reset —<br>Non-Quad Mode           | ≥V <sub>CC</sub> (min)      | х   | х   | HL             | х            | Z           | Х        |
| Hardware (Warm) Reset — Quad<br>Mode               | ≥V <sub>CC</sub> (min)      | х   | нн  | HL             | х            | Z           | Х        |
| Interface Standby                                  | ≥V <sub>CC</sub> (min)      | Х   | HH  | Х              | Х            | Z           | Х        |
| Instruction Cycle (Legacy SPI)                     | ≥V <sub>CC</sub> (min)      | HT  | HL  | HH             | HV           | Z           | HV       |
| Single Input Cycle<br>Host to Memory Transfer      | ≥V <sub>CC</sub> (min)      | HT  | HL  | НН             | х            | Z           | HV       |
| Single Latency (Dummy) Cycle                       | ≥V <sub>CC</sub> (min)      | HT  | HL  | HH             | Х            | Z           | Х        |
| Single Output Cycle Memory to<br>Host Transfer     | ≥V <sub>CC</sub> (min)      | HT  | HL  | НН             | х            | MV          | Х        |
| Dual Input Cycle Host to Memory<br>Transfer        | ≥V <sub>CC</sub> (min)      | HT  | HL  | НН             | х            | HV          | HV       |
| Dual Latency (Dummy) Cycle                         | ≥V <sub>CC</sub> (min)      | HT  | HL  | HH             | Х            | Х           | Х        |
| Dual Output Cycle Memory to Host<br>Transfer       | ≥V <sub>CC</sub> (min)      | HT  | HL  | НН             | х            | MV          | MV       |
| QPP Address Input Cycle Host to<br>Memory Transfer | ≥V <sub>CC</sub> (min)      | HT  | HL  | Х              | х            | х           | HV       |
| Quad Input Cycle Host to Memory<br>Transfer        | ≥V <sub>CC</sub> (min)      | HT  | HL  | HV             | HV           | HV          | HV       |
| Quad Latency (Dummy) Cycle                         | ≥V <sub>CC</sub> (min)      | HT  | HL  | Х              | Х            | Х           | Х        |
| Quad Output Cycle Memory to<br>Host Transfer       | ≥V <sub>CC</sub> (min)      | HT  | HL  | MV             | MV           | MV          | MV       |

#### Legend

Z = no driver - floating signal

- $HL = Host driving V_{IL}$
- $HH = Host driving V_{IH}$
- HV = either HL or HH
- X = HL or HH or Z HT = toggling between HL and HH
- $ML = Memory driving V_{IL}$
- $MH = Memory driving V_{IH}$ MV = either ML or MH



#### Table 5. Interface States Summary with HOLD# / IO3 Enabled

| Interface State                                    | V <sub>DD</sub>             | SCK      | CS# | HOLD# /<br>IO3 | WP# /<br>IO2 | SO /<br>IO1 | SI / 100 |
|----------------------------------------------------|-----------------------------|----------|-----|----------------|--------------|-------------|----------|
| Power-Off                                          | <v<sub>CC (low)</v<sub>     | Х        | Х   | Х              | Х            | Z           | Х        |
| Low Power Hardware Data<br>Protection              | <v<sub>CC (cut-off)</v<sub> | x        | x   | х              | х            | Z           | х        |
| Power-On (Cold) Reset                              | ≥V <sub>CC</sub> (min)      | Х        | HH  | Х              | Х            | Z           | Х        |
| Interface Standby                                  | $\geq V_{CC}$ (min)         | Х        | НН  | Х              | Х            | Z           | Х        |
| Instruction Cycle (Legacy SPI)                     | ≥V <sub>CC</sub> (min)      | HT       | HL  | HH             | HV           | Z           | HV       |
| Hold Cycle                                         | ≥V <sub>CC</sub> (min)      | HV or HT | HL  | HL             | Х            | Х           | Х        |
| Single Input Cycle<br>Host to Memory Transfer      | $\geq V_{CC}$ (min)         | HT       | HL  | НН             | х            | Z           | ΗV       |
| Single Latency (Dummy) Cycle                       | ≥V <sub>CC</sub> (min)      | HT       | HL  | HH             | Х            | Z           | Х        |
| Single Output Cycle Memory to<br>Host Transfer     | $\geq V_{CC}$ (min)         | HT       | HL  | HH             | х            | MV          | х        |
| Dual Input Cycle Host to Memory<br>Transfer        | $\geq V_{CC}$ (min)         | HT       | HL  | НН             | х            | HV          | ΗV       |
| Dual Latency (Dummy) Cycle                         | ≥V <sub>CC</sub> (min)      | HT       | HL  | HH             | Х            | Х           | Х        |
| Dual Output Cycle Memory to Host<br>Transfer       | $\geq V_{CC}$ (min)         | HT       | HL  | НН             | х            | MV          | MV       |
| QPP Address Input Cycle Host to<br>Memory Transfer | $\geq V_{CC}$ (min)         | HT       | HL  | Х              | х            | х           | ΗV       |
| Quad Input Cycle Host to Memory<br>Transfer        | ≥V <sub>CC</sub> (min)      | HT       | HL  | HV             | HV           | ΗV          | HV       |
| Quad Latency (Dummy) Cycle                         | ≥V <sub>CC</sub> (min)      | HT       | HL  | Х              | Х            | Х           | Х        |
| Quad Output Cycle Memory to<br>Host Transfer       | ≥V <sub>CC</sub> (min)      | HT       | HL  | MV             | MV           | MV          | MV       |

#### Legend

- Z = no driver floating signal
- $HL = Host driving V_{IL}$
- $HH = Host driving V_{IH}$
- HV = either HL or HH
- X = HL or HH or ZHT = toggling between HL and HH
- $ML = Memory driving V_{IL}$  $MH = Memory driving V_{IH}$
- MV = either ML or MH

#### 3.3.1 **Power-Off**

When the core supply voltage is at or below the V<sub>CC</sub> (low) voltage, the device is considered to be powered off. The device does not react to external signals, and is prevented from performing any program or erase operation.

#### 3.3.2 Low Power Hardware Data Protection

When V<sub>CC</sub> is less than V<sub>CC</sub> (cut-off) the memory device will ignore commands to ensure that program and erase operations can not start when the core supply voltage is out of the operating range.



# 3.3.3 Power-On (Cold) Reset

When the core voltage supply remains at or below the V<sub>CC</sub> (low) voltage for  $\ge t_{PD}$  time, then rises to  $\ge V_{CC}$  (Minimum) the device will begin its Power On Reset (POR) process. POR continues until the end of  $t_{PU}$ . During  $t_{PU}$  the device does not react to external input signals nor drive any outputs. Following the end of  $t_{PU}$  the device transitions to the Interface Standby state and can accept commands. For additional information on POR see Power-On (Cold) Reset on page 31.

# 3.3.4 Hardware (Warm) Reset

Some of the device package options provide a RESET# input. When RESET# is driven low for  $t_{RP}$  time the device starts the hardware reset process. The process continues for  $t_{RPH}$  time. Following the end of both  $t_{RPH}$  and the reset hold time following the rise of RESET# ( $t_{RH}$ ) the device transitions to the Interface Standby state and can accept commands. For additional information on hardware reset see Separate RESET# Input Initiated Hardware (Warm) Reset on page 32.

A configuration option is provided to allow IO3 to be used as a hardware reset input when the device is not in Quad mode or when it is in Quad mode and CS# is high. When IO3 / RESET# is driven low for  $t_{RP}$  time the device starts the hardware reset process. The process continues for  $t_{RPH}$  time. Following the end of both  $t_{RPH}$  and the reset hold time following the rise of RESET# ( $t_{RH}$ ) the device transitions to the Interface Standby state and can accept commands. For additional information on hardware reset see Section 5.3 Reset on page 31.

### 3.3.5 Interface Standby

When CS# is high the SPI interface is in standby state. Inputs other than RESET# are ignored. The interface waits for the beginning of a new command. The next interface state is Instruction Cycle when CS# goes low to begin a new command.

While in interface standby state the memory device draws standby current (I<sub>SB</sub>) if no embedded algorithm is in progress. If an embedded algorithm is in progress, the related current is drawn until the end of the algorithm when the entire device returns to standby current draw.

### 3.3.6 Instruction Cycle

When the host drives the MSB of an instruction and CS# goes low, on the next rising edge of SCK the device captures the MSB of the instruction that begins the new command. On each following rising edge of SCK the device captures the next lower significance bit of the 8-bit instruction. The host keeps RESET# high, CS# low, HOLD# high, and drives Write Protect (WP#) signal as needed for the instruction. However, WP# is only relevant during instruction cycles of a WRR command and is otherwise ignored.

Each instruction selects the address space that is operated on and the transfer format used during the remainder of the command. The transfer format may be Single, Dual output, Quad output, Dual I/O, or Quad I/O. The expected next interface state depends on the instruction received.

Some commands are stand alone, needing no address or data transfer to or from the memory. The host returns CS# high after the rising edge of SCK for the eighth bit of the instruction in such commands. The next interface state in this case is Interface Standby.

# 3.3.7 Hold (HOLD# / IO3 selected by SR2[5])

When Quad mode is not enabled (CR[1]=0) the HOLD# / IO3 signal is used as the HOLD# input. The host keeps RESET# high, HOLD# low, SCK may be at a valid level or continue toggling, and CS# is low. When HOLD# is low a command is paused, as though SCK were held low. SI / IO0 and SO / IO1 ignore the input level when acting as inputs and are high impedance when acting as outputs during hold state. Whether these signals are input or output depends on the command and the point in the command sequence when HOLD# is asserted low.

When HOLD# returns high the next state is the same state the interface was in just before HOLD# was asserted low.

When Quad mode is enabled the HOLD# / IO3 signal is used as IO3.

#### 3.3.8 Single Input Cycle - Host to Memory Transfer

Several commands transfer information after the instruction on the single serial input (SI) signal from host to the memory device. The dual output, and quad output commands send address to the memory using only SI but return read data using the I/O signals. The host keeps RESET# high, CS# low, HOLD# high, and drives SI as needed for the command. The memory does not drive the Serial Output (SO) signal.

The expected next interface state depends on the instruction. Some instructions continue sending address or data to the memory using additional Single Input Cycles. Others may transition to Single Latency, or directly to Single, Dual, or Quad Output.



# 3.3.9 Single Latency (Dummy) Cycle

Read commands may have zero to several latency cycles during which read data is read from the main flash memory array before transfer to the host. The number of latency cycles are determined by the Latency Code in the configuration register (CR[7:6]). During the latency cycles, the host keeps RESET# high, CS# low, and HOLD# high. The Write Protect (WP#) signal is ignored. The host may drive the SI signal during these cycles or the host may leave SI floating. The memory does not use any data driven on SI / I/O0 or other I/O signals during the latency cycles. In dual or quad read commands, the host must stop driving the I/O signals on the falling edge at the end of the last latency cycle. It is recommended that the host stop driving I/O signals during latency cycles so that there is sufficient time for the host drivers to turn off before the memory begins to drive at the end of the latency cycles. This prevents driver conflict between host and memory when the signal direction changes. The memory does not drive the Serial Output (SO) or I/O signals during the latency cycles.

The next interface state depends on the command structure i.e. the number of latency cycles, and whether the read is single, dual, or quad width.

# 3.3.10 Single Output Cycle - Memory to Host Transfer

Several commands transfer information back to the host on the single Serial Output (SO) signal. The host keeps RESET# high, CS# low, and HOLD# high. The Write Protect (WP#) signal is ignored. The memory ignores the Serial Input (SI) signal. The memory drives SO with data.

The next interface state continues to be Single Output Cycle until the host returns CS# to high ending the command.

### 3.3.11 Dual Input Cycle - Host to Memory Transfer

The Read Dual I/O command transfers two address or mode bits to the memory in each cycle. The host keeps RESET# high, CS# low, HOLD# high. The Write Protect (WP#) signal is ignored. The host drives address on SI / IO0 and SO / IO1.

The next interface state following the delivery of address and mode bits is a Dual Latency Cycle if there are latency cycles needed or Dual Output Cycle if no latency is required.

### 3.3.12 Dual Latency (Dummy) Cycle

Read commands may have zero to several latency cycles during which read data is read from the main flash memory array before transfer to the host. The number of latency cycles are determined by the Latency Code in the configuration register (CR[7:6]). During the latency cycles, the host keeps RESET# high, CS# low, and HOLD# high. The Write Protect (WP#) signal is ignored. The host may drive the SI / IO0 and SO / IO1 signals during these cycles or the host may leave SI / IO0 and SO / IO1 floating. The memory does not use any data driven on SI / IO0 and SO / IO1 during the latency cycles. The host must stop driving SI / IO0 and SO / IO1 on the falling edge at the end of the last latency cycle. It is recommended that the host stop driving them during all latency cycles so that there is sufficient time for the host drivers to turn off before the memory begins to drive at the end of the latency cycles. This prevents driver conflict between host and memory when the signal direction changes. The memory does not drive the SI / IO0 and SO / IO1 on the falling edge at the end of the last latency cycle. It is recommended that the host stop driving them during all latency cycles so that there is sufficient time for the host drivers to turn off before the memory begins to drive at the end of the latency cycles. This prevents driver conflict between host and memory when the signal direction changes. The memory does not drive the SI / IO0 and SO / IO1 signals during the latency cycles.

The next interface state following the last latency cycle is a Dual Output Cycle.

### 3.3.13 Dual Output Cycle - Memory to Host Transfer

The Read Dual Output and Read Dual I/O return data to the host two bits in each cycle. The host keeps RESET# high, CS# low, and HOLD# high. The Write Protect (WP#) signal is ignored. The memory drives data on the SI / IO0 and SO / IO1 signals during the dual output cycles.

The next interface state continues to be Dual Output Cycle until the host returns CS# to high ending the command.

### 3.3.14 **QPP or QOR Address Input Cycle**

The Quad Page Program and Quad Output Read commands send address to the memory only on IO0. The other IO signals are ignored because the device must be in Quad mode for these commands thus the Hold and Write Protect features are not active. The host keeps RESET# high, CS# low, and drives IO0.

For QPP the next interface state following the delivery of address is the Quad Input Cycle.

For QOR the next interface state following address is a Quad Latency Cycle if there are latency cycles needed or Quad Output Cycle if no latency is required.



# 3.3.15 Quad Input Cycle - Host to Memory Transfer

The Quad I/O Read command transfers four address or mode bits to the memory in each cycle. The Quad Page Program command transfers four data bits to the memory in each cycle. The host keeps RESET# high, CS# low, and drives the IO signals.

For Quad I/O Read the next interface state following the delivery of address and mode bits is a Quad Latency Cycle if there are latency cycles needed or Quad Output Cycle if no latency is required. For Quad Page Program the host returns CS# high following the delivery of data to be programmed and the interface returns to standby state.

# 3.3.16 Quad Latency (Dummy) Cycle

Read commands may have zero to several latency cycles during which read data is read from the main flash memory array before transfer to the host. The number of latency cycles are determined by the Latency Code in the configuration register (CR[7:6]). During the latency cycles, the host keeps RESET# high, CS# low. The host may drive the IO signals during these cycles or the host may leave the IO floating. The memory does not use any data driven on IO during the latency cycles. The host must stop driving the IO signals on the falling edge at the end of the last latency cycle. It is recommended that the host stop driving them during all latency cycles so that there is sufficient time for the host drivers to turn off before the memory begins to drive at the end of the latency cycles. This prevents driver conflict between host and memory when the signal direction changes. The memory does not drive the IO signals during the latency cycles.

The next interface state following the last latency cycle is a Quad Output Cycle.

# 3.3.17 Quad Output Cycle - Memory to Host Transfer

The Quad Output Read and Quad I/O Read return data to the host four bits in each cycle. The host keeps RESET# high, and CS# low. The memory drives data on IO0-IO3 signals during the Quad output cycles.

The next interface state continues to be Quad Output Cycle until the host returns CS# to high ending the command.

# 3.4 Configuration Register Effects on the Interface

The configuration register bits 7 and 6 (CR1[7:6]) select the latency code for all read commands. The latency code selects the number of mode bit and latency cycles for each type of instruction.

The configuration register bit 1 (CR1[1]) selects whether Quad mode is enabled to ignore HOLD# and WP# and allow Quad Page Program, Quad Output Read, and Quad I/O Read commands.

# 3.5 Data Protection

Some basic protection against unintended changes to stored data are provided and controlled purely by the hardware design. These are described below. Other software managed protection methods are discussed in the Section, *Software Interface* on page 47.

### 3.5.1 Power-Up

When the core supply voltage is at or below the  $V_{CC}$  (low) voltage, the device is considered to be powered off. The device does not react to external signals, and is prevented from performing any program or erase operation. Program and erase operations continue to be prevented during the Power-on Reset (POR) because no command is accepted until the exit from POR to the Interface Standby state.

### 3.5.2 Low Power

When  $V_{CC}$  is less than  $V_{CC}$  (cut-off) the memory device will ignore commands to ensure that program and erase operations can not start when the core supply voltage is out of the operating range.

### 3.5.3 Clock Pulse Count

The device verifies that all program, erase, and Write Registers (WRR) commands consist of a clock pulse count that is a multiple of eight before executing them. A command not having a multiple of 8 clock pulse count is ignored and no error status is set for the command.



# 4. Electrical Specifications

# 4.1 Absolute Maximum Ratings

#### Table 6. Absolute Maximum Ratings

| Storage Temperature Plastic Packages                             | -65°C to +150°C                    |
|------------------------------------------------------------------|------------------------------------|
| Ambient Temperature with Power Applied                           | -65°C to +125°C                    |
| V <sub>cc</sub>                                                  | -0.5V to +4.0V                     |
| Input voltage with respect to Ground (V <sub>SS</sub> ) (Note 1) | -0.5V to +(V <sub>CC</sub> + 0.5V) |
| Output Short Circuit Current (Note 2)                            | 100 mA                             |

Notes:

1. See Input Signal Overshoot on page 25 for allowed maximums during signal transition.

2. No more than one output may be shorted to ground at a time. Duration of the short circuit should not be greater than one second.

3. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability.

# 4.2 **Operating Ranges**

Operating ranges define those limits between which the functionality of the device is guaranteed.

# 4.2.1 Temperature Ranges

| Parameter           | Symbol         | Device                           | Spec |      | Unit |
|---------------------|----------------|----------------------------------|------|------|------|
|                     |                |                                  | Min  | Max  | onit |
| Ambient Temperature | T <sub>A</sub> | Industrial (I)                   | -40  | +85  | °C   |
|                     |                | Industrial Plus (V)              | -40  | +105 |      |
|                     |                | Automotive, AEC-Q100 Grade 3 (A) | -40  | +85  |      |
|                     |                | Automotive, AEC-Q100 Grade 2 (B) | -40  | +105 |      |

Industrial Plus operating and performance parameters will be determined by device characterization and may vary from standard industrial temperature range devices as currently shown in this specification.

# 4.2.2 Power Supply Voltage

V<sub>CC</sub> 2.7V to 3.6V

### 4.2.3 Input Signal Overshoot

During DC conditions, input or I/O signals should remain equal to or between  $V_{SS}$  and  $V_{CC}$ . During voltage transitions, inputs or I/Os may overshoot  $V_{SS}$  to –2.0V or overshoot to  $V_{CC}$  +2.0V, for periods up to 20 ns.

#### Figure 15. Maximum Negative Overshoot Waveform

