# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





S25FL116K/S25FL132K/S25FL164K

16-Mbit (2 Mbyte)/32-Mbit (4 Mbyte)/ 64-Mbit (8 Mbyte), 3.0 V, SPI Flash Memory

This product family has been retired and is not recommended for designs. For new and current designs, S25FL064L supersede the S25FL1-K family. These are the factory-recommended migration paths. Please refer to the S25FL-L Family datasheets for specifications and ordering information.

# **Features**

- Serial Peripheral Interface (SPI) with Multi-I/O
  - SPI Clock polarity and phase modes 0 and 3
  - Command subset and footprint compatible with S25FL-K
- Read
  - Normal Read (Serial):
    - 50 MHz clock rate (-40 °C to +85 °C/105 °C)
  - Fast Read (Serial):
  - 108 MHz clock rate (-40 °C to +85 °C/105 °C) - Dual Read:
  - 108 MHz clock rate (-40 °C to +85 °C/105 °C) - Quad Read:
  - 108 MHz clock rate (-40 °C to +85 °C/105 °C) - 54 MB/s maximum continuous data transfer rate
  - (-40 °C to +85 °C/105 °C)
  - Efficient Execute-In-Place (XIP)
  - Continuous and wrapped read modes
  - Serial Flash Discoverable Parameters (SFDP) ecommen
- Program
  - Serial-input Page Program (up to 256 bytes)
  - Program Suspend and Resume
- Erase
  - Uniform sector erase (4 kB)
  - Uniform block erase (64 kB)
  - Chip erase
  - Erase Suspend and Resume
- Cycling Endurance
  - 100K Program-Erase cycles, minimum
- Data Retention
  - 20-year data retention, minimum
- Security
  - Three 256-byte Security Registers with OTP protection
  - Low supply voltage protection of the entire memory
  - Pointer-based security protection feature (S25FL132K and S25FL164K)
  - Top / Bottom relative Block Protection Range, 4 kB to all of memory

- 8-Byte Unique ID for each device
- Non-volatile Status Register bits control protection modes
  - Software command protection
  - Hardware input signal protection
  - Lock-Down until power cycle protection
  - OTP protection of security registers
- 90 nm Floating Gate Technology
- Single Supply Voltage
  - 2.7 V to 3.6 V (Industrial, Industrial Plus, and Extended temperature range)
  - -2.6 V to 3.6 V (Extended temperature range)
- Temperature Ranges
  - Industrial (–40 °C to +85 °C)
  - -Industrial Plus (-40 °C to +105 °C)
- Automotive, AEC-Q100 Grade 3 (-40°C to +85°C)
- Automotive, AEC-Q100 Grade 2 (-40°C to +105°C))
- Package Options
  - S25FL116K
    - 8-lead SOIC (150 mil) SOA008
    - 8-lead SOIC (208 mil) SOC008
    - 8-contact WSON 5 mm x 6 mm WND008
    - 24-ball BGA 6 mm × 8 mm FAB024 and FAC024
  - KGD / KGW
  - S25FL132K
    - 8-lead SOIC (150 mil) SOA008
    - 8-lead SOIC (208 mil) SOC008
    - 8-contact USON 4 mm × 4 mm UNF008
    - 8-contact WSON 5 mm × 6 mm WND008
    - 24-ball BGA 6 mm  $\times$  8 mm FAB024 and FAC024
    - KGD / KGW
  - S25FL164K
    - 8-lead SOIC (208 mil) SOC008
    - 16-lead SOIC (300 mil) SO3016
    - 8-contact WSON 5 mm × 6 mm WND008
    - 24-ball BGA 6 mm × 8 mm FAB024 and FAC024



# Logic Block Diagram



# **Performance Summary**

Maximum Read Rates (V<sub>CC</sub> = 2.7 V to 3.6 V, 85 °C/105 °C)

|     | Mbytes/s   |
|-----|------------|
| 50  | 6.25       |
| 108 | 13.5       |
| 108 | 27         |
| 108 | 54         |
|     | 108<br>108 |

# Typical Program and Erase Rates (V<sub>CC</sub> = 2.7 V to 3.6 V, 85 °C/105 °C)

| Operation                               | kbytes/s |
|-----------------------------------------|----------|
| Page Programming (256-byte page buffer) | 365      |
| 4-kbyte Sector Erase                    | 81       |
| 64-kbyte Sector Erase                   | 131      |

#### Typical Current Consumption (V<sub>CC</sub> = 2.7 V to 3.6 V, 85 °C/105 °C)

| Operation           | Current (mA) |
|---------------------|--------------|
| Serial Read 50 MHz  | 7            |
| Serial Read 108 MHz | 12           |
| Dual Read 108 MHz   | 14           |
| Quad Read 108 MHz   | 16           |
| Program             | 20           |
| Erase               | 20           |
| Standby             | 0.015        |
| Deep-Power Down     | 0.002        |



# Contents

| 1.                                           | General Description                                                                                                                        | . 4                                                                        |     |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|
| 1.1                                          | Migration Notes                                                                                                                            | . 5                                                                        |     |
| 1.2                                          | Glossary                                                                                                                                   | . 6                                                                        |     |
| 1.3                                          | Other Resources                                                                                                                            |                                                                            |     |
| 2.                                           | Signal Descriptions                                                                                                                        | . 8                                                                        |     |
| 2.1                                          | Input / Output Summary                                                                                                                     | . 8                                                                        |     |
| 2.2                                          | Address and Data Configuration                                                                                                             |                                                                            |     |
| 2.3                                          | Serial Clock (SCK)                                                                                                                         |                                                                            |     |
| 2.4                                          | Chip Select (CS#)                                                                                                                          |                                                                            |     |
| 2.5                                          | Serial Input (SI) / IO0                                                                                                                    | . 9                                                                        |     |
| 2.6                                          | Serial Output (SO) / IO1                                                                                                                   | . 9                                                                        |     |
| 2.7                                          | Write Protect (WP#) / IO2                                                                                                                  | . 9                                                                        |     |
| 2.8                                          | HOLD# / IO3                                                                                                                                | 10                                                                         |     |
| 2.9                                          | Core and I/O Signal Voltage Supply (V <sub>CC</sub> )                                                                                      | 10                                                                         |     |
| 2.10                                         | Supply and Signal Ground (V <sub>SS</sub> )                                                                                                | 10                                                                         |     |
| 2.11                                         | Not Connected (NC)                                                                                                                         | 10                                                                         |     |
| 2.12                                         | Reserved for Future Use (RFU)                                                                                                              | 10                                                                         |     |
| 2.13                                         | Do Not Use (DNU)                                                                                                                           | 11                                                                         |     |
| 2 14                                         | Block Diagrams                                                                                                                             | 11                                                                         |     |
| 2.17                                         |                                                                                                                                            |                                                                            |     |
| 3.                                           | Signal Protocols                                                                                                                           | 12                                                                         |     |
|                                              |                                                                                                                                            |                                                                            |     |
| 3.                                           | Signal Protocols                                                                                                                           | 12                                                                         |     |
| <b>3.</b><br>3.1                             | Signal Protocols<br>SPI Clock Modes                                                                                                        | 12<br>12                                                                   |     |
| <b>3.</b><br>3.1<br>3.2                      | Signal Protocols<br>SPI Clock Modes<br>Command Protocol<br>Interface States                                                                | 12<br>12<br>12                                                             | č   |
| <b>3.</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5 | Signal Protocols<br>SPI Clock Modes<br>Command Protocol<br>Interface States<br>Status Register Effects on the Interface<br>Data Protection | 12<br>12<br>12<br>16<br>19                                                 |     |
| <b>3.</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5 | Signal Protocols<br>SPI Clock Modes<br>Command Protocol<br>Interface States<br>Status Register Effects on the Interface<br>Data Protection | 12<br>12<br>12<br>16<br>19                                                 | e   |
| <b>3.</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5 | Signal Protocols<br>SPI Clock Modes<br>Command Protocol<br>Interface States<br>Status Register Effects on the Interface<br>Data Protection | 12<br>12<br>12<br>16<br>19                                                 | e   |
| <b>3.</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5 | Signal Protocols<br>SPI Clock Modes<br>Command Protocol<br>Interface States<br>Status Register Effects on the Interface<br>Data Protection | 12<br>12<br>12<br>16<br>19                                                 | e   |
| <b>3.</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5 | Signal Protocols<br>SPI Clock Modes<br>Command Protocol<br>Interface States<br>Status Register Effects on the Interface<br>Data Protection | 12<br>12<br>12<br>16<br>19                                                 | et  |
| <b>3.</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5 | Signal Protocols<br>SPI Clock Modes<br>Command Protocol<br>Interface States<br>Status Register Effects on the Interface<br>Data Protection | 12<br>12<br>12<br>16<br>19                                                 | e   |
| <b>3.</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5 | Signal Protocols<br>SPI Clock Modes<br>Command Protocol<br>Interface States<br>Status Register Effects on the Interface<br>Data Protection | 12<br>12<br>12<br>16<br>19                                                 |     |
| <b>3.</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5 | Signal Protocols<br>SPI Clock Modes<br>Command Protocol<br>Interface States<br>Status Register Effects on the Interface<br>Data Protection | 12<br>12<br>12<br>16<br>19                                                 | e   |
| <b>3.</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5 | Signal Protocols<br>SPI Clock Modes<br>Command Protocol<br>Interface States<br>Status Register Effects on the Interface<br>Data Protection | 12<br>12<br>12<br>16<br>19                                                 | e   |
| <b>3.</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5 | Signal Protocols<br>SPI Clock Modes<br>Command Protocol<br>Interface States<br>Status Register Effects on the Interface<br>Data Protection | 12<br>12<br>12<br>16<br>19                                                 | e   |
| <b>3.</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5 | Signal Protocols<br>SPI Clock Modes<br>Command Protocol<br>Interface States<br>Status Register Effects on the Interface                    | 12<br>12<br>12<br>16<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>25<br>29 | e e |

| Physical Diagrams                                                                                                                                                      | 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address Space Maps<br>Overview<br>Flash Memory Array<br>Security Registers<br>Security Register 0 — Serial Flash<br>Discoverable Parameters                            | 38<br>38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| (SFDP — JEDEC JESD216B)<br>Status Registers<br>Device Identification                                                                                                   | 49                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Functional Description<br>SPI Operations<br>Write Protection<br>Status Registers                                                                                       | 60<br>61<br>61                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Configuration and Status Commands<br>Program and Erase Commands<br>Read Commands<br>Reset Commands<br>ID and Security Commands<br>Set Block / Pointer Protection (39h) | 64<br>67<br>70<br>75<br>77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Data Integrity<br>Erase Endurance<br>Data Retention<br>Initial Delivery State                                                                                          | 83<br>83<br>83                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Ordering Information                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ument History Page 87                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Solutions, and Legal Information<br>Worldwide Sales and Design Support<br>Products<br>PSoC® Solutions<br>Cypress Developer Community<br>Technical Support              | 90<br>90<br>90<br>90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                        | Address Space Maps         Overview         Flash Memory Array         Security Registers         Security Register 0 — Serial Flash         Discoverable Parameters         (SFDP — JEDEC JESD216B)         Status Registers         Device Identification         Functional Description         SPI Operations         Write Protection         Status Registers         Commands         Configuration and Status Commands         Program and Erase Commands         Program and Erase Commands         ID and Security Commands         Set Block / Pointer Protection (39h)         S25FL132K and S25FL164K         Data Integrity         Erase Endurance         Data Retention         Initial Delivery State         Ordering Information         Revision History         ument History Page 87         s, Solutions, and Legal Information         Worldwide Sales and Design Support         Products         PSoC® Solutions |



# 1. General Description

The S25FL1-K of non-volatile flash memory devices connect to a host system via a Serial Peripheral Interface (SPI). Traditional SPI single bit serial input and output (Single I/O or SIO) is supported as well as optional two bit (Dual I/O or DIO) and four bit (Quad I/O or QIO) serial protocols. This multiple width interface is called SPI Multi-I/O or MIO.

The SPI-MIO protocols use only 4 to 6 signals:

- Chip Select (CS#)
- Serial Clock (SCK)
  - IO0 (SI)
  - IO1 (SO)
  - IO2 (WP#)
  - IO3 (HOLD#)
- Serial Data

The SIO protocol uses Serial Input (SI) and Serial Output (SO) for data transfer. The DIO protocols use IO0 and IO1 to input or output two bits of data in each clock cycle.

The Write Protect (WP#) input signal option allows hardware control over data protection. Software controlled commands can also manage data protection.

The HOLD# input signal option allows commands to be suspended and resumed on any clock cycle.

The QIO protocols use all of the data signals (IO0 to IO3) to transfer 4 bits in each clock cycle. When the QIO protocols are enabled the WP# and HOLD# inputs and features are disabled.

Clock frequency of up to 108 MHz is supported, allowing data transfer rates up to:

- Single bit data path = 13.5 Mbytes/s
- Dual bit data path = 27 Mbytes/s
- Quad bit data path = 54 Mbytes/s

Executing code directly from flash memory is often called execute-In-Place or XIP. By using S25FL1-K devices at the higher clock rates supported, with QIO commands, the command read transfer rate can match or exceed traditional x8 or x16 parallel interface, asynchronous, NOR flash memories, while reducing signal count dramatically. The Continuous Read Mode allows for random memory access with as few as 8-clocks of overhead for each access, providing efficient XIP operation. The Wrapped Read mode provides efficient instruction or data cache refill via a fast read of the critical byte that causes a cache miss, followed by reading all other bytes in the same cache line in a single read command.

The S25FL1-K:

- Support JEDEC standard manufacturer and device type identification.
- Program pages of 256 bytes each. One to 256 bytes can be programmed in each Page Program operation. Pages can be erased in groups of 16 (4-kB aligned sector erase), groups of 256 (64-kB aligned block erase), or the entire chip (chip erase).
- The S25FL1-K devices operate on a single 2.6V/2.7V to 3.6V power supply and all devices are offered in space-saving packages.
- Provides an ideal storage solution for systems with limited space, signal connections, and power. These memories offer flexibility and performance well beyond ordinary serial flash devices. They are ideal for code shadowing to RAM, executing code directly (XIP), and storing reprogrammable data.



### 1.1 Migration Notes

#### 1.1.1 Features Comparison

The S25FL1-K is command set and footprint compatible with prior generation FL-K and FL-P families.

| Parameter                    | S25FL1-K                        | S25FL-K                      | S25FL-P                 |
|------------------------------|---------------------------------|------------------------------|-------------------------|
| Technology Node              | 90 nm                           | 90 nm                        | 90 nm                   |
| Architecture                 | Floating Gate                   | Floating Gate                | MirrorBit <sup>®</sup>  |
| Release Date                 | In Production                   | In Production                | In Production           |
| Density                      | 16 Mbit - 64 Mbit               | 4 Mbit - 128 Mbit            | 32 Mbit - 256 Mbit      |
| Bus Width                    | x1, x2, x4                      | x1, x2, x4                   | x1, x2, x4              |
| Supply Voltage               | 2.6V / 2.7V - 3.6V              | 2.7V - 3.6V                  | 2.7V - 3.6V             |
| Normal Read Speed            | 6 MB/s (50 MHz)                 | 6 MB/s (50 MHz)              | 5 MB/s (40 MHz)         |
| Fast Read Speed              | 13.5 MB/s (108 MHz)             | 13 MB/s (104 MHz)            | 13 MB/s (104 MHz)       |
| Dual Read Speed              | 27 MB/s (108 MHz)               | 26 MB/s (104 MHz)            | 20 MB/s (80 MHz)        |
| Quad Read Speed              | 54 MB/s (108 MHz at 85°C/105°C) | 52 MB/s (104 MHz)            | 40 MB/s (80 MHz)        |
| Program Buffer Size          | 256B                            | 256B                         | 256B                    |
| Page Programming Time (typ.) | 700 µs (256B)                   | 700 µs (256B)                | 1500 µs (256B)          |
| Program Suspend / Resume     | Yes                             | Yes                          | No                      |
| Erase Sector Size            | 4 kB / 64 kB                    | 4 kB / 32 kB / 64 kB         | 64 kB / 256 kB          |
| Parameter Sector Size        | N/A                             | N/A                          | 4 kB                    |
| Sector Erase Time (typ.)     | 50 ms (4 kB), 500 ms (64 kB)    | 30 ms (4 kB), 150 ms (64 kB) | 500 ms (64 kB)          |
| Erase Suspend / Resume       | Yes                             | Yes                          | No                      |
| OTP Size                     | 768B (3 x 256B)                 | 768B (3 x 256B)              | 506B                    |
| Operating Temperature        | -40°Oto +85°C / +105°C          | -40°C to +85°C               | -40°C to +85°C / +105°C |

#### Table 1. FL Generations Comparison

Notes:

1. S25FL-K family devices can erase 4-kB sectors in groups of 32 kB or 64 kB.

2. S25FL1-K family devices can erase 4-kB sectors in groups of 64 kB.

3. S25FL-P has either 64-kB or 256-kB uniform sectors depending on an ordering option.

4. Refer to individual data sheets for further details.

### 1.1.2 Known Feature Differences from Prior Generations

### 1.1.2.1 Secure Silicon Region (OTP)

The size and format (address map) of the One Time Program area is the same for the S25FL1-K and the S25FL-K but different for the S25FL-P.



#### 1.1.2.2 **Commands Not Supported**

The following S25FL-K and S25FL-P commands are not supported:

- Quad Page PGM (32h)
- Half-Block Erase 32K (52h)
- Word read Quad I/O (E7)
- Octal Word Read Quad I/O (E3h)
- MFID dual I/O (92h)
- MFID quad I/O (94h)
- Read Unique ID (4Bh)

#### 1.1.2.3 **New Features**

The S25FL1-K introduces new features to low density SPI category memories:

- Variable read latency (number of dummy cycles) for faster initial access time or higher clock rate read commands
- Industrial Plus and Extended temperature range
- Jen Volatile configuration option in addition to legacy non-volatile configuration

#### 1.2 Glossary

- Command. All information transferred between the host system and memory during one period while CS# is low. This includes the instruction (sometimes called an operation code or opcode) and any required address, mode bits, latency cycles, or data.
- Flash. The name for a type of Electrical Erase Programmable Read Only Memory (EEPROM) that erases large blocks of memory bits in parallel, making the erase operation much faster than early EEPROM.
- **High**. A signal voltage level  $\geq$  V<sub>IH</sub> or a logic level representing a binary one (1).
- Instruction. The 8-bit code indicating the function to be performed by a command (sometimes called an operation code or opcode). The instruction is always the first 8 bits transferred from host system to the memory in any command.
- **Low**. A signal voltage level  $\leq V_{II}$  or a logic level representing a binary zero (0).
- LSB. Least Significant Bit. Generally the right most bit, with the lowest order of magnitude value, within a group of bits of a register or data value.
- MSB. Most Significant Bit. Generally the left most bit, with the highest order of magnitude value, within a group of bits of a register or data value.
- Non-Volatile. No power is needed to maintain data stored in the memory.
- OPN. Ordering Part Number. The alphanumeric string specifying the memory device type, density, package, factory non-volatile configuration, etc. used to select the desired device.
- Page. 256-byte aligned and length group of data.
- PCB. Printed Circuit Board.
- Register Bit References. Are in the format: Register name[bit number] or Register name[bit range MSB: bit range LSB].
- Sector. Erase unit size; all sectors are physically 4-kbytes aligned and length. Depending on the erase command used, groups of physical sectors may be erased as a larger logical sector of 64 kbytes.
- Write. An operation that changes data within volatile or non-volatile registers bits or non-volatile flash memory. When changing non-volatile data, an erase and reprogramming of any unchanged non-volatile data is done, as part of the operation, such that the non-volatile data is modified by the write operation, in the same way that volatile data is modified – as a single operation. The non-volatile data appears to the host system to be updated by the single write command, without the need for separate commands for erase and reprogram of adjacent, but unaffected data.



### 1.3 Other Resources

#### 1.3.1 Cypress Flash Memory Roadmap

www.cypress.com/product-roadmaps/cypress-flash-memory-roadmap

#### 1.3.2 Links to Software

www.cypress.com/software-and-drivers-cypress-flash-memory

#### 1.3.3 Links to Application Notes

www.cypress.com/cypressappnotes

Not Recommended for New Design



# **Hardware Interface**

#### Serial Peripheral Interface with Multiple Input / Output (SPI-MIO)

Many memory devices connect to their host system with separate parallel control, address, and data signals that require a large number of signal connections and larger package size. The large number of connections increase power consumption due to so many signals switching and the larger package increases cost.

The S25FL1-K reduces the number of signals for connection to the host system by serially transferring all control, address, and data information over 4 to 6 signals. This reduces the cost of the memory package, reduces signal switching power, and either reduces the host connection count or frees host connectors for use in providing other features.

The S25FL1-K uses the industry standard single bit Serial Peripheral Interface (SPI) and also supports commands for two bit (Dual) and four bit (Quad) wide serial transfers. This multiple width interface is called SPI Multi-I/O or SPI-MIO.

#### **Signal Descriptions** 2.

#### 2.1 Input / Output Summary

#### Table 2 Signal List

| 2. Signal       | Descriptio  | ons<br>Summary                                                                                                                                                                                                                                                                                                                                      |
|-----------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.1 Inpu        | ut / Output | Summary                                                                                                                                                                                                                                                                                                                                             |
| Table 2. Signal | List        | N                                                                                                                                                                                                                                                                                                                                                   |
| Signal Name     | Туре        | Description                                                                                                                                                                                                                                                                                                                                         |
| SCK             | Input       | Serial Clock.                                                                                                                                                                                                                                                                                                                                       |
| CS#             | Input       | Chip Select.                                                                                                                                                                                                                                                                                                                                        |
| SI (IO0)        | I/O         | Serial Input for single bit data commands. IO0 for Dual or Quad commands.                                                                                                                                                                                                                                                                           |
| SO (IO1)        | I/O         | Serial Output for single bit data commands. IO1 for Dual or Quad commands.                                                                                                                                                                                                                                                                          |
| WP# (IO2)       | I/O         | Write Protect in single bit of Dual data commands. IO2 in Quad mode. The signal has an internal pull-up resistor and may be left unconnected in the host system if not used for Quad commands.                                                                                                                                                      |
| HOLD# (IO3)     | I/O         | <b>Hold</b> (pause) serial transfer in single bit or Dual data commands. IO3 in Quad-I/O mode. The signal has an internal pull-up resistor and may be left unconnected in the host system if not used for Quad commands.                                                                                                                            |
| V <sub>CC</sub> | Supply      | Core and VO Power Supply.                                                                                                                                                                                                                                                                                                                           |
| V <sub>SS</sub> | Supply      | Ground.                                                                                                                                                                                                                                                                                                                                             |
| NC              | Unused      | <b>Not Connected.</b> No device internal signal is connected to the package connector nor is there any future plan to use the connector for a signal. The connection may safely be used for routing space for a signal on a Printed Circuit Board (PCB). However, any signal connected to an NC must not have voltage levels higher than $V_{CC}$ . |
| RFU             | Reserved    | <b>Reserved for Future Use.</b> No device internal signal is currently connected to the package connector but there is potential future use of the connector for a signal. It is recommended to not use RFU connectors for PCB routing channels so that the PCB may take advantage of future enhanced features in compatible footprint devices.     |
| DNU             | Reserved    | <b>Do Not Use.</b> Do not use these connections for PCB signal routing channels. Do not connect any host system signal to this connection.                                                                                                                                                                                                          |

#### Note:

1. A signal name ending with the # symbol is active when low.



### 2.2 Address and Data Configuration

Traditional SPI single bit wide commands (Single or SIO) send information from the host to the memory only on the SI signal. Data may be sent back to the host serially on the Serial Output (SO) signal.

Dual or Quad Output commands send information from the host to the memory only on the SI signal. Data will be returned to the host as a sequence of bit pairs on IO0 and IO1 or four bit (nibble) groups on IO0, IO1, IO2, and IO3.

Dual or Quad Input / Output (I/O) commands send information from the host to the memory as bit pairs on IO0 and IO1 or four bit (nibble) groups on IO0, IO1, IO2, and IO3. Data is returned to the host similarly as bit pairs on IO0 and IO1 or four bit (nibble) groups on IO0, IO1, IO2, and IO3.

### 2.3 Serial Clock (SCK)

This input signal provides the synchronization reference for the SPI interface. Instructions, addresses, or data input are latched on the rising edge of the SCK signal. Data output changes after the falling edge of SCK.

# 2.4 Chip Select (CS#)

The chip select signal indicates when a command for the device is in process and the other signals are relevant for the memory device. When the CS# signal is at the logic high state, the device is not selected and all input signals are ignored and all output signals are high impedance. Unless an internal Program, Erase or Write Status Registers embedded operation is in progress, the device will be in the Standby Power mode. Driving the CS# input to logic low state enables the device, placing it in the Active Power mode. After Power-Up, a falling edge on CS# is required prior to the start of any command.

# 2.5 Serial Input (SI) / IO0

This input signal is used to transfer data serially into the device. It receives instructions, addresses, and data to be programmed. Values are latched on the rising edge of serial SCK clock signal.

SI becomes IO0 - an input and output during Dual and Quad commands for receiving instructions, addresses, and data to be programmed (values latched on rising edge of serial SCK clock signal) as well as shifting out data (on the falling edge of SCK).

# 2.6 Serial Output (SO) / IO1

This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of the serial SCK clock signal.

SO becomes IO1, an input and output during Dual and Quad commands for receiving instructions, addresses, and data to be programmed (values latched on rising edge of serial SCK clock signal) as well as shifting out data (on the falling edge of SCK).

### 2.7 Write Protect (WP#) / IO2

When WP# is driven Low (V<sub>IL</sub>), while the Status Register Protect bits (SRP1 and SRP0) of the Status Registers (SR2[0] and SR1[7]) are set to 0 and 1 respectively, it is not possible to write to the Status Registers. This prevents any alteration of the Status Registers. As a consequence, all the data bytes in the memory area that are protected by the Block Protect, TB, SEC, and CMP bits in the status registers, are also hardware protected against data modification while WP# remains Low.

The WP# function is not available when the Quad mode is enabled (QE) in Status Register-2 (SR2[1]=1). The WP# function is replaced by IO2 for input and output during Quad mode for receiving addresses, and data to be programmed (values are latched on rising edge of the SCK signal) as well as shifting out data (on the falling edge of SCK).

WP# has an internal pull-up resistance; when unconnected, WP# is at V<sub>IH</sub> and may be left unconnected in the host system if not used for Quad mode.



### 2.8 HOLD# / IO3

The HOLD# signal is used to pause any serial communications with the device without deselecting the device or stopping the serial clock.

To enter the Hold condition, the device must be selected by driving the CS# input to the logic low state. It is required that the user keep the CS# input low state during the entire duration of the Hold condition. This is to ensure that the state of the interface logic remains unchanged from the moment of entering the Hold condition.

The Hold condition starts on the falling edge of the Hold (HOLD#) signal, provided that this coincides with SCK being at the logic low state. If the falling edge does not coincide with the SCK signal being at the logic low state, the Hold condition starts whenever the SCK signal reaches the logic low state. Taking the HOLD# signal to the logic low state does not terminate any Write, Program or Erase operation that is currently in progress.

During the Hold condition, SO is in high impedance and both the SI and SCK input are Don't Care.

The Hold condition ends on the rising edge of the Hold (HOLD#) signal, provided that this coincides with the SCK signal being at the logic low state. If the rising edge does not coincide with the SCK signal being at the logic low state, the Hold condition ends whenever the SCK signal reaches the logic low state.



# 2.9 Core and I/O Signal Voltage Supply (V<sub>CC</sub>)

V<sub>CC</sub> is the voltage source for all device internal logic and input / output signals. It is the single voltage used for all device functions including read, program, and erase.

# 2.10 Supply and Signal Ground (V<sub>SS</sub>)

V<sub>SS</sub> is the common voltage drain and ground reference for the device core, input signal receivers, and output drivers.

# 2.11 Not Connected (NC)

No device internal signal is connected to the package connector nor is there any future plan to use the connector for a signal. The connection may safely be used for routing space for a signal on a Printed Circuit Board (PCB).

# 2.12 Reserved for Future Use (RFU)

No device internal signal is currently connected to the package connector but is there potential future use for the connector for a signal. It is recommended to not use RFU connectors for PCB routing channels so that the PCB may take advantage of future enhanced features in compatible footprint devices.



## 2.13 Do Not Use (DNU)

A device internal signal may be connected to the package connector. The connection may be used by Cypress for test or other purposes and is not intended for connection to any host system signal. Any DNU signal related function will be inactive when the signal is at  $V_{IL}$ . The signal has an internal pull-down resistor and may be left unconnected in the host system or may be tied to  $V_{SS}$ . Do not use these connections for PCB signal routing channels. Do not connect any host system signal to these connections.

### 2.14 Block Diagrams



Figure 2. Bus Master and Memory Devices on the SPI Bus - Single Bit Data Path

Figure 3. Bus Master and Memory Devices on the SPI Bus - Dual Bit Data Path



Figure 4. Bus Master and Memory Devices on the SPI Bus - Quad Bit Data Path





# 3. Signal Protocols

### 3.1 SPI Clock Modes

The S25FL1-K can be driven by an embedded microcontroller (bus master) in either of the two following clocking modes.

- Mode 0 with Clock Polarity (CPOL) = 0 and, Clock Phase (CPHA) = 0
- Mode 3 with CPOL = 1 and, CPHA = 1

For these two modes, input data into the device is always latched in on the rising edge of the SCK signal and the output data is always available from the falling edge of the SCK clock signal.

The difference between the two modes is the clock polarity when the bus master is in standby mode and not transferring any data.

- SCK will stay at logic low state with CPOL = 0, CPHA = 0
- SCK will stay at logic high state with CPOL = 1, CPHA = 1



Timing diagrams throughout the remainder of the document are generally shown as both mode 0 and 3 by showing SCK as both high and low at the fall of CS#. In some cases a timing diagram may show only mode 0 with SCK low at the fall of CS#. In such a case, mode 3 timing simply means clock is high at the fall of CS# so no SCK rising edge set up or hold time to the falling edge of CS# is needed for mode 3.

SCK cycles are measured (counted) from one falling edge of SCK to the next falling edge of SCK. In mode 0 the beginning of the first SCK cycle in a command is measured from the falling edge of CS# to the first falling edge of SCK because SCK is already low at the beginning of a command.

# 3.2 Command Protocol

All communication between the host system and S25FL1-K memory devices is in the form of units called commands.

All commands begin with an instruction that selects the type of information transfer or device operation to be performed. Commands may also have an address, instruction modifier (mode), latency period, data transfer to the memory, or data transfer from the memory. All instruction, address, and data information is transferred serially between the host system and memory device.

All instructions are transferred from host to memory as a single bit serial sequence on the SI signal.

Single bit wide commands may provide an address or data sent only on the SI signal. Data may be sent back to the host serially on the SO signal.

Dual or Quad Output commands provide an address sent to the memory only on the SI signal. Data will be returned to the host as a sequence of bit pairs on IO0 and IO1 or four bit (nibble) groups on IO0, IO1, IO2, and IO3.

Dual or Quad Input / Output (I/O) commands provide an address sent from the host as bit pairs on IO0 and IO1 or, four bit (nibble) groups on IO0, IO1, IO2, and IO3. Data is returned to the host similarly as bit pairs on IO0 and IO1 or, four bit (nibble) groups on IO0, IO1, IO2, and IO3.



Commands are structured as follows:

- Each command begins with CS# going low and ends with CS# returning high. The memory device is selected by the host driving the Chip Select (CS#) signal low throughout a command.
- The serial clock (SCK) marks the transfer of each bit or group of bits between the host and memory.
- Each command begins with an eight bit (byte) instruction. The instruction is always presented only as a single bit serial sequence on the Serial Input (SI) signal with one bit transferred to the memory device on each SCK rising edge. The instruction selects the type of information transfer or device operation to be performed.
- The instruction may be stand alone or may be followed by address bits to select a location within one of several address spaces in the device. The instruction determines the address space used. The address is a 24-bit, byte boundary, address. The address transfers occur on SCK rising edge.
- The width of all transfers following the instruction are determined by the instruction sent. Following transfers may continue to be single bit serial on only the SI or Serial Output (SO) signals, they may be done in 2-bit groups per (dual) transfer on the IO0 and IO1 signals, or they may be done in 4-bit groups per (quad) transfer on the IO0-IO3 signals. Within the dual or quad groups the least significant bit is on IO0. More significant bits are placed in significance order on each higher numbered IO signal. Single bits or parallel bit groups are transferred in most to least significant bit order.
- Some instructions send an instruction modifier called mode bits, following the address of indicate that the next command will be of the same type with an implied, rather than an explicit, instruction. The next command thus does not provide an instruction byte, only a new address and mode bits. This reduces the time needed to send each command when the same command type is repeated in a sequence of commands. The mode bit transfers occur on SCK rising edge.
- The address or mode bits may be followed by write data to be stored in the memory device or by a read latency period before read data is returned to the host.
- Write data bit transfers occur on SCK rising edge.
- SCK continues to toggle during any read access latency period. The latency may be zero to several SCK cycles (also referred to as dummy cycles). At the end of the read latency cycles, the first read data bits are driven from the outputs on SCK falling edge at the end of the last read latency cycle. The first read data bits are considered transferred to the host on the following SCK rising edge. Each following transfer occurs on the next SCK rising edge.
- If the command returns read data to the host, the device continues sending data transfers until the host takes the CS# signal high. The CS# signal can be driven high after any transfer in the read data sequence. This will terminate the command.
- At the end of a command that does not return data, the host drives the CS# input high. The CS# signal must go high after the eighth bit, of a stand alone instruction or, of the last write data byte that is transferred. That is, the CS# signal must be driven high when the number of clock cycles after CS# signal was driven low is an exact multiple of eight cycles. If the CS# signal does not go high exactly at the eight SCK cycle boundary of the instruction or write data, the command is rejected and not executed.
- All instruction, address, and mode bits are shifted into the device with the most significant bits (MSB) first. The data bits are shifted in and out of the device MSB first. All data is transferred in byte units with the lowest address byte sent first. Following bytes of data are sent in lowest to highest byte address order i.e. the byte address increments.
- All attempts to read the flash memory array during a program, erase, or a write cycle (embedded operations) are ignored. The embedded operation will continue to execute without any affect. A very limited set of commands are accepted during an embedded operation. These are discussed in the individual command descriptions.
- Depending on the command, the time for execution varies. A command to read status information from an executing command is available to determine when the command completes execution and whether the command was successful.



### 3.2.1 Command Sequence Examples





#### Figure 11. Dual Output Command



Additional sequence diagrams, specific to each command, are provided in Commands on page 62.



#### 3.3 **Interface States**

This section describes the input and output signal levels as related to the SPI interface behavior.

#### Table 3. Interface States Summary

| Interface State                                                                                                                                                                                                              | V <sub>cc</sub>         | SCK      | CS# | HOLD# /<br>IO3 | WP# /<br>IO2 | SO /<br>IO1 | SI / 100 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------|-----|----------------|--------------|-------------|----------|
| Low Power<br>Hardware Data Protection                                                                                                                                                                                        | < V <sub>WI</sub>       | x        | х   | х              | х            | Z           | х        |
| Power-On (Cold) Reset                                                                                                                                                                                                        | ≥ V <sub>CC</sub> (min) | Х        | HH  | Х              | Х            | Z           | Х        |
| Interface Standby                                                                                                                                                                                                            | ≥ V <sub>CC</sub> (min) | Х        | Х   | Х              | Х            | Z           | Х        |
| Instruction Cycle                                                                                                                                                                                                            | ≥ V <sub>CC</sub> (min) | HT       | HL  | HH             | HV           | Z           | HV       |
| Hold Cycle                                                                                                                                                                                                                   | ≥ V <sub>CC</sub> (min) | HV or HT | HL  | HL             | Х            | Х           | Х        |
| Single Input Cycle<br>Host to Memory Transfer                                                                                                                                                                                | ≥ V <sub>CC</sub> (min) | HT       | HL  | HI             | х            | Z           | HV       |
| Single Latency (Dummy) Cycle                                                                                                                                                                                                 | ≥ V <sub>CC</sub> (min) | HT       | HL  | CHH            | Х            | Z           | Х        |
| Single Output Cycle<br>Memory to Host Transfer                                                                                                                                                                               | ≥ V <sub>CC</sub> (min) | НТ       | HL  | НН             | х            | MV          | х        |
| Dual Input Cycle<br>Host to Memory Transfer                                                                                                                                                                                  | ≥ V <sub>CC</sub> (min) | нт       | CHL | НН             | Х            | ΗV          | HV       |
| Dual Latency (Dummy) Cycle                                                                                                                                                                                                   | ≥ V <sub>CC</sub> (min) | НТ       | HL  | HH             | Х            | Х           | Х        |
| Dual Output Cycle<br>Memory to Host Transfer                                                                                                                                                                                 | ≥ V <sub>CC</sub> (min) | ОНТ      | HL  | НН             | Х            | MV          | MV       |
| Quad Input Cycle<br>Host to Memory Transfer                                                                                                                                                                                  | ≥ V <sub>CC</sub> (min) | нт       | HL  | HV             | ΗV           | ΗV          | HV       |
| Quad Latency (Dummy) Cycle                                                                                                                                                                                                   | ≥ V <sub>CC</sub> (min) | HT       | HL  | Х              | Х            | Х           | Х        |
| Quad Output Cycle<br>Memory to Host Transfer                                                                                                                                                                                 | ≥ V <sub>C©</sub> (min) | HT       | HL  | MV             | MV           | MV          | MV       |
| Legend: $Z$ = no driver - floating signal         HL       = Host driving $V_{IL}$ HH       = Host driving $V_{IH}$ HV       = either HL or HH         X       = HL or HH or Z         HT       = togaling between HL and HH |                         |          |     |                |              |             |          |

HT = toggling between HL and HH

 $ML = Memory driving V_{II}$ 

 $MH = Memory driving V_{IH}$ 

MV = either ML or MH

#### 3.3.1 Low Power Hardware Data Protection

When V<sub>CC</sub> is less than V<sub>WI</sub> the memory device will ignore commands to ensure that program and erase operations can not start when the core supply voltage is out of the operating range.

#### 3.3.2 Power-On (Cold) Reset

When the core voltage supply remains at or below the  $V_{CC (Low)}$  voltage for >  $t_{PD}$  time, then rises

to ≥ V<sub>WI</sub> the device will begin its Power-On-Reset (POR) process. POR continues until the end of t<sub>PUW</sub>. During t<sub>PUW</sub> the device does not react to write commands. Following the end of tPUW the device transitions to the Interface Standby state and can accept write commands. For additional information on POR see Power-On (Cold) Reset on page 25.



#### 3.3.3 Interface Standby

When CS# is high the SPI interface is in standby state. Inputs are ignored. The interface waits for the beginning of a new command. The next interface state is Instruction Cycle when CS# goes low to begin a new command.

While in interface standby state the memory device draws standby current (I<sub>SB</sub>) if no embedded algorithm is in progress. If an embedded algorithm is in progress, the related current is drawn until the end of the algorithm when the entire device returns to standby current draw.

#### 3.3.4 Instruction Cycle

When the host drives the MSB of an instruction and CS# goes low, on the next rising edge of SCK the device captures the MSB of the instruction that begins the new command. On each following rising edge of SCK the device captures the next lower significance bit of the 8-bit instruction. The host keeps CS# low, HOLD# high, and drives Write Protect (WP#) signal as needed for the instruction. However, WP# is only relevant during instruction cycles of a Write Status Registers command and is otherwise ignored.

Each instruction selects the address space that is operated on and the transfer format used during the remainder of the command. The transfer format may be Single, Dual output, Quad output, Dual I/O, or Quad I/O. The expected next interface state depends on the instruction received.

Some commands are stand alone, needing no address or data transfer to or from the memory. The host returns CS# high after the rising edge of SCK for the eighth bit of the instruction in such commands. The next interface state in this case is Interface Standby.

#### 3.3.5 Hold

When Quad mode is not enabled (SR2[1]=0) the HOLD# / IO3 signal is used as the HOLD# input. The host keeps HOLD# low, SCK may be at a valid level or continue toggling, and CS# is low. When HOLD# is low a command is paused, as though SCK were held low. SI / IO0 and SO / IO1 ignore the input level when acting as inputs and are high impedance when acting as outputs during hold state. Whether these signals are input or output depends on the command and the point in the command sequence when HOLD# is asserted low.

When HOLD# returns high the next state is the same state the interface was in just before HOLD# was asserted low.

### 3.3.6 Single Input Cycle — Host to Memory Transfer

Several commands transfer information after the instruction on the single serial input (SI) signal from host to the memory device. The dual output, and quad output commands send address to the memory using only SI but return read data using the I/O signals. The host keeps CS# low, HOLD# high, and drives SI as needed for the command. The memory does not drive the Serial Output (SO) signal.

The expected next interface state depends on the instruction. Some instructions continue sending address or data to the memory using additional Single Input Cycles. Others may transition to Single Latency, or directly to Single, Dual, or Quad Output.

### 3.3.7 Single Latency (Dummy) Cycle

Read commands may have zero to several latency cycles during which read data is read from the main flash memory array before transfer to the host. The number of latency cycles are determined by the instruction. During the latency cycles, the host keeps CS# low, and HOLD# high. The Write Protect (WP#) signal is ignored. The host may drive the SI signal during these cycles or the host may leave SI floating. The memory does not use any data driven on SI / I/O0 or other I/O signals during the latency cycles. In dual or quad read commands, the host must stop driving the I/O signals on the falling edge at the end of the last latency cycle. It is recommended that the host stop driving I/O signals during latency cycles so that there is sufficient time for the host drivers to turn off before the memory begins to drive at the end of the latency cycles. This prevents driver conflict between host and memory when the signal direction changes. The memory does not drive the Serial Output (SO) or I/O signals during the latency cycles.

The next interface state depends on the command structure i.e. the number of latency cycles, and whether the read is single, dual, or quad width.



#### 3.3.8 Single Output Cycle — Memory to Host Transfer

Several commands transfer information back to the host on the single Serial Output (SO) signal. The host keeps CS# low, and HOLD# high. The Write Protect (WP#) signal is ignored. The memory ignores the Serial Input (SI) signal. The memory drives SO with data.

The next interface state continues to be Single Output Cycle until the host returns CS# to high ending the command.

#### 3.3.9 Dual Input Cycle — Host to Memory Transfer

The Read Dual I/O command transfers two address or mode bits to the memory in each cycle. The host keeps CS# low, HOLD# high. The Write Protect (WP#) signal is ignored. The host drives address on SI / IO0 and SO / IO1.

The next interface state following the delivery of address and mode bits is a Dual Latency Cycle if there are latency cycles needed or Dual Output Cycle if no latency is required.

#### 3.3.10 Dual Latency (Dummy) Cycle

Read commands may have zero to several latency cycles during which read data is read from the main flash memory array before transfer to the host. The number of latency cycles are determined by the instruction. During the latency cycles, the host keeps CS# low, and HOLD# high. The Write Protect (WP#) signal is ignored. The host may drive the S1/ IO0 and SO / IO1 signals during these cycles or the host may leave

SI / IO0 and SO / IO1 floating. The memory does not use any data driven on SI / IO0 and SO / IO1 during the latency cycles. The host must stop driving SI / IO0 and SO / IO1 on the falling edge at the end of the fast latency cycle. It is recommended that the host stop driving them during all latency cycles so that there is sufficient time for the host drivers to turn off before the memory begins to drive at the end of the latency cycles. This prevents driver conflict between host and memory when the signal direction changes. The memory does not drive the SI / IO0 and SO / IO1 signals during the latency cycles.

The next interface state following the last latency cycle is a Dual Output Cycle.

### 3.3.11 Dual Output Cycle — Memory to Host Transfer

The Read Dual Output and Read Dual I/O return data to the host two bits in each cycle. The host keeps CS# low, and HOLD# high. The Write Protect (WP#) signal is ignored. The memory drives data on the SI / IO0 and SO / IO1 signals during the dual output cycles.

The next interface state continues to be Dual Output Cycle until the host returns CS# to high ending the command.

### 3.3.12 Quad Input Cycle Host to Memory Transfer

The Read Quad I/O command transfers four address, mode, or data bits to the memory in each cycle. The host keeps CS# low, and drives the IO signals.

For Read Quad I/O the next interface state following the delivery of address and mode bits is a Quad Latency Cycle if there are latency cycles needed or Quad Output Cycle if no latency is required.

#### 3.3.13 Quad Latency (Dummy) Cycle

Read commands may have zero to several latency cycles during which read data is read from the main flash memory array before transfer to the host. The number of latency cycles are determined by the Latency Control in the Status Register-3 (SR3[3:0]). During the latency cycles, the host keeps CS# low. The host may drive the IO signals during these cycles or the host may leave the IO floating. The memory does not use any data driven on IO during the latency cycles. The host must stop driving the IO signals on the falling edge at the end of the last latency cycle. It is recommended that the host stop driving them during all latency cycles so that there is sufficient time for the host drivers to turn off before the memory begins to drive at the end of the latency cycles. This prevents driver conflict between host and memory when the signal direction changes. The memory does not drive the IO signals during the latency cycles.

The next interface state following the last latency cycle is a Quad Output Cycle.



#### 3.3.14 Quad Output Cycle — Memory to Host Transfer

The Read Quad Output and Read Quad I/O return data to the host four bits in each cycle. The host keeps CS# low. The memory drives data on IO0-IO3 signals during the Quad output cycles.

The next interface state continues to be Quad Output Cycle until the host returns CS# to high ending the command.

#### 3.4 Status Register Effects on the Interface

The Status Register-2, bit 1 (SR2[1]), selects whether Quad mode is enabled to ignore HOLD# and WP# and allow Read Quad Output, and Read Quad I/O commands.

#### 3.5 **Data Protection**

Some basic protection against unintended changes to stored data are provided and controlled purely by the hardware design. These are described below. Other software managed protection methods are discussed in the software section of this document.

#### 3.5.1 Low Power

When V<sub>CC</sub> is less than V<sub>WI</sub> the memory device will ignore commands to ensure that program and erase operations can not start when the core supply voltage is out of the operating range. when the core supply voltage is out of the operating range.

#### 3.5.2 **Power-Up**

Program and erase operations continue to be prevented during the Power Up to Write delay (tPUW) because no write command is accepted until after t<sub>PUW</sub>.

#### 3.5.3 **Deep Power-Down (DPD)**

In DPD mode the device responds only to the Resume from DPD command (RES ABh). All other commands are ignored during DPD mode, thereby protecting the memory from program and erase operations.

#### 3.5.4 **Clock Pulse Count**

The device verifies that all program, erase, and Write Status Registers commands consist of a clock pulse count that is a multiple of eight before executing them. A command not having a multiple of 8 clock pulse count is ignored and no error status is set for the command.



# 4. Electrical Characteristics

### 4.1 Absolute Maximum Ratings

#### Table 4. Absolute Maximum Ratings

| Parameters (1)                  | Symbol            | Conditions                           | Range          | Unit |
|---------------------------------|-------------------|--------------------------------------|----------------|------|
| Supply Voltage                  | V <sub>CC</sub>   |                                      | -0.6 to +4.0   | V    |
| Voltage Applied to any Pin      | V <sub>IO</sub>   | Relative to Ground                   | -0.6 to +4.0   | V    |
| Transient Voltage on any Pin    | V <sub>IOT</sub>  | < 20 ns Transient Relative to Ground | -2.0 to 6.0    | V    |
| Storage Temperature             | T <sub>STG</sub>  |                                      | –65 to +150    | °C   |
| Lead Temperature                | T <sub>LEAD</sub> |                                      | (2)            | °C   |
| Electrostatic Discharge Voltage | V <sub>ESD</sub>  | Human Body Model (3)                 | -2000 to +2000 | V    |
|                                 |                   |                                      | $( \bigcirc )$ |      |

#### Notes:

1. This device has been designed and tested for the specified operation ranges. Proper operation outside of these levels is not guaranteed. Exposure to absolute maximum ratings may affect device reliability. Exposure beyond absolute maximum ratings may cause permanent damage.

2. Compliant with JEDEC Standard J-STD-20C for small body Sn-Pb or Pb-free (Green) assembly and the European directive on restrictions on hazardous substances (RoHS) 2002/95/EU.

3. JEDEC Std JESD22-A114A (C1=100 pF, R1=1500 ohms, R2=500 ohms).

### 4.1.1 Input Signal Overshoot

During DC conditions, input or I/O signals should remain equal to or between  $V_{SS}$  and  $V_{CC}$ . During voltage transitions, inputs or I/Os may overshoot  $V_{SS}$  to negative  $V_{IOT}$  or overshoot to positive  $V_{IOT}$  for periods up to 20 ns.

#### Figure 15. Maximum Negative Overshoot Waveform









#### 4.1.2 **Latchup Characteristics**

#### Table 5. Latchup Specification

| Description                                                          | Min  | Max                   | Unit |
|----------------------------------------------------------------------|------|-----------------------|------|
| Input voltage with respect to $V_{SS}$ on all input only connections | -1.0 | V <sub>CC</sub> + 1.0 | V    |
| Input voltage with respect to V <sub>SS</sub> on all I/O connections | -1.0 | V <sub>CC</sub> + 1.0 | V    |
| V <sub>CC</sub> Current                                              | -100 | +100                  | mA   |

#### Note:

1. Excludes power supply  $V_{CC}$ . Test conditions:  $V_{CC}$  = 3.0V, one connection at a time tested, connections not being tested are at  $V_{SS}$ .

#### 4.2 **Thermal Resistance**

#### Table 6. Thermal Resistance

| Parameter | Description                              | SOA008 | SOC008 | FAB024       | FAC024 | WSON | Unit |
|-----------|------------------------------------------|--------|--------|--------------|--------|------|------|
| Theta JA  | Thermal resistance (junction to ambient) | 75     | 75     | 39 N         | 39     | 18   | °C/W |
|           |                                          |        | 6.     | d'           |        |      |      |
|           |                                          |        | ×      | $\mathbf{O}$ |        |      |      |
| 1.3 Ope   | rating Ranges                            |        | 6      |              |        |      |      |

| Parameter           | Symbol            | Conditions                          | Sp  | ec   | Unit |
|---------------------|-------------------|-------------------------------------|-----|------|------|
| Falancici           | i arameter Symbol | Conditions                          | Min | Max  | Onit |
| Ambient Temperature | тов               | Industrial                          | -40 | +85  | °C   |
|                     | A                 | Industrial Plus                     | -40 | +105 | - °C |
| Supply Voltage      | Vcc               | Industrial and Industrial Plus Temp | 2.7 | 3.6  | V    |

Note:

1. V<sub>CC</sub> voltage during read can operate across the min and max range but should not exceed ± 10% of the voltage used during programming or erase of the data being read.



# 4.4 DC Electrical Characteristics

#### Table 8. DC Electrical Characteristics

| Parameter                                             | Symbol           | Conditions                                                          | Min                 | Ain Typ         |                       |                       | Unit |
|-------------------------------------------------------|------------------|---------------------------------------------------------------------|---------------------|-----------------|-----------------------|-----------------------|------|
| Falameter                                             | Symbol           | Conditions                                                          | IVIIII              | тур             | -40 to 85°C           | -40 to 105°C          | Unit |
| Input Leakage                                         | Ι <sub>LI</sub>  |                                                                     |                     |                 | ±2                    |                       | μA   |
| I/O Leakage                                           | I <sub>LO</sub>  |                                                                     |                     |                 | ±2                    |                       | μA   |
| Standby Current                                       | I <sub>CC1</sub> | $CS\# = V_{CC}, V_{IN} = GND \text{ or } V_{CC}$                    |                     | 15              | 25                    | 25                    | μA   |
| Deep Power-Down Current<br>(S25FL116K)                | I <sub>CC2</sub> | CS# = V <sub>CC</sub> , V <sub>IN</sub> =<br>GND or V <sub>CC</sub> |                     | 2               | 5                     | 5                     | μA   |
| Deep Power-Down Current<br>(S25FL132K / S25FL164K)    | I <sub>CC2</sub> | CS# = V <sub>CC</sub> , V <sub>IN</sub> =<br>GND or V <sub>CC</sub> |                     | 2               | 8                     | 10                    | μA   |
| Current: Read Single / Dual /<br>Quad 1 MHz (4.4.1)   | I <sub>CC3</sub> | SCK = 0.1 V <sub>CC</sub> /<br>0.9 V <sub>CC</sub><br>SO = Open     |                     | 4/5/6           | 607.5/9               | 6 / 7.5 / 9           | mA   |
| Current: Read Single / Dual /<br>Quad 33 MHz (4.4.1)  | I <sub>CC3</sub> | SCK = 0.1 V <sub>CC</sub> /<br>0.9 V <sub>CC</sub><br>SO = Open     |                     | 6 / 7 / 8       | 9 / 10.5 / 12         | 9 / 10.5 / 12         | mA   |
| Current: Read Single / Dual /<br>Quad 50 MHz (4.4.1)  | I <sub>CC3</sub> | SCK = 0.1 V <sub>CC</sub> /<br>0.9 V <sub>CC</sub><br>SO = Open     | 40                  | 7/8/9           | 10 / 12 / 13.5        | 10 / 12 / 13.5        | mA   |
| Current: Read Single / Dual /<br>Quad 108 MHz (4.4.1) | I <sub>CC3</sub> | SCK = 0.1 V <sub>CC</sub> /<br>0.9 V <sub>CC</sub><br>SO = Open     | edi                 | 12 / 14 /<br>16 | 18 / 22 / 25          | 18 / 22 / 25          | mA   |
| Current: Write Status Registers                       | I <sub>CC4</sub> | CS# = V <sub>CC</sub>                                               |                     | 8               | 12                    | 12                    | mA   |
| Current Page Program                                  | I <sub>CC5</sub> | CS# = V <sub>C</sub>                                                |                     | 20              | 25                    | 25                    | mA   |
| Current Sector / Block Erase                          | I <sub>CC6</sub> | CS# = V <sub>CC</sub>                                               |                     | 20              | 25                    | 25                    | mA   |
| Current Chip Erase                                    | I <sub>CC7</sub> | CS#=V <sub>CC</sub>                                                 |                     | 20              | 25                    | 25                    | mA   |
| Input Low Voltage (S25FL116K)                         | VI               |                                                                     | -0.5                |                 | V <sub>CC</sub> x 0.2 | V <sub>CC</sub> x 0.2 | V    |
| Input Low Voltage<br>(S25FL132K / S25FL164K)          | VIL              | ,                                                                   | -0.5                |                 | V <sub>CC</sub> x 0.3 | V <sub>CC</sub> x 0.3 | V    |
| Input High Voltage                                    | <b>У</b> н       |                                                                     | $V_{CC} \times 0.7$ |                 | V <sub>CC</sub> + 0.4 | V <sub>CC</sub> + 0.4 | V    |
| Output Low Voltage                                    | V <sub>OL</sub>  | I <sub>OL</sub> = 100 μA                                            | V <sub>SS</sub>     |                 | 0.2                   | 0.2                   | V    |
|                                                       | ♥ OL             | I <sub>OL</sub> = 1.6 mA                                            | V <sub>SS</sub>     |                 | 0.4                   | 0.4                   |      |
| Output High Voltage                                   | V <sub>OH</sub>  | I <sub>OH</sub> = −100 μA                                           | $V_{CC} - 0.2$      |                 | V <sub>CC</sub>       | V <sub>CC</sub>       | V    |

Notes:

1. Tested on sample basis and specified through design and characterization data.  $T_A = 25^{\circ}C$ ,  $V_{CC} = 3V$ .

### 4.4.1 Active Power and Standby Power Modes

The device is enabled and in the Active Power mode when Chip Select (CS#) is Low. When CS# is high, the device is disabled, but may still be in an Active Power mode until all program, erase, and write operations have completed. The device then goes into the Standby Power mode, and power consumption drops to I<sub>SB</sub>.



#### 4.5 **AC Measurement Conditions**





#### **Table 9. AC Measurement Conditions**

| Symbol                                          | Parameter                                  | Min                   | Мах              | Unit |
|-------------------------------------------------|--------------------------------------------|-----------------------|------------------|------|
| CL                                              | Load Capacitance                           |                       | 30               | pF   |
| TR, TF                                          | Input Rise and Fall<br>Times               |                       | 24               | ns   |
|                                                 | Input Pulse Voltage                        | 0.2 x V <sub>CC</sub> | to 0.8 VCC       | V    |
|                                                 | Input Timing Ref Voltage                   | 0.5                   | V <sub>CON</sub> | V    |
|                                                 | Output Timing Ref<br>Voltage               | 0.5                   | Vec              | V    |
| <b>Notes:</b><br>1. Output High-Z is defined as | s the point where data is no longer driven | , for                 |                  |      |

#### Notes:

2. Input slew rate: 1.5 V/ns.

3. AC characteristics tables assume clock and data signals have the same slew rate (slope).

# Figure 18. Input, Output, and Timing Reference Levels



#### 4.5.1 **Capacitance Characteristics**

#### Table 10. Capacitance

|                  | Parameter                               | Test Conditions | Min | Max | Unit |
|------------------|-----------------------------------------|-----------------|-----|-----|------|
| C <sub>IN</sub>  | Input Capacitance (applies to SCK, CS#) | 1 MHz           |     | 8   | pF   |
| C <sub>OUT</sub> | Output Capacitance (applies to All I/O) | 1 MHz           |     | 8   | pF   |

#### Notes:

1. Sampled, not 100% tested.

2. Test conditions TA = 25°C, f = 1.0 MHz.



#### 4.6 **Power-Up Timing**

#### Table 11. Power-Up Timing and Voltage Levels

| Parameter                                           | Symbol              | Spec |  | Unit |
|-----------------------------------------------------|---------------------|------|--|------|
| F di diffetet                                       | Symbol              | Min  |  |      |
| V <sub>CC</sub> (min) to CS# Low                    | t <sub>VSL</sub>    | 10   |  | μs   |
| Power-Up to Write — Time Delay Before Write Command | t <sub>PUW</sub>    | 10   |  | ms   |
| Write Inhibit Threshold Voltage                     | V <sub>WI</sub>     | 2.4  |  | V    |
| Power-Down Time                                     | t <sub>PD</sub>     | 10.0 |  | μs   |
| V <sub>CC</sub> Power-Down Reset Threshold Voltage  | V <sub>CC</sub> Low | 1.0  |  | V    |

Note:

1. These parameters are characterized only.





### 4.7 Power-On (Cold) Reset

The device executes a Power-On Reset (POR) process until a time delay of  $t_{PUW}$  has elapsed after the moment that  $V_{CC}$  rises above the  $V_{WI}$  threshold. See Figure 19 on page 24, Figure 20 on page 24, and Table on page 24. The device must not be selected (CS# to go high with  $V_{CC}$ ) until after ( $t_{VSL}$ ), i.e. no commands may be sent to the device until the end of  $t_{VSL}$ .

# 4.8 AC Electrical Characteristics

#### Table 12. AC Electrical Characteristics: -40°C to +85°C/105°C at 2.7V to 3.6V

| Description                                                                                                                               | Or week al                                | A 14                              |      | 11      |     |        |
|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------------------|------|---------|-----|--------|
| Description                                                                                                                               | Symbol                                    | Alt                               | Min  | Тур     | Max | – Unit |
| Clock frequency for all SPI commands except for<br>Read Data command (03h) and Fast Read<br>command (0Bh)<br>2.7 V - 3.6V V <sub>CC</sub> | F <sub>R</sub>                            | f <sub>C</sub>                    | D.C. | <i></i> | 108 | MHz    |
| Clock frequency for Read Data command (03h)                                                                                               | f <sub>R</sub>                            |                                   | D.C. | S       | 50  | MHz    |
| Clock frequency for all Fast Read commands SIO and MIO                                                                                    | f <sub>FR</sub>                           |                                   | D.C  | 0       | 108 | MHz    |
| Clock Period                                                                                                                              | P <sub>SCK</sub>                          | •                                 | 9.25 |         |     | ns     |
| Clock High, Low Time for f <sub>FR</sub>                                                                                                  | t <sub>CLH</sub> , t <sub>CLL</sub> (1)   | t <sub>CH</sub> , t <sub>CL</sub> | 3.3  |         |     | ns     |
| Clock High, Low Time for F <sub>R</sub>                                                                                                   | t <sub>CLH</sub> , t <sub>CLL</sub> (1)   | t <sub>CH</sub> , t <sub>CL</sub> | 4.3  |         |     | ns     |
| Clock High, Low Time for f <sub>R</sub>                                                                                                   | t <sub>CRLH</sub> , t <sub>CRLL</sub> (1) | t <sub>CH</sub> , t <sub>CL</sub> | 6    |         |     | ns     |
| Clock Rise Time                                                                                                                           | t <sub>CLCH</sub> (2)                     | t <sub>CRT</sub>                  | 0.1  |         |     | V/ns   |
| Clock Fall Time                                                                                                                           | t <sub>CHCL</sub>                         | t <sub>CFT</sub>                  | 0.1  |         |     | V/ns   |
| CS# Active Setup Time relative to SCK                                                                                                     | tsloh                                     | t <sub>CSS</sub>                  | 5    |         |     | ns     |
| CS# Not Active Hold Time relative to SCK                                                                                                  | tCHSL                                     | t <sub>CSH</sub>                  | 5    |         |     | ns     |
| Data In Setup Time                                                                                                                        | t <sub>DVCH</sub>                         | t <sub>SU</sub>                   | 2    |         |     | ns     |
| Data In Hold Time                                                                                                                         | t <sub>CHDX</sub>                         | t <sub>HD</sub>                   | 5    |         |     | ns     |
| CS# Active Hold Time relative to SCK                                                                                                      | t <sub>CHSH</sub>                         | t <sub>CSS</sub>                  | 5    |         |     | ns     |
| CS# Not Active Setup Time relative to SCK                                                                                                 | t <sub>SHCH</sub>                         | t <sub>CSH</sub>                  | 5    |         |     | ns     |
| CS# High Time                                                                                                                             |                                           | t <sub>CS</sub>                   | 10   |         |     | ns     |
| CS# Deselect Time (for Array Read -> Array Read)                                                                                          | t <sub>SHSL1</sub>                        | t <sub>CS1</sub>                  | 7    |         |     | ns     |
| CS# Deselect Time (for Erase or Program -> Read Status Registers)                                                                         | t <sub>SHSL2</sub>                        | t <sub>CS2</sub>                  | 40   |         |     | ns     |
| Volatile Status Register Write Time                                                                                                       | 0012                                      | 001                               | 40   |         |     |        |
| CS# Deselect Time (for Erase or Program -> Suspend command)                                                                               | t <sub>SHSL3</sub>                        | t <sub>CS3</sub>                  | 130  |         |     | ns     |
| Output Disable Time                                                                                                                       | t <sub>SHQZ</sub> (2)                     | t <sub>DIS</sub>                  |      |         | 7   | ns     |
| Clock Low to Output Valid, 30 pF, 2.7V - 3.6V                                                                                             | t <sub>CLQV1</sub>                        | t <sub>V1</sub>                   |      |         | 7   | ns     |
| Clock Low to Output Valid, 15 pF, 2.7V - 3.6V                                                                                             | t <sub>CLQV1</sub>                        | t <sub>V1</sub>                   |      |         | 6   | ns     |
| Clock Low to Output Valid (for Read ID commands)<br>2.7V - 3.6V                                                                           | t <sub>CLQV2</sub>                        | t <sub>V2</sub>                   |      |         | 8.5 | ns     |
| Output Hold Time                                                                                                                          | t <sub>CLQX</sub>                         | t <sub>HO</sub>                   | 2    |         |     | ns     |
| HOLD# Active Setup Time relative to SCK                                                                                                   | t <sub>HLCH</sub>                         |                                   | 5    |         |     | ns     |
| HOLD# Active Hold Time relative to SCK                                                                                                    | t <sub>СННН</sub>                         |                                   | 5    |         |     | ns     |
| HOLD# Not Active Setup Time relative to SCK                                                                                               | t <sub>HHCH</sub>                         |                                   | 5    |         |     | ns     |