# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# **DDR2 SDRAM Data Sheet Addendum**

MT47H256M4 - 32 Meg x 4 x 8 banks MT47H128M8 - 16 Meg x 8 x 8 banks MT47H64M16 – 8 Meg x 16 x 8 banks

## **Features**

This data sheet addendum provides information to add the X option indicating the Product Longevity Program for data sheet MT47H64M16NF-25E. This addendum does not provide detailed information about the device. Refer to the general market data sheet for a complete description of device functionality, operating modes, and specifications.

- $V_{DD} = 1.8V \pm 0.1V$ ,  $V_{DDO} = 1.8V \pm 0.1V$
- JEDEC-standard 1.8V I/O (SSTL\_18-compatible)
- Differential data strobe (DQS, DQS#) option
- 4*n*-bit prefetch architecture
- Duplicate output strobe (RDQS) option for x8
- DLL to align DQ and DQS transitions with CK
- 8 internal banks for concurrent operation
- Programmable CAS latency (CL)
- Posted CAS additive latency (AL)
- WRITE latency = READ latency 1 <sup>t</sup>CK
- Selectable burst lengths (BL): 4 or 8
- Adjustable data-output drive strength
- 64ms, 8192-cycle refresh
- On-die termination (ODT)
- Industrial temperature (IT) option
- Automotive temperature (AT) option
- RoHS-compliant
- Supports JEDEC clock jitter specification

# **Options**<sup>1</sup>

#### Marking

| <ul> <li>Configuration</li> </ul>                                         |                       |
|---------------------------------------------------------------------------|-----------------------|
| - 256 Meg x 4 (32 Meg x 4 x 8 banks)                                      | 256M4                 |
| - 128 Meg x 8 (16 Meg x 8 x 8 banks)                                      | 128M8                 |
| - 64 Meg x 16 (8 Meg x 16 x 8 banks)                                      | 64M16                 |
| • FBGA package (Pb-free) – x16                                            |                       |
| – 84-ball FBGA (8mm x 12.5mm) Die                                         | HR                    |
| Rev :H                                                                    |                       |
| – 84-ball FBGA (8mm x 12.5mm) Die                                         | NF                    |
| Rev :M                                                                    |                       |
| • FBGA package (Pb-free) – x4, x8                                         |                       |
| – 60-ball FBGA (8mm x 10mm) Die                                           | CF                    |
| Rev :H                                                                    |                       |
| – 60-ball FBGA (8mm x 10mm) Die                                           | SH                    |
| Rev :M                                                                    |                       |
| <ul> <li>FBGA package (lead solder) – x16</li> </ul>                      |                       |
| – 84-ball FBGA (8mm x 12.5mm) Die                                         | HW                    |
| Rev :H                                                                    |                       |
| • FBGA package (lead solder) – x4, x8                                     |                       |
| – 60-ball FBGA (8mm x 10mm) Die                                           | JN                    |
| Rev :H                                                                    |                       |
| <ul> <li>Timing – cycle time</li> </ul>                                   |                       |
| - 1.875 m $@$ CL $= 7$ (DDR2-1066)                                        | -187E                 |
| -2.5ns @ CL = 5 (DDR2-800)                                                | -25E                  |
| - 3.0ns @ CL = 5 (DDR2-667)                                               | -3                    |
| <ul> <li>Self refresh</li> </ul>                                          |                       |
| – Standard                                                                | None                  |
| – Low-power                                                               | L                     |
| <ul> <li>Special options</li> </ul>                                       |                       |
| <ul> <li>Product Longevity Program (PLP)</li> </ul>                       | Х                     |
| <ul> <li>Operating temperature</li> </ul>                                 |                       |
| – Commercial $(0^{\circ}C \le T_C \le +85^{\circ}C)^2$                    | None                  |
| – Industrial (–40°C $\leq$ T <sub>C</sub> $\leq$ +95°C;                   | IT                    |
| $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C})$    |                       |
| • Revision                                                                | :H / :M               |
| Notes: 1. Not all options listed can be co define an offered product. Use | mbined to<br>the Part |
| Catalog Search on www.micror                                              | com for               |

- Catalog Search on www.mic product offerings and availability.
  - 2. For extended CT operating temperature see the product data sheet.

PDF: 09005aef85a5c357 1gb\_u68a\_u88b\_ddr2\_addendum.pdf – Rev. A 9/14 EN 1

Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2014 Micron Technology, Inc. All rights reserved.



#### **Table 1: Key Timing Parameters**

|             | Data Rate (MT/s) |        |        |        |        |                      |
|-------------|------------------|--------|--------|--------|--------|----------------------|
| Speed Grade | CL = 3           | CL = 4 | CL = 5 | CL = 6 | CL = 7 | <sup>t</sup> RC (ns) |
| -187E       | 400              | 533    | 800    | 800    | 1066   | 54                   |
| -25E        | 400              | 533    | 800    | 800    | n/a    | 55                   |
| -3          | 400              | 533    | 667    | n/a    | n/a    | 55                   |

#### Table 2: Addressing

| Parameter      | 256 Meg x 4          | 128 Meg x 8          | 64 Meg x 16          |
|----------------|----------------------|----------------------|----------------------|
| Configuration  | 32 Meg x 4 x 8 banks | 16 Meg x 8 x 8 banks | 8 Meg x 16 x 8 banks |
| Refresh count  | 8K                   | 8K                   | 8K                   |
| Row address    | A[13:0] (16K)        | A[13:0] (16K)        | A[12:0] (8K)         |
| Bank address   | BA[2:0] (8)          | BA[2:0] (8)          | BA[2:0] (8)          |
| Column address | A[11, 9:0] (2K)      | A[9:0] (1K)          | A[9:0] (1K)          |

#### Figure 1: 1Gb DDR2 Part Numbers



Note: 1. Not all speeds and configurations are available in all packages.

### **FBGA Part Number System**

Due to space limitations, FBGA-packaged components have an abbreviated part marking that is different from the part number. For a quick conversion of an FBGA code, see the FBGA Part Marking Decoder on Micron's Web site: http://www.micron.com.



### **Revision History**

**Rev. A – 5/14** 

• Initial release; based on 1Gb: x4, x8, x16 DDR2 SDRAM, Rev. AA 04/14 data sheet (09005aef8565148a)

8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-4000 www.micron.com/products/support Sales inquiries: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein.

Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.