

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### **Freescale Semiconductor**

Data Sheet: Technical Data

# **S9S08RN16DS**

# S9S08RN16 Series Data Sheet

Supports: S9S08RN16 and S9S08RN8 Key features

- 8-Bit S08 central processor unit (CPU)
  - Up to 20 MHz bus at 2.7 V to 5.5 V across temperature range of -40 °C to 125 °C
  - Supporting up to 40 interrupt/reset sources
  - Supporting up to four-level nested interrupt
  - On-chip memory
  - Up to 16 KB flash read/program/erase over full operating voltage and temperature
  - Up to 256 byte EEPROM with ECC; 2-byte erase sector; EEPROM program and erase while executing code from flash
  - Up to 2048 byte random-access memory (RAM)
  - Flash and RAM access protection
- · Power-saving modes
  - One low-power stop mode; reduced power wait mode
  - Peripheral clock enable register can disable clocks to unused modules, reducing currents; allows clocks to remain enabled to specific peripherals in stop3 mode
- Clocks
  - Oscillator (XOSC) loop-controlled Pierce oscillator; crystal or ceramic resonator
  - Internal clock source (ICS) containing a frequency-locked-loop (FLL) controlled by internal or external reference; precision trimming of internal reference allowing 1% deviation across temperature range of 0 °C to 70 °C and -40 °C to 85 °C, 1.5% deviation across temperature range of -40 °C to 105 °C, and 2% deviation across temperature range of -40 °C to 125 °C; up to 20 MHz
- · System protection
  - Watchdog with independent clock source
  - Low-voltage detection with reset or interrupt; selectable trip points
  - Illegal opcode detection with reset
  - Illegal address detection with reset

- Development support
  - Single-wire background debug interface
- Breakpoint capability to allow three breakpoints setting during in-circuit debugging
- On-chip in-circuit emulator (ICE) debug module containing two comparators and nine trigger modes

Freescale reserves the right to change the detail specifications as may be required to permit improvements in the design of its products.





#### Peripherals

- ACMP one analog comparator with both positive and negative inputs; separately selectable interrupt on rising and falling comparator output; filtering
- ADC 12-channel, 12-bit resolution for 48-, 32-pin packages; 10-channel, 10-bit resolution for 20-pin package; 8-channel, 10-bit for 16-pin package; 2.5 µs conversion time; data buffers with optional watermark; automatic compare function; internal bandgap reference channel; operation in stop mode; optional hardware trigger
- CRC programmable cyclic redundancy check module
- FTM two flex timer modulators modules including one 6-channel and one 2-channel ones; 16-bit counter;
   each channel can be configured for input capture, output compare, edge- or center-aligned PWM mode
- IIC One inter-integrated circuit module; up to 400 kbps; multi-master operation; programmable slave address; supporting broadcast mode and 10-bit addressing
- MTIM One modulo timer with 8-bit prescaler and overflow interrupt
- RTC 16-bit real time counter (RTC)
- SCI two serial communication interface (SCI/UART) modules optional 13-bit break; full duplex non-return to zero (NRZ); LIN extension support
- SPI one 8-bit serial peripheral interface (SPI) modules; full-duplex or single-wire bidirectional; master or slave mode
- TSI supporting up to 16 external electrodes; configurable software or hardware scan trigger; fully support freescale touch sensing software library; capability to wake MCU from stop3 mode

#### Input/Output

- Up to 35 GPIOs including one output-only pin
- One 8-bit keyboard interrupt module (KBI)
- Two true open-drain output pins
- Four, ultra-high current sink pins supporting 20 mA source/sink current

#### · Package options

- 48-pin LQFP
- 32-pin LQFP
- 20-pin TSSOP
- 16-pin TSSOP



# **Table of Contents**

| 1 | Ord  | ering pa  | rts4                               |
|---|------|-----------|------------------------------------|
|   | 1.1  | Determ    | nining valid orderable parts4      |
| 2 | Part | identific | cation4                            |
|   | 2.1  | Descrip   | otion4                             |
|   | 2.2  | Format    | 4                                  |
|   | 2.3  | Fields.   | 4                                  |
|   | 2.4  | Examp     | le5                                |
| 3 | Para | ameter (  | Classification5                    |
| 4 | Rati | ngs       | 5                                  |
|   | 4.1  | Therma    | al handling ratings5               |
|   | 4.2  | Moistu    | re handling ratings6               |
|   | 4.3  | ESD ha    | andling ratings6                   |
|   | 4.4  | Voltage   | e and current operating ratings6   |
| 5 | Gen  | eral      | 7                                  |
|   | 5.1  | Nonsw     | itching electrical specifications7 |
|   |      | 5.1.1     | DC characteristics7                |
|   |      | 5.1.2     | Supply current characteristics14   |
|   |      | 5.1.3     | EMC performance15                  |
|   | 5.2  | Switchi   | ing specifications15               |
|   |      | 5.2.1     | Control timing15                   |

|   |      | 5.2.2     | Debug trace timing specifications            | 16 |
|---|------|-----------|----------------------------------------------|----|
|   |      | 5.2.3     | FTM module timing                            | 17 |
|   | 5.3  | Therma    | al specifications                            | 18 |
|   |      | 5.3.1     | Thermal characteristics                      | 18 |
| 6 | Peri | pheral c  | perating requirements and behaviors          | 19 |
|   | 6.1  | Externa   | al oscillator (XOSC) and ICS characteristics | 19 |
|   | 6.2  | NVM s     | pecifications                                | 21 |
|   | 6.3  | Analog    |                                              | 23 |
|   |      | 6.3.1     | ADC characteristics                          | 23 |
|   |      | 6.3.2     | Analog comparator (ACMP) electricals         | 25 |
|   | 6.4  | Comm      | unication interfaces                         | 26 |
|   |      | 6.4.1     | SPI switching specifications                 | 26 |
|   | 6.5  | Human     | n-machine interfaces (HMI)                   | 29 |
|   |      | 6.5.1     | TSI electrical specifications                | 29 |
| 7 | Dim  | ensions   |                                              | 29 |
|   | 7.1  | Obtain    | ing package dimensions                       | 29 |
| 8 | Pino | out       |                                              | 30 |
|   | 8.1  | Signal    | multiplexing and pin assignments             | 30 |
|   | 8.2  | Device    | pin assignment                               | 32 |
| 9 | Rev  | ision his | story                                        | 34 |



# 1 Ordering parts

# 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to freescale.com and perform a part number search for the following device numbers: RN16 and RN8.

### 2 Part identification

# 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

### 2.2 Format

Part numbers for this device have the following format:

S 9 S08 RN AA F1 B CC

# 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description                  | Values                                   |
|-------|------------------------------|------------------------------------------|
| S     | Qualification status         | S = fully qualified, general market flow |
| 9     | Memory                       | • 9 = flash based                        |
| S08   | Core                         | • S08 = 8-bit CPU                        |
| RN    | Device family                | • RN                                     |
| AA    | Approximate flash size in KB | • 16 = 16 KB<br>• 8 = 8 KB               |
| F1    | Fab and mask set identifier  | • W2                                     |
| В     | Temperature range (°C)       | • M = -40 to 125                         |
| CC    | Package designator           | • LF = 48-LQFP                           |



| Field | Description | Values                                                                     |
|-------|-------------|----------------------------------------------------------------------------|
|       |             | <ul><li>LC = 32-LQFP</li><li>TJ = 20-TSSOP</li><li>TG = 16-TSSOP</li></ul> |

# 2.4 Example

This is an example part number:

S9S08RN16W2MLF

### 3 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

**Table 1. Parameter Classifications** 

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

### **NOTE**

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

# 4 Ratings

# 4.1 Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.



#### naungs

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| $V_{HBM}$        | Electrostatic discharge voltage, human body model     | -6000 | +6000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 125°C      | -100  | +100  | mA   | 3     |

- 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78D, IC Latch-up Test.
  - Test was performed at 125 °C case temperature (Class II).
  - I/O pins pass +100/-100 mA I-test with Idd current limit at 400mA.
  - I/O pins pass +20/-100 mA I-test with Idd current limit at 1000mA.
  - Supply groups pass 1.5 Vccmax.
  - RESET\_B pin was only tested with negative I-test due to product conditioning requirement.

# 4.4 Voltage and current operating ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in below table may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this document.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled.



| Symbol           | Description                                                                             | Min.                  | Max.                  | Unit |
|------------------|-----------------------------------------------------------------------------------------|-----------------------|-----------------------|------|
| $V_{DD}$         | Supply voltage                                                                          | -0.3                  | 5.8                   | V    |
| I <sub>DD</sub>  | Maximum current into V <sub>DD</sub>                                                    | _                     | 120                   | mA   |
| V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, XTAL, or true open drain pin PTA2 and PTA3) | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
|                  | Digital input voltage (true open drain pin PTA2 and PTA3)                               | -0.3                  | 6                     | V    |
| V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage                              | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>   | Instantaneous maximum current single pin limit (applies to all port pins)               | -25                   | 25                    | mA   |
| $V_{DDA}$        | Analog supply voltage                                                                   | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |

<sup>1.</sup> All digital I/O pins, except open-drain pin PTA2 and PTA3, are internally clamped to  $V_{SS}$  and  $V_{DD}$ . PTA2 and PTA3 is only clamped to  $V_{SS}$ .

### 5 General

# 5.1 Nonswitching electrical specifications

### 5.1.1 DC characteristics

This section includes information about power supply requirements and I/O pin characteristics.

Table 2. DC characteristics

| Symbol           | С |                     | Descriptions                              |                                     | Min                   | Typical <sup>1</sup> | Max  | Unit |
|------------------|---|---------------------|-------------------------------------------|-------------------------------------|-----------------------|----------------------|------|------|
| _                | _ | Оре                 | rating voltage                            | _                                   | 2.7                   | _                    | 5.5  | ٧    |
| V <sub>OH</sub>  | С | Output high voltage | All I/O pins, standard-<br>drive strength | 5 V, I <sub>load</sub> = -5 mA      | V <sub>DD</sub> - 0.8 | _                    | _    | V    |
|                  | С |                     |                                           | 3 V, I <sub>load</sub> =<br>-2.5 mA | V <sub>DD</sub> - 0.8 | _                    | _    | V    |
|                  | С |                     | High current drive pins, high-drive       | 5 V, I <sub>load</sub> = -20 mA     | V <sub>DD</sub> - 0.8 | _                    | _    | V    |
|                  | С |                     | strength <sup>2</sup>                     | 3 V, I <sub>load</sub> = -10 mA     | V <sub>DD</sub> - 0.8 | _                    | _    | V    |
| I <sub>OHT</sub> | D | Output high         | Max total I <sub>OH</sub> for all         | 5 V                                 | _                     | _                    | -100 | mA   |
|                  |   | current             | ports                                     | 3 V                                 | _                     | _                    | -50  | 1    |
| V <sub>OL</sub>  | С | Output low voltage  | All I/O pins, standard-<br>drive strength | 5 V, I <sub>load</sub> = 5<br>mA    | _                     | _                    | 0.8  | V    |
|                  | С |                     |                                           | 3 V, I <sub>load</sub> = 2.5 mA     | _                     | _                    | 0.8  | V    |



#### monswitching electrical specifications

### Table 2. DC characteristics (continued)

| Symbol                       | С                                                     |                                         | Descriptions                                                                      | Min                              | Typical <sup>1</sup> | Max | Unit                 |    |
|------------------------------|-------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------|----------------------------------|----------------------|-----|----------------------|----|
|                              | С                                                     |                                         | High current drive pins, high-drive                                               | 5 V, I <sub>load</sub><br>=20 mA | _                    | _   | 0.8                  | V  |
|                              | С                                                     |                                         | strength <sup>2</sup>                                                             | 3 V, I <sub>load</sub> = 10 mA   | _                    | _   | 0.8                  | V  |
| I <sub>OLT</sub>             | D                                                     | Output low                              | Max total I <sub>OL</sub> for all                                                 | 5 V                              | _                    | _   | 100                  | mA |
|                              |                                                       | current                                 | ports                                                                             | 3 V                              | _                    |     | 50                   |    |
| V <sub>IH</sub>              | Р                                                     | Input high                              | All digital inputs                                                                | V <sub>DD</sub> >4.5V            | $0.70 \times V_{DD}$ | _   | _                    | V  |
|                              | С                                                     | voltage                                 |                                                                                   | V <sub>DD</sub> >2.7V            | $0.75 \times V_{DD}$ | _   | _                    |    |
| V <sub>IL</sub>              | Р                                                     | Input low                               | All digital inputs                                                                | V <sub>DD</sub> >4.5V            | _                    | _   | $0.30 \times V_{DD}$ | V  |
|                              | С                                                     | voltage                                 |                                                                                   | V <sub>DD</sub> >2.7V            | _                    | _   | $0.35 \times V_{DD}$ |    |
| V <sub>hys</sub>             | С                                                     | Input<br>hysteresis                     | All digital inputs                                                                | _                                | $0.06 \times V_{DD}$ | _   | _                    | mV |
| II <sub>In</sub> I           | Р                                                     | Input leakage current                   | All input only pins (per pin)                                                     | $V_{IN} = V_{DD}$ or $V_{SS}$    | _                    | 0.1 | 1                    | μА |
| ll <sub>OZ</sub> l           | Р                                                     | Hi-Z (off-<br>state) leakage<br>current | All input/output (per pin)                                                        | $V_{IN} = V_{DD}$ or $V_{SS}$    | _                    | 0.1 | 1                    | μА |
| ll <sub>OZTOT</sub> l        | C Total leakage combined for all inputs and Hi-Z pins |                                         | All input only and I/O                                                            | $V_{IN} = V_{DD}$ or $V_{SS}$    | _                    | _   | 2                    | μА |
| R <sub>PU</sub>              | Р                                                     | Pullup<br>resistors                     | All digital inputs,<br>when enabled (all I/O<br>pins other than PTA2<br>and PTA3) | _                                | 30.0                 | _   | 50.0                 | kΩ |
| R <sub>PU</sub> <sup>3</sup> | Р                                                     | Pullup<br>resistors                     | PTA2 and PTA3 pin                                                                 | _                                | 30.0                 | _   | 60.0                 | kΩ |
| I <sub>IC</sub>              | D                                                     | DC injection                            | Single pin limit                                                                  | $V_{IN} < V_{SS}$                | -0.2                 | _   | 2                    | mA |
|                              |                                                       | current <sup>4, 5, 6</sup>              | Total MCU limit,<br>includes sum of all<br>stressed pins                          | $V_{IN} > V_{DD}$                | -5                   | _   | 25                   |    |
| C <sub>In</sub>              | С                                                     | Input cap                               | acitance, all pins                                                                | _                                | _                    | _   | 7                    | pF |
| V <sub>RAM</sub>             | С                                                     | RAM re                                  | etention voltage                                                                  | _                                | 2.0                  | _   | _                    | V  |

- 1. Typical values are measured at 25 °C. Characterized, not tested.
- 2. Only PTB4, PTB5 support ultra high current output.
- 3. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin.
- 4. All functional non-supply pins, except for PTA2 and PTA3, are internally clamped to  $V_{SS}$  and  $V_{DD}$ .
- 5. Input must be current-limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the large one.
- 6. Power supply must maintain regulation within operating  $V_{DD}$  range during instantaneous and operating maximum current conditions. If the positive injection current ( $V_{In} > V_{DD}$ ) is higher than  $I_{DD}$ , the injection current may flow out of  $V_{DD}$  and could result in external power supply going out of regulation. Ensure that external  $V_{DD}$  load will shunt current higher than maximum injection current when the MCU is not consuming power, such as no system clock is present, or clock rate is very low (which would reduce overall power consumption).



## Table 3. LVD and POR Specification

| Symbol              | С | Descr                                | ription                                                     | Min  | Тур  | Max  | Unit |
|---------------------|---|--------------------------------------|-------------------------------------------------------------|------|------|------|------|
| V <sub>POR</sub>    | D | POR re-arm                           | n voltage <sup>1, 2</sup>                                   | 1.5  | 1.75 | 2.0  | V    |
| V <sub>LVDH</sub>   | С | Falling low-vo                       |                                                             | 4.2  | 4.3  | 4.4  | V    |
| V <sub>LVW1H</sub>  | С | Falling low-<br>voltage              | Level 1 falling<br>(LVWV = 00)                              | 4.3  | 4.4  | 4.5  | V    |
| V <sub>LVW2H</sub>  | С | warning<br>threshold -<br>high range | Level 2 falling<br>(LVWV = 01)                              | 4.5  | 4.5  | 4.6  | V    |
| V <sub>LVW3H</sub>  | С | Iligii ralige                        | Level 3 falling<br>(LVWV = 10)                              | 4.6  | 4.6  | 4.7  | V    |
| V <sub>LVW4H</sub>  | С |                                      | Level 4 falling<br>(LVWV = 11)                              | 4.7  | 4.7  | 4.8  | V    |
| V <sub>HYSH</sub>   | С |                                      | High range low-voltage detect/warning hysteresis            |      | 100  | _    | mV   |
| V <sub>LVDL</sub>   | С | threshold - low                      | Falling low-voltage detect threshold - low range (LVDV = 0) |      | 2.61 | 2.66 | V    |
| V <sub>LVDW1L</sub> | С | Falling low-<br>voltage              | Level 1 falling<br>(LVWV = 00)                              | 2.62 | 2.7  | 2.78 | V    |
| V <sub>LVDW2L</sub> | С | warning<br>threshold -<br>low range  | Level 2 falling<br>(LVWV = 01)                              | 2.72 | 2.8  | 2.88 | V    |
| V <sub>LVDW3L</sub> | С | low range                            | Level 3 falling<br>(LVWV = 10)                              | 2.82 | 2.9  | 2.98 | V    |
| V <sub>LVDW4L</sub> | С |                                      | Level 4 falling<br>(LVWV = 11)                              | 2.92 | 3.0  | 3.08 | V    |
| V <sub>HYSDL</sub>  | С |                                      | Low range low-voltage detect hysteresis                     |      | 40   | _    | mV   |
| V <sub>HYSWL</sub>  | С |                                      | Low range low-voltage warning hysteresis                    |      | 80   | _    | mV   |
| V <sub>BG</sub>     | Р | Buffered band                        | dgap output 4                                               | 1.14 | 1.16 | 1.18 | V    |

- 1. Maximum is highest voltage that POR is guaranteed.
- 2. POR ramp time must be longer than 20us/V to get a stable startup.
- 3. Rising thresholds are falling threshold + hysteresis.
- 4. Voltage factory trimmed at  $V_{DD}$  = 5.0 V, Temp = 125 °C





Figure 1. Typical  $I_{OH}$  Vs.  $V_{DD}$ - $V_{OH}$  (standard drive strength) ( $V_{DD} = 5$  V)



Figure 2. Typical  $I_{OH}$  Vs.  $V_{DD}$ - $V_{OH}$  (standard drive strength) ( $V_{DD}$  = 3 V)





Figure 3. Typical  $I_{OH}$  Vs.  $V_{DD}$ - $V_{OH}$  (high drive strength) ( $V_{DD}$  = 5 V)



Figure 4. Typical  $I_{OH}$  Vs.  $V_{DD}$ - $V_{OH}$  (high drive strength) ( $V_{DD}$  = 3 V)





Figure 5. Typical  $I_{OL}$  Vs.  $V_{OL}$  (standard drive strength) ( $V_{DD} = 5 \text{ V}$ )



Figure 6. Typical  $I_{OL}$  Vs.  $V_{OL}$  (standard drive strength) ( $V_{DD} = 3 \text{ V}$ )





Figure 7. Typical  $I_{OL}$  Vs.  $V_{OL}$  (high drive strength) ( $V_{DD} = 5 \text{ V}$ )



Figure 8. Typical  $I_{OL}$  Vs.  $V_{OL}$  (high drive strength) ( $V_{DD} = 3 \text{ V}$ )



# 5.1.2 Supply current characteristics

This section includes information about power supply current in various operating modes.

Table 4. Supply current characteristics

| Num | С | Parameter                               | Symbol            | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max      | Unit | Temp          |
|-----|---|-----------------------------------------|-------------------|----------|---------------------|----------------------|----------|------|---------------|
| 1   | С | Run supply current FEI                  | RI <sub>DD</sub>  | 20 MHz   | 5                   | 7.60                 | _        | mA   | -40 to 125 °C |
|     | С | mode, all modules on; run<br>from flash |                   | 10 MHz   |                     | 4.65                 | _        |      |               |
|     |   | nom nasn                                |                   | 1 MHz    |                     | 1.90                 | _        |      |               |
|     | С |                                         |                   | 20 MHz   | 3                   | 7.05                 | _        |      |               |
|     | С |                                         |                   | 10 MHz   |                     | 4.40                 | _        |      |               |
|     |   |                                         |                   | 1 MHz    |                     | 1.85                 | _        |      |               |
| 2   | С | Run supply current FEI                  | RI <sub>DD</sub>  | 20 MHz   | 5                   | 5.88                 | _        | mA   | -40 to 125 °C |
|     | С | mode, all modules off &                 |                   | 10 MHz   |                     | 3.70                 | _        |      |               |
|     |   | gated; run from flash                   |                   | 1 MHz    |                     | 1.85                 | _        |      |               |
|     | С |                                         |                   | 20 MHz   | 3                   | 5.35                 | _        |      |               |
|     | С |                                         |                   | 10 MHz   |                     | 3.42                 | _        | 1    |               |
|     |   |                                         |                   | 1 MHz    |                     | 1.80                 | _        |      |               |
| 3   | Р | Run supply current FBE                  | RI <sub>DD</sub>  | 20 MHz   | 5                   | 10.9                 | 14.0     | mA   | -40 to 125 °C |
|     | С | mode, all modules on; run               |                   | 10 MHz   |                     | 6.10                 | _        |      |               |
|     |   | from RAM                                |                   | 1 MHz    |                     | 1.69                 | _        |      |               |
|     | С |                                         |                   | 20 MHz   | 3                   | 8.18                 | _        |      |               |
|     |   |                                         |                   | 10 MHz   |                     | 5.14                 |          |      |               |
|     |   |                                         |                   | 1 MHz    |                     | 1.44                 | _        | 1    |               |
| 4   | Р | Run supply current FBE                  | RI <sub>DD</sub>  | 20 MHz   | 5                   | 8.50                 | 13.0     | mA   | -40 to 125 °C |
|     | С | mode, all modules off &                 | 55                | 10 MHz   |                     | 5.07                 | _        | -    |               |
|     |   | gated; run from RAM                     |                   | 1 MHz    |                     | 1.59                 | _        | -    |               |
|     | С |                                         |                   | 20 MHz   | 3                   | 6.11                 | _        | -    |               |
|     |   |                                         |                   | 10 MHz   |                     | 4.10                 | _        |      |               |
|     |   |                                         |                   | 1 MHz    |                     | 1.34                 | _        |      |               |
| 5   | С | Wait mode current FEI                   | WI <sub>DD</sub>  | 20 MHz   | 5                   | 5.95                 | _        | mA   | -40 to 125 °C |
|     |   | mode, all modules on                    |                   | 10 MHz   |                     | 3.50                 | _        | -    |               |
|     |   |                                         |                   | 1 MHz    |                     | 1.24                 | _        |      |               |
|     | С |                                         |                   | 20 MHz   | 3                   | 5.45                 |          | +    |               |
|     |   |                                         |                   | 10 MHz   |                     | 3.25                 | _        | -    |               |
|     |   |                                         |                   | 1 MHz    |                     | 1.20                 | <u> </u> | -    |               |
| 6   | С | Stop3 mode supply                       | S3I <sub>DD</sub> |          | 5                   | 4.6                  | _        | μΑ   | -40 to 125 °C |
| U   | C | current no clocks active                | ООІДД             | _        | 3                   | 4.5                  |          | PA   | -40 to 125 °C |
|     |   | (except 1kHz LPO clock) <sup>2, 3</sup> |                   | _        |                     | 7.0                  | _        |      | 10 10 120 0   |
| 7   | С | ADC adder to stop3                      | _                 | _        | 5                   | 40                   | _        | μA   | -40 to 125 °C |



| Table 4. | <b>Supply current</b> | characteristics | (continued) | ) |
|----------|-----------------------|-----------------|-------------|---|
|----------|-----------------------|-----------------|-------------|---|

| Num | С | Parameter                       | Symbol | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max | Unit | Temp          |
|-----|---|---------------------------------|--------|----------|---------------------|----------------------|-----|------|---------------|
|     | С | ADLPC = 1                       |        |          | 3                   | 39                   | _   |      |               |
|     |   | ADLSMP = 1                      |        |          |                     |                      |     |      |               |
|     |   | ADCO = 1                        |        |          |                     |                      |     |      |               |
|     |   | MODE = 10B                      |        |          |                     |                      |     |      |               |
|     |   | ADICLK = 11B                    |        |          |                     |                      |     |      |               |
| 8   | С | TSI adder to stop3 <sup>4</sup> | _      | _        | 5                   | 121                  | _   | μΑ   | -40 to 125 °C |
|     | С | PS = 010B                       |        |          | 3                   | 120                  | _   |      |               |
|     |   | NSCN = 0x0F                     |        |          |                     |                      |     |      |               |
|     |   | EXTCHRG = 0                     |        |          |                     |                      |     |      |               |
|     |   | REFCHRG = 0                     |        |          |                     |                      |     |      |               |
|     |   | DVOLT = 01B                     |        |          |                     |                      |     |      |               |
| 9   | С | LVD adder to stop3 <sup>5</sup> | _      | _        | 5                   | 128                  | _   | μΑ   | -40 to 125 °C |
|     | С |                                 |        |          | 3                   | 124                  | _   |      |               |

- 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.
- 2. RTC adder cause <1  $\mu$ A I $_{DD}$  increase typically, RTC clock source is 1kHz LPO clock.
- 3. ACMP adder cause <10  $\mu$ A I<sub>DD</sub> increase typically.
- 4. The current varies with TSI configuration and capacity of touch electrode. Please refer to TSI electrical specifications.
- 5. LVD is periodically woken up from stop3 by 5% duty cycle. The period is equal to or less than 2 ms.

### 5.1.3 EMC performance

Electromagnetic compatibility (EMC) performance is highly dependent on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult Freescale applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance.

# 5.2 Switching specifications

### 5.2.1 Control timing

Table 5. Control timing

| Num | С | Rating                                                 | Symbol           | Min  | Typical <sup>1</sup> | Max  | Unit |
|-----|---|--------------------------------------------------------|------------------|------|----------------------|------|------|
| 1   | Р | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> ) | f <sub>Bus</sub> | DC   | _                    | 20   | MHz  |
| 2   | Р | Internal low power oscillator frequency                | f <sub>LPO</sub> | 0.67 | 1.0                  | 1.25 | KHz  |



#### **switching specifications**

**Table 5. Control timing (continued)** 

| Num | С | Rating                                                                                   | ı                              | Symbol              | Min                     | Typical <sup>1</sup> | Max | Unit |
|-----|---|------------------------------------------------------------------------------------------|--------------------------------|---------------------|-------------------------|----------------------|-----|------|
| 3   | D | External reset pulse width <sup>2</sup>                                                  |                                | t <sub>extrst</sub> | 1.5 ×                   | _                    | _   | ns   |
|     |   |                                                                                          |                                |                     | t <sub>Self_reset</sub> |                      |     |      |
| 4   | D | Reset low drive                                                                          |                                | t <sub>rstdrv</sub> | $34 \times t_{cyc}$     | _                    | _   | ns   |
| 5   | D | BKGD/MS setup time after issuing background debug force reset to enter user or BDM modes |                                | t <sub>MSSU</sub>   | 500                     | _                    | _   | ns   |
| 6   | D | BKGD/MS hold time after is debug force reset to enter u                                  |                                | t <sub>MSH</sub>    | 100                     | _                    | _   | ns   |
| 7   | D | Keyboard interrupt pulse width                                                           | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub>   | 100                     | _                    | _   | ns   |
|     | D |                                                                                          | Synchronous path               | t <sub>IHIL</sub>   | $1.5 \times t_{cyc}$    |                      | _   | ns   |
| 8   | С | Port rise and fall time -                                                                | _                              | t <sub>Rise</sub>   | _                       | 10.2                 | _   | ns   |
|     | С | standard drive strength<br>(load = 50 pF) <sup>4</sup>                                   |                                | t <sub>Fall</sub>   | _                       | 9.5                  | _   | ns   |
|     | С | Port rise and fall time -                                                                | _                              | t <sub>Rise</sub>   | _                       | 5.4                  | _   | ns   |
|     | С | high drive strength (load = 50 pF) <sup>4</sup>                                          |                                | t <sub>Fall</sub>   | _                       | 4.6                  | _   | ns   |

- 1. Typical values are based on characterization data at  $V_{DD}$  = 5.0 V, 25 °C unless otherwise stated.
- 2. This is the shortest pulse that is guaranteed to be recognized as a reset pin request.
- To enter BDM mode following a POR, BKGD/MS must be held low during the powerup and for a hold time of t<sub>MSH</sub> after V<sub>DD</sub> rises above V<sub>LVD</sub>.
- 4. Timing is shown with respect to 20% V<sub>DD</sub> and 80% V<sub>DD</sub> levels. Temperature range -40 °C to 125 °C.



Figure 10. KBIPx timing

# 5.2.2 Debug trace timing specifications

Table 6. Debug trace operating behaviors

| Symbol           | Description     | Min.      | Max.      | Unit |
|------------------|-----------------|-----------|-----------|------|
| t <sub>cyc</sub> | Clock period    | Frequency | dependent | MHz  |
| t <sub>wl</sub>  | Low pulse width | 2         | _         | ns   |



| Table 6. | Debug trace o | perating b | pehaviors ( | continued) |  |
|----------|---------------|------------|-------------|------------|--|
|----------|---------------|------------|-------------|------------|--|

| Symbol          | Description              | Min. | Max. | Unit |
|-----------------|--------------------------|------|------|------|
| t <sub>wh</sub> | High pulse width         | 2    | _    | ns   |
| t <sub>r</sub>  | Clock and data rise time | _    | 3    | ns   |
| t <sub>f</sub>  | Clock and data fall time | _    | 3    | ns   |
| t <sub>s</sub>  | Data setup               | 3    | _    | ns   |
| t <sub>h</sub>  | Data hold                | 2    | _    | ns   |



Figure 11. TRACE\_CLKOUT specifications



Figure 12. Trace data specifications

# 5.2.3 FTM module timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

Table 7. FTM input timing

| No. | С | Function                    | Symbol            | Min | Max                 | Unit             |
|-----|---|-----------------------------|-------------------|-----|---------------------|------------------|
| 1   | D | External clock frequency    | f <sub>TCLK</sub> | 0   | f <sub>Bus</sub> /4 | Hz               |
| 2   | D | External clock period       | t <sub>TCLK</sub> | 4   | _                   | t <sub>cyc</sub> |
| 3   | D | External clock<br>high time | t <sub>clkh</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 4   | D | External clock<br>low time  | t <sub>clkl</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 5   | D | Input capture pulse width   | t <sub>ICPW</sub> | 1.5 | _                   | t <sub>cyc</sub> |

S9S08RN16 Series Data Sheet, Rev1, 02/2014.





Figure 13. Timer external clock



Figure 14. Timer input capture pulse

# 5.3 Thermal specifications

### 5.3.1 Thermal characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

**Symbol** Value Unit Rating °С Operating temperature range  $T_L$  to  $T_H$  -40 to 125 (packaged) Junction temperature range  $T_J$ -40 to 135 °C Thermal resistance single-layer board 48-pin LQFP 82 °C/W  $\theta_{JA}$ °C/W 32-pin LQFP 88  $\theta_{\mathsf{IA}}$ 20-pin TSSOP °C/W 116  $\theta_{JA}$ 16-pin TSSOP °C/W 130  $\theta_{JA}$ 

**Table 8. Thermal characteristics** 

Thermal resistance four-layer board

Table continues on the next page...

S9S08RN16 Series Data Sheet, Rev1, 02/2014.



| Table 8. Thermal characteristics (c | continued) |
|-------------------------------------|------------|
|-------------------------------------|------------|

| Rating       | Symbol        | Value | Unit |
|--------------|---------------|-------|------|
| 48-pin LQFP  | $\theta_{JA}$ | 58    | °C/W |
| 32-pin LQFP  | $\theta_{JA}$ | 59    | °C/W |
| 20-pin TSSOP | $\theta_{JA}$ | 76    | °C/W |
| 16-pin TSSOP | $\theta_{JA}$ | 87    | °C/W |

The average chip-junction temperature  $(T_J)$  in  ${}^{\circ}C$  can be obtained from:

$$T_J = T_A + (P_D \times \theta_{JA})$$

Where:

 $T_A = Ambient temperature, °C$ 

 $\theta_{JA}$  = Package thermal resistance, junction-to-ambient, °C/W

$$P_D = P_{int} + P_{I/O}$$

 $P_{int} = I_{DD} \times V_{DD}$ , Watts - chip internal power

 $P_{I/O}$  = Power dissipation on input and output pins - user determined

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_I$  (if  $P_{I/O}$  is neglected) is:

$$P_D = K \div (T_J + 273 \, {}^{\circ}C)$$

Solving the equations above for K gives:

$$K = P_D \times (T_A + 273 \text{ }^{\circ}\text{C}) + \theta_{JA} \times (P_D)^2$$

where K is a constant pertaining to the particular part. K can be determined by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $P_D$  and the obtained by solving the above equations iteratively for any value of  $P_D$ .

# 6 Peripheral operating requirements and behaviors





# 6.1 External oscillator (XOSC) and ICS characteristics

Table 9. XOSC and ICS specifications (temperature range = -40 to 125 °C ambient)

| Num | С | C                                                     | haracteristic                                                        | Symbol              | Min     | Typical <sup>1</sup>  | Max  | Unit              |
|-----|---|-------------------------------------------------------|----------------------------------------------------------------------|---------------------|---------|-----------------------|------|-------------------|
| 1   | С | Oscillator                                            | Low range (RANGE = 0)                                                | f <sub>lo</sub>     | 32      | _                     | 40   | kHz               |
|     | С | crystal or<br>resonator                               | High range (RANGE = 1)<br>FEE or FBE mode <sup>2</sup>               | f <sub>hi</sub>     | 4       | _                     | 20   | MHz               |
|     | С |                                                       | High range (RANGE = 1),<br>high gain (HGO = 1),<br>FBELP mode        | f <sub>hi</sub>     | 4       | _                     | 20   | MHz               |
|     | С |                                                       | High range (RANGE = 1),<br>low power (HGO = 0),<br>FBELP mode        | f <sub>hi</sub>     | 4       | _                     | 20   | MHz               |
| 2   | D | Lo                                                    | oad capacitors                                                       | C1, C2              |         | See Note <sup>3</sup> |      |                   |
| 3   | D | Feedback<br>resistor                                  | Low Frequency, Low-Power Mode <sup>4</sup>                           | R <sub>F</sub>      | _       | _                     | _    | ΜΩ                |
|     |   |                                                       | Low Frequency, High-Gain<br>Mode                                     |                     | _       | 10                    | _    | ΜΩ                |
|     |   |                                                       | High Frequency, Low-<br>Power Mode                                   |                     | _       | 1                     | _    | MΩ                |
|     |   |                                                       | High Frequency, High-Gain<br>Mode                                    |                     | _       | 1                     | _    | ΜΩ                |
| 4   | D | Series resistor -                                     | Low-Power Mode <sup>4</sup>                                          | R <sub>S</sub>      | _       | _                     | _    | kΩ                |
|     |   | Low Frequency                                         | High-Gain Mode                                                       |                     | _       | 200                   | _    | kΩ                |
| 5   | D | Series resistor -<br>High Frequency                   | Low-Power Mode <sup>4</sup>                                          | R <sub>S</sub>      | _       | _                     | _    | kΩ                |
|     | D | Series resistor -                                     | 4 MHz                                                                |                     | _       | 0                     | _    | kΩ                |
|     | D | High<br>Frequency,                                    | 8 MHz                                                                |                     | _       | 0                     | _    | kΩ                |
|     | D | High-Gain Mode                                        | 16 MHz                                                               |                     | _       | 0                     | _    | kΩ                |
| 6   | С | Crystal start-up                                      | Low range, low power                                                 | t <sub>CSTL</sub>   | _       | 1000                  | _    | ms                |
|     | С | time Low range<br>= 39.0625 kHz                       | Low range, high power                                                |                     | _       | 800                   | _    | ms                |
|     | С | crystal; High                                         | High range, low power                                                | t <sub>CSTH</sub>   | _       | 3                     | _    | ms                |
|     | С | range = 20 MHz<br>crystal <sup>5</sup> , <sup>6</sup> | High range, high power                                               |                     | _       | 1.5                   | _    | ms                |
| 7   | Т | Internal re                                           | eference start-up time                                               | t <sub>IRST</sub>   |         | 20                    | 50   | μs                |
| 8   | D | Square wave                                           | FEE or FBE mode <sup>2</sup>                                         | f <sub>extal</sub>  | 0.03125 | _                     | 5    | MHz               |
|     | D | input clock<br>frequency                              | FBELP mode                                                           |                     | 0       | _                     | 20   | MHz               |
| 9   | Р | Average inter                                         | nal reference frequency -<br>trimmed                                 | f <sub>int_t</sub>  | _       | 39.0625               | _    | kHz               |
| 10  | Р | DCO output fi                                         | requency range - trimmed                                             | f <sub>dco_t</sub>  | 16      | _                     | 20   | MHz               |
| 11  | Р | Total deviation of DCO output from trimmed            | Over full voltage range and<br>temperature range of -40 to<br>125 °C | $\Delta f_{dco\_t}$ | _       | _                     | ±2.0 |                   |
|     | С | frequency <sup>5</sup>                                | Over full voltage range and temperature range of -40 to 105 °C       |                     |         |                       | ±1.5 | %f <sub>dco</sub> |



Table 9. XOSC and ICS specifications (temperature range = -40 to 125 °C ambient) (continued)

| Num | С | Characteristic                                                                  | Symbol               | Min | Typical <sup>1</sup> | Max  | Unit              |
|-----|---|---------------------------------------------------------------------------------|----------------------|-----|----------------------|------|-------------------|
|     | С | Over fixed voltage and temperature range of 0 to 70 °C                          |                      |     |                      | ±1.0 |                   |
| 12  | С | FLL acquisition time <sup>5</sup> , <sup>7</sup>                                | t <sub>Acquire</sub> | _   | _                    | 2    | ms                |
| 13  | С | Long term jitter of DCO output clock (averaged over 2 ms interval) <sup>8</sup> | C <sub>Jitter</sub>  | _   | 0.02                 | 0.2  | %f <sub>dco</sub> |

- 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.
- 2. When ICS is configured for FEE or FBE mode, input clock source must be divisible using RDIV to within the range of 31.25 kHz to 39.0625 kHz.
- 3. See crystal or resonator manufacturer's recommendation.
- Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE = HGO = 0.
- 5. This parameter is characterized and not tested on each device.
- 6. Proper PC board layout procedures must be followed to achieve specifications.
- 7. This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 8. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.



Figure 15. Typical crystal or resonator circuit



reripheral operating requirements and behaviors

# 6.2 NVM specifications

This section provides details about program/erase times and program/erase endurance for the flash and EEPROM memories.

Table 10. Flash characteristics

| С | Characteristic                                                                                                        | Symbol                  | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> |
|---|-----------------------------------------------------------------------------------------------------------------------|-------------------------|------------------|----------------------|------------------|-------------------|
| D | Supply voltage for program/erase -40 °C to 125 °C                                                                     | V <sub>prog/erase</sub> | 2.7              | _                    | 5.5              | V                 |
| D | Supply voltage for read operation                                                                                     | $V_{Read}$              | 2.7              | _                    | 5.5              | V                 |
| D | NVM Bus frequency                                                                                                     | f <sub>NVMBUS</sub>     | 1                | _                    | 25               | MHz               |
| D | NVM Operating frequency                                                                                               | f <sub>NVMOP</sub>      | 0.8              | 1                    | 1.05             | MHz               |
| D | Erase Verify All Blocks                                                                                               | t <sub>VFYALL</sub>     | _                | _                    | 17338            | t <sub>cyc</sub>  |
| D | Erase Verify Flash Block                                                                                              | t <sub>RD1BLK</sub>     | _                | _                    | 16913            | t <sub>cyc</sub>  |
| D | Erase Verify EEPROM Block                                                                                             | t <sub>RD1BLK</sub>     | _                | _                    | 810              | t <sub>cyc</sub>  |
| D | Erase Verify Flash Section                                                                                            | t <sub>RD1SEC</sub>     | _                | _                    | 484              | t <sub>cyc</sub>  |
| D | Erase Verify EEPROM Section                                                                                           | t <sub>DRD1SEC</sub>    | _                | _                    | 555              | t <sub>cyc</sub>  |
| D | Read Once                                                                                                             | t <sub>RDONCE</sub>     | _                | _                    | 450              | t <sub>cyc</sub>  |
| D | Program Flash (2 word)                                                                                                | t <sub>PGM2</sub>       | 0.12             | 0.12                 | 0.29             | ms                |
| D | Program Flash (4 word)                                                                                                | t <sub>PGM4</sub>       | 0.20             | 0.21                 | 0.46             | ms                |
| D | Program Once                                                                                                          | t <sub>PGMONCE</sub>    | 0.20             | 0.21                 | 0.21             | ms                |
| D | Program EEPROM (1 Byte)                                                                                               | t <sub>DPGM1</sub>      | 0.10             | 0.10                 | 0.27             | ms                |
| D | Program EEPROM (2 Byte)                                                                                               | t <sub>DPGM2</sub>      | 0.17             | 0.18                 | 0.43             | ms                |
| D | Program EEPROM (3 Byte)                                                                                               | t <sub>DPGM3</sub>      | 0.25             | 0.26                 | 0.60             | ms                |
| D | Program EEPROM (4 Byte)                                                                                               | t <sub>DPGM4</sub>      | 0.32             | 0.33                 | 0.77             | ms                |
| D | Erase All Blocks                                                                                                      | t <sub>ERSALL</sub>     | 96.01            | 100.78               | 101.49           | ms                |
| D | Erase Flash Block                                                                                                     | t <sub>ERSBLK</sub>     | 95.98            | 100.75               | 101.44           | ms                |
| D | Erase Flash Sector                                                                                                    | t <sub>ERSPG</sub>      | 19.10            | 20.05                | 20.08            | ms                |
| D | Erase EEPROM Sector                                                                                                   | t <sub>DERSPG</sub>     | 4.81             | 5.05                 | 20.57            | ms                |
| D | Unsecure Flash                                                                                                        | t <sub>UNSECU</sub>     | 96.01            | 100.78               | 101.48           | ms                |
| D | Verify Backdoor Access Key                                                                                            | t <sub>VFYKEY</sub>     | _                | _                    | 464              | t <sub>cyc</sub>  |
| D | Set User Margin Level                                                                                                 | t <sub>MLOADU</sub>     | _                | _                    | 407              | t <sub>cyc</sub>  |
| С | FLASH Program/erase endurance $T_L$ to $T_H = -40~^{\circ}C$ to 125 $^{\circ}C$                                       | n <sub>FLPE</sub>       | 10 k             | 100 k                | _                | Cycles            |
| С | EEPROM Program/erase endurance TL<br>to TH = -40 °C to 125 °C                                                         | n <sub>FLPE</sub>       | 50 k             | 500 k                | _                | Cycles            |
| С | Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C after up to 10,000 program/erase cycles | t <sub>D_ret</sub>      | 15               | 100                  | _                | years             |

<sup>1.</sup> Minimum times are based on maximum  $f_{\mbox{\scriptsize NVMOP}}$  and maximum  $f_{\mbox{\scriptsize NVMBUS}}$ 

<sup>2.</sup> Typical times are based on typical  $f_{NVMOP}$  and maximum  $f_{NVMBUS}$ 

<sup>3.</sup> Maximum times are based on typical f<sub>NVMOP</sub> and typical f<sub>NVMBUS</sub> plus aging

<sup>4.</sup>  $t_{cyc} = 1 / f_{NVMBUS}$ 



Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Memory section.

# 6.3 Analog

### 6.3.1 ADC characteristics

Table 11. 5 V 12-bit ADC operating conditions

| Characteri<br>stic               | Conditions                                                                 | Symb              | Min               | Typ <sup>1</sup> | Max               | Unit | Comment         |
|----------------------------------|----------------------------------------------------------------------------|-------------------|-------------------|------------------|-------------------|------|-----------------|
| Supply                           | Absolute                                                                   | V <sub>DDA</sub>  | 2.7               | _                | 5.5               | V    | _               |
| voltage                          | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDAD</sub> )             | $\Delta V_{DDA}$  | -100              | 0                | +100              | mV   |                 |
| Ground voltage                   | Delta to V <sub>SS</sub> (V <sub>SS</sub> -V <sub>SSA</sub> ) <sup>2</sup> | ΔV <sub>SSA</sub> | -100              | 0                | +100              | mV   |                 |
| Input<br>voltage                 |                                                                            | V <sub>ADIN</sub> | V <sub>REFL</sub> | _                | V <sub>REFH</sub> | V    |                 |
| Input capacitance                |                                                                            | C <sub>ADIN</sub> | _                 | 4.5              | 5.5               | pF   |                 |
| Input resistance                 |                                                                            | R <sub>ADIN</sub> | _                 | 3                | 5                 | kΩ   | _               |
| Analog<br>source                 | 12-bit mode<br>• f <sub>ADCK</sub> > 4 MHz                                 | R <sub>AS</sub>   | _                 | _                | 2                 | kΩ   | External to MCU |
| resistance                       | • f <sub>ADCK</sub> < 4 MHz                                                |                   | _                 | _                | 5                 |      |                 |
|                                  | <ul><li>10-bit mode</li><li>f<sub>ADCK</sub> &gt; 4 MHz</li></ul>          |                   | _                 | _                | 5                 |      |                 |
|                                  | • f <sub>ADCK</sub> < 4 MHz                                                |                   | _                 | _                | 10                |      |                 |
|                                  | 8-bit mode                                                                 |                   | _                 | _                | 10                |      |                 |
|                                  | (all valid f <sub>ADCK</sub> )                                             |                   |                   |                  |                   |      |                 |
| ADC                              | High speed (ADLPC=0)                                                       | f <sub>ADCK</sub> | 0.4               | _                | 8.0               | MHz  | _               |
| conversion<br>clock<br>frequency | Low power (ADLPC=1)                                                        |                   | 0.4               | _                | 4.0               |      |                 |

<sup>1.</sup> Typical values assume  $V_{DDA} = 5.0 \text{ V}$ , Temp = 25°C,  $f_{ADCK} = 1.0 \text{ MHz}$  unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>2.</sup> DC potential difference.



#### reripheral operating requirements and behaviors



Figure 16. ADC input impedance equivalency diagram

Table 12. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ )

| Characteristic                | Conditions              | С | Symb               | Min | Typ <sup>1</sup> | Max | Unit |
|-------------------------------|-------------------------|---|--------------------|-----|------------------|-----|------|
| Supply current                |                         | Т | I <sub>DDA</sub>   | _   | 133              | _   | μΑ   |
| ADLPC = 1                     |                         |   |                    |     |                  |     |      |
| ADLSMP = 1                    |                         |   |                    |     |                  |     |      |
| ADCO = 1                      |                         |   |                    |     |                  |     |      |
| Supply current                |                         | Т | I <sub>DDA</sub>   | _   | 218              | _   | μΑ   |
| ADLPC = 1                     |                         |   |                    |     |                  |     |      |
| ADLSMP = 0                    |                         |   |                    |     |                  |     |      |
| ADCO = 1                      |                         |   |                    |     |                  |     |      |
| Supply current                |                         | Т | I <sub>DDA</sub>   | _   | 327              | _   | μΑ   |
| ADLPC = 0                     |                         |   |                    |     |                  |     |      |
| ADLSMP = 1                    |                         |   |                    |     |                  |     |      |
| ADCO = 1                      |                         |   |                    |     |                  |     |      |
| Supply current                |                         | Т | I <sub>DDAD</sub>  | _   | 582              | 990 | μΑ   |
| ADLPC = 0                     |                         |   |                    |     |                  |     |      |
| ADLSMP = 0                    |                         |   |                    |     |                  |     |      |
| ADCO = 1                      |                         |   |                    |     |                  |     |      |
| Supply current                | Stop, reset, module off | Т | I <sub>DDA</sub>   | _   | 0.011            | 1   | μА   |
| ADC asynchronous clock source | High speed (ADLPC = 0)  | Р | f <sub>ADACK</sub> | 2   | 3.3              | 5   | MHz  |



# Table 12. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

| Characteristic                    | Conditions                  | С              | Symb                | Min  | Typ <sup>1</sup>                  | Max   | Unit             |
|-----------------------------------|-----------------------------|----------------|---------------------|------|-----------------------------------|-------|------------------|
|                                   | Low power (ADLPC = 1)       |                |                     | 1.25 | 2                                 | 3.3   |                  |
| Conversion time (including sample | Short sample (ADLSMP = 0)   | Т              | t <sub>ADC</sub>    | _    | 20                                | _     | ADCK<br>cycles   |
| time)                             | Long sample (ADLSMP = 1)    |                |                     | _    | 40                                | _     |                  |
| Sample time                       | Short sample (ADLSMP = 0)   | Т              | t <sub>ADS</sub>    | _    | 3.5                               | _     | ADCK cycles      |
|                                   | Long sample<br>(ADLSMP = 1) |                |                     | _    | 23.5                              | _     |                  |
| Total unadjusted                  | 12-bit mode                 | Т              | E <sub>TUE</sub>    | _    | ±5.0                              | _     | LSB <sup>3</sup> |
| Error <sup>2</sup>                | 10-bit mode                 | Р              |                     | _    | ±1.5                              | ±2.0  |                  |
|                                   | 8-bit mode                  | P <sup>4</sup> |                     | _    | ±0.7                              | ±1.0  |                  |
| Differential Non-                 | 12-bit mode                 | Т              | DNL                 | _    | ±1.0                              | _     | LSB <sup>3</sup> |
| Linearity                         | 10-bit mode <sup>5</sup>    | Р              |                     | _    | ±0.25                             | ±0.5  |                  |
|                                   | 8-bit mode <sup>5</sup>     | P <sup>4</sup> |                     | _    | ±0.15                             | ±0.25 |                  |
| Integral Non-Linearity            | 12-bit mode                 | Т              | INL                 | _    | ±1.0                              | _     | LSB <sup>3</sup> |
|                                   | 10-bit mode                 | Т              |                     | _    | ±0.3                              | ±0.5  |                  |
|                                   | 8-bit mode                  | Т              |                     | _    | ±0.15                             | ±0.25 |                  |
| Zero-scale error <sup>6</sup>     | 12-bit mode                 | С              | E <sub>ZS</sub>     | _    | ±2.0                              | _     | LSB <sup>3</sup> |
|                                   | 10-bit mode                 | Р              |                     | _    | ±0.25                             | ±1.0  |                  |
|                                   | 8-bit mode                  | P <sup>4</sup> |                     | _    | ±0.65                             | ±1.0  |                  |
| Full-scale error <sup>7</sup>     | 12-bit mode                 | Т              | E <sub>FS</sub>     | _    | ±2.5                              | _     | LSB <sup>3</sup> |
|                                   | 10-bit mode                 | Т              |                     | _    | ±0.5                              | ±1.0  | ]                |
|                                   | 8-bit mode                  | Т              |                     | _    | ±0.5                              | ±1.0  | 1                |
| Quantization error                | ≤12 bit modes               | D              | EQ                  | _    | _                                 | ±0.5  | LSB <sup>3</sup> |
| Input leakage error <sup>8</sup>  | all modes                   | D              | E <sub>IL</sub>     |      | I <sub>In</sub> * R <sub>AS</sub> | •     | mV               |
| Temp sensor slope                 | -40°C- 25°C                 | D              | m                   | _    | 3.266                             | _     | mV/°C            |
|                                   | 25°C- 125°C                 |                |                     | _    | 3.638                             | _     |                  |
| Temp sensor voltage               | 25°C                        | D              | V <sub>TEMP25</sub> | _    | 1.396                             | _     | V                |

<sup>1.</sup> Typical values assume  $V_{DDA} = 5.0 \text{ V}$ , Temp = 25°C,  $f_{ADCK} = 1.0 \text{ MHz}$  unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>2.</sup> Includes quantization.

<sup>3.</sup>  $1 LSB = (V_{REFH} - V_{REFL})/2^N$ 

<sup>4. 10-</sup>bit mode only for package LQFP48/32, TSSOP20/16. Those parameters are only achieved by the design characterization

<sup>5.</sup> Monotonicity and no-missing-codes guaranteed in 10-bit and 8-bit modes

<sup>6.</sup>  $V_{ADIN} = V_{SSA}$ 

<sup>7.</sup>  $V_{ADIN} = V_{DDA}$ 

<sup>8.</sup> I<sub>In</sub> = leakage current (refer to DC characteristics)