# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/decoder

Rev. 04 — 1 September 2005

Product data sheet

### 1. General description

The SC16C652B is a 2 channel Universal Asynchronous Receiver and Transmitter (UART) used for serial data communications. Its principal function is to convert parallel data into serial data and vice versa. The UART can handle serial data rates up to 5 Mbit/s. The SC16C652B is pin compatible with the SC16C2550. It will power-up to be functionally equivalent to the 16C2450. The SC16C652B provides enhanced UART functions with 32-byte FIFOs, modem control interface, DMA mode data transfer, and IrDA encoder/decoder. The DMA mode data transfer is controlled by the FIFO trigger levels and the TXRDY and RXRDY signals. On-board status registers provide the user with error indications and operational status. System interrupts and modem control features may be tailored by software to meet specific user requirements. An internal loop-back capability allows on-board diagnostics. Independent programmable baud rate generators are provided to select transmit and receive baud rates.

The SC16C652B operates at 5 V, 3.3 V and 2.5 V and the industrial temperature range, and is available in plastic LQFP48 and very small (Micro-UART) HVQFN32 packages.

### 2. Features

- 2 channel UART
- 5 V, 3.3 V and 2.5 V operation
- 5 V tolerant inputs
- Industrial temperature range (-40 °C to +85 °C)
- Pin and functionally compatible to 16C2450 in LQFP48 package, and software compatible with industry standard 16C450, 16C550, and SC16C650
- Up to 5 Mbit/s data rate at 5 V and 3.3 V, and 3 Mbit/s at 2.5 V
- 32-byte transmit FIFO to reduce the bandwidth requirement of the external CPU
- 32-byte receive FIFO with error flags to reduce the bandwidth requirement of the external CPU
- Independent transmit and receive UART control
- Four selectable Receive and Transmit FIFO interrupt trigger levels
- Automatic software (Xon/Xoff) and hardware (RTS/CTS) flow control
- Programmable Xon/Xoff characters
- Software selectable baud rate generator
- Standard modem interface or infrared IrDA encoder/decoder interface
- Supports IrDA version 1.0 (up to 115.2 kbit/s)
- Sleep mode
- Standard asynchronous error and framing bits (Start, Stop, and Parity Overrun Break)



#### **Philips Semiconductors**

#### Dual UART with 32-byte FIFOs and IrDA encoder/decoder

- Transmit, Receive, Line Status, and Data Set interrupts independently controlled
- Fully programmable character formatting:
  - ◆ 5-bit, 6-bit, 7-bit, or 8-bit characters
  - Even, odd, or no-parity formats
  - 1,  $1\frac{1}{2}$ , or 2-stop bit
  - Baud generation (DC to 5 Mbit/s)
- False start-bit detection
- Complete status reporting capabilities
- 3-state output TTL drive capabilities for bi-directional data bus and control bus
- Line break generation and detection
- Internal diagnostic capabilities:
  - Loop-back controls for communications link fault isolation
- Prioritized interrupt system controls
- Modem control functions (CTS, RTS, DSR, DTR, RI, CD)

### 3. Ordering information

### Table 1:Ordering information

| Type number   | Package |                                                                                                                |          |  |  |  |
|---------------|---------|----------------------------------------------------------------------------------------------------------------|----------|--|--|--|
|               | Name    | Description                                                                                                    | Version  |  |  |  |
| SC16C652BIB48 | LQFP48  | plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm                               | SOT313-2 |  |  |  |
| SC16C652BIBS  | HVQFN32 | plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body $5 \times 5 \times 0.85$ mm | SOT617-1 |  |  |  |

2 of 43

Dual UART with 32-byte FIFOs and IrDA encoder/decoder

### 4. Block diagram



Dual UART with 32-byte FIFOs and IrDA encoder/decoder

### 5. Pinning information

### 5.1 Pinning





### 5.2 Pin description

| Table 2: | Pin desc | ription |      |                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|----------|----------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Symbol   | Pin      |         | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|          | LQFP48   | HVQFN32 |      |                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| A0       | 28       | 19      | I    | Address 0 select bit. Internal register address selection.                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| A1       | 27       | 18      | I    | Address 1 select bit. Internal register address selection.                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| A2       | 26       | 17      | I    | Address 2 select bit. Internal register address selection.                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| CDA      | 40       | -       | I    | Carrier Detect (active LOW). These inputs are associated with individual UART                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| CDB      | 16       | -       | -    | channels A through B. A logic 0 on this pin indicates that a carrier has been detected by the modem for that channel.                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| CSA      | 10       | 8       | I    | Chip Select A, B (active LOW). This function is associated with individual                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| CSB      | 11       | 9       |      | channels, A through B. These pins enable data transfers between the user CPU and the SC16C652B for the channel(s) addressed. Individual UART sections (A, B) are addressed by providing a logic 0 on the respective CSA, CSB pin.                                                                                                                                                                                              |  |  |  |  |
| CTSA     | 38       | 25      | I    | Clear to Send (active LOW). These inputs are associated with individual UART                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| CTSB     | 23       | 16      |      | channels, A through B. A logic 0 on the CTS pin indicates the modem or data set is ready to accept transmit data from the SC16C652B. Status can be tested by reading MSR[4]. This pin has no effect on the UART's transmit or receive operation.                                                                                                                                                                               |  |  |  |  |
| DSRA     | 39       | -       | I    | Data Set Ready (active LOW). These inputs are associated with individual UART                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| DSRB     | 20       | -       | -    | channels, A through B. A logic 0 on this pin indicates the modem or data set is powered-on and is ready for data exchange with the UART. This pin has no effect on the UART's transmit or receive operation.                                                                                                                                                                                                                   |  |  |  |  |
| DTRA     | 34       | -       | 0    | Data Terminal Ready (active LOW). These outputs are associated with individual                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| DTRB     | 35       | -       | -    | UART channels, A through B. A logic 0 on this pin indicates that the SC16C652B is powered-on and ready. This pin can be controlled via the modem control register. Writing a logic 1 to MCR[0] will set the $\overline{\text{DTR}}$ output to logic 0, enabling the modem. This pin will be a logic 1 after writing a logic 0 to MCR[0], or after a reset. This pin has no effect on the UART's transmit or receive operation. |  |  |  |  |
| D0       | 44       | 27      | I/O  | Data bus (bi-directional). These pins are the 8-bit, 3-state data bus for                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| D1       | 45       | 28      | _    | transferring information to or from the controlling CPU. D0 is the least significant<br>and the first data bit in a transmit or receive serial data stream.                                                                                                                                                                                                                                                                    |  |  |  |  |
| D2       | 46       | 29      | -    |                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| D3       | 47       | 30      | _    |                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| D4       | 48       | 31      | _    |                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| D5       | 1        | 32      | _    |                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| D6       | 2        | 1       | _    |                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| D7       | 3        | 2       | _    |                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| GND      | 17       | 13      | I    | Signal and power ground.                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| INTA     | 30       | 21      | 0    | Interrupt A, B (3-state). This function is associated with individual channel                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| INTB     | 29       | 20      | _    | interrupts, INTA, INTB. INTA, INTB are enabled when MCR bit 3 is set to a logic 1, interrupts are enabled in the Interrupt Enable Register (IER), and is active when an interrupt condition exists. Interrupt conditions include: receiver errors, available receiver buffer data, transmit buffer empty, or when a modem status flag is detected.                                                                             |  |  |  |  |
| IOR      | 19       | 14      | I    | <b>Read strobe (active LOW strobe).</b> A logic 0 transition on this pin will load the contents of an internal register defined by address bits A0 to A2 onto the SC16C652B data bus (D0 to D7) for access by external CPU.                                                                                                                                                                                                    |  |  |  |  |

### **Philips Semiconductors**

# SC16C652B

#### Dual UART with 32-byte FIFOs and IrDA encoder/decoder

| Table 2: | Pin desc | criptionco | ntinued |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|----------|----------|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Symbol   |          | Pin        |         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|          | LQFP48   | HVQFN32    |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| IOW      | 15       | 12         | I       | Write strobe (active LOW strobe). A logic 0 transition on this pin will transfer the contents of the data bus (D0 to D7) from the external CPU to an internal register that is defined by address bits A0 to A2.                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| OP2A     | 32       | 22         | 0       | Output 2 (user-defined). This function is associated with individual channels, A                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| OP2B     | 9        | 7          |         | through B. The state at these pin(s) are defined by the user and through MCR register bit 3. INTA, INTB are set to the active mode and $\overline{OP2}$ to logic 0 when MCR[3] is set to a logic 1. INTA, INTB are set to the 3-state mode and $\overline{OP2}$ to a logic 1 when MCR[3] is set to a logic 0 (see <u>Table 20 "Modem Control Register bits</u> <u>description"</u> , bit 3). Since these bits control both the INTA, INTB operation and $\overline{OP2}$ outputs, only one function should be used at one time, INT or $\overline{OP2}$ . |  |  |  |
| RESET    | 36       | 24         | I       | <b>Reset (active HIGH).</b> A logic 1 on this pin will reset the internal registers and all the outputs. The UART transmitter output and the receiver input will be disabled during reset time. (See <u>Section 7.11 "SC16C652B external reset condition"</u> for initialization details.)                                                                                                                                                                                                                                                                |  |  |  |
| RIA      | 41       | -          | I       | Ring Indicator (active LOW). These inputs are associated with individual UART                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| RIB      | 21       | -          | -       | channels, A through B. A logic 0 on this pin indicates the modem has received a ringing signal from the telephone line. A logic 1 transition on this input pin will generate an interrupt.                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| RTSA     | 33       | 23         | 0       | Request to Send (active LOW). These outputs are associated with individual                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| RTSB     | 22       | 15         |         | UART channels, A through B. A logic 0 on the RTS pin indicates the transmitter has data ready and waiting to send. Writing a logic 1 in the modem control register MCR[1] will set this pin to a logic 0, indicating data is available. After a reset this pin will be set to a logic 1. This pin has no effect on the UART's transmit or receive operation.                                                                                                                                                                                              |  |  |  |
| RXA      | 5        | 4          | I       | Receive data A, B. These inputs are associated with individual serial channel data                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| RXB      | 4        | 3          |         | to the SC16C652B receive input circuits, A through B. The RX signal will be a logic 1 during reset, idle (no data), or when the transmitter is disabled. During the local loop-back mode, the RX input pin is disabled and TX data is connected to the UART RX input, internally.                                                                                                                                                                                                                                                                         |  |  |  |
| RXRDYA   | 31       | -          | 0       | Receive Ready A, B (active LOW). This function provides the RX FIFO/RHR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| RXRDYB   | 18       | -          |         | status for individual receive channels (A to B). RXRDYn is primarily intended for<br>monitoring DMA mode 1 transfers for the receive data FIFOs. A logic 0 indicates<br>there is a receive data to read/upload, that is, receive ready status with one or<br>more RX characters available in the FIFO/RHR. This pin is a logic 1 when the<br>FIFO/RHR is empty or when the programmed trigger level has not been reached.<br>This signal can also be used for single mode transfers (DMA mode 0).                                                         |  |  |  |
| ТХА      | 7        | 5          | 0       | <b>Transmit data A, B.</b> These outputs are associated with individual serial transmit                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| ТХВ      | 8        | 6          |         | channel data from the SC16C652B. The TX signal will be a logic 1 during reset, idle (no data), or when the transmitter is disabled. During the local loop-back mode, the TX output pin is disabled and TX data is internally connected to the UART RX input.                                                                                                                                                                                                                                                                                              |  |  |  |
| TXRDYA   | 43       | -          | 0       | Transmit Ready A, B (active LOW). These outputs provide the TX FIFO/THR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| TXRDYB   | 6        | -          |         | status for individual transmit channels (A to B). TXRDYn is primarily intended for<br>monitoring DMA mode 1 transfers for the transmit data FIFOs. An individual<br>channel's TXRDYA, TXRDYB buffer ready status is indicated by logic 0, that is, at<br>lease one location is empty and available in the FIFO or THR. This pin goes to a<br>logic 1 (DMA mode 1) when there are no more empty locations in the FIFO or<br>THR. This signal can also be used for single mode transfers (DMA mode 0).                                                      |  |  |  |

#### **Philips Semiconductors**

## SC16C652B

#### Dual UART with 32-byte FIFOs and IrDA encoder/decoder

| Table 2:        | Pin descriptioncontinued |         |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|-----------------|--------------------------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Symbol          | mbol Pin                 |         | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|                 | LQFP48                   | HVQFN32 | ]    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| V <sub>CC</sub> | 42                       | 26      | 1 I  | Power supply input.                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| XTAL1           | 13                       | 10      | I    | <b>Crystal or external clock input.</b> Functions as a crystal input or as an external clock input. A crystal can be connected between this pin and XTAL2 to form an internal oscillator circuit. This configuration requires an external 1 M $\Omega$ resistor between the XTAL1 and XTAL2 pins. Alternatively, an external clock can be connected to this pin to provide custom data rates (see Section 6.8 "Programmable baud rate generator"). See Figure 4. |  |  |  |
| XTAL2           | 14                       | 11      | 0    | Output of the crystal oscillator or buffered clock. (See also XTAL1.) Crystal oscillator output or buffered clock output. Should be left open if an external clock is connected to XTAL1. For extended frequency operation, this pin should be tied to $V_{CC}$ via a 2 k $\Omega$ resistor.                                                                                                                                                                     |  |  |  |

### 6. Functional description

The SC16C652B provides serial asynchronous receive data synchronization, parallel-to-serial and serial-to-parallel data conversions for both the transmitter and receiver sections. These functions are necessary for converting the serial data stream into parallel data that is required with digital data systems. Synchronization for the serial data stream is accomplished by adding start and stop bits to the transmit data to form a data character (character orientated protocol). Data integrity is insured by attaching a parity bit to the data character. The parity bit is checked by the receiver for any transmission bit errors. The electronic circuitry to provide all these functions is fairly complex, especially when manufactured on a single integrated silicon chip. The SC16C652B represents such an integration with greatly enhanced features. The SC16C652B is fabricated with an advanced CMOS process.

The SC16C652B is an upward solution that provides a dual UART capability with 32 bytes of transmit and receive FIFO memory, instead of 16 bytes for the 16C2550 and none in the 16C2450. The SC16C652B is designed to work with high speed modems and shared network environments that require fast data processing time. Increased performance is realized in the SC16C652B by the transmit and receive FIFOs. This allows the external processor to handle more networking tasks within a given time. In addition, the four selectable receive and transmit FIFO trigger interrupt levels are uniquely provided for maximum data throughput performance especially when operating in a multi-channel environment. The FIFO memory greatly reduces the bandwidth requirement of the external controlling CPU, increases performance, and reduces power consumption.

The SC16C652B is capable of operation up to 5 Mbit/s with a 80 MHz clock. With a crystal or external clock input of 7.3728 MHz, the user can select data rates up to 460.8 kbit/s.

The rich feature set of the SC16C652B is available through internal registers. Selectable receive and transmit FIFO trigger levels, selectable TX and RX baud rates, and modem interface controls are all standard features. Following a power-on reset or an external reset, the SC16C652B is software compatible with the previous generation, SC16C2550 and ST16C2450.

### 6.1 UART A-B functions

The UART provides the user with the capability to bi-directionally transfer information between an external CPU, the SC16C652B package, and an external serial device. A logic 0 on chip select pins  $\overline{CSA}$  and/or  $\overline{CSB}$  allows the user to configure, send data, and/or receive data via UART channels A-B. Individual channel select functions are shown in Table 3.

| Table 3: Serial po                                    | rt selection   |
|-------------------------------------------------------|----------------|
| Chip Select                                           | Function       |
| $\overline{\text{CSA}}$ - $\overline{\text{CSB}}$ = 1 | none           |
| $\overline{\text{CSA}} = 0$                           | UART channel A |
| $\overline{\text{CSB}} = 0$                           | UART channel B |

### 6.2 Internal registers

The SC16C652B provides two sets of internal registers (A and B) consisting of 17 registers each for monitoring and controlling the functions of each channel of the UART. These registers are shown in <u>Table 4</u>. The UART registers function as data holding registers (THR/RHR), interrupt status and control registers (IER/ISR), a FIFO Control Register (FCR), line status and control registers (LCR/LSR), modem status and control registers (MCR/MSR), programmable data rate (clock) control registers (DLL/DLM), and a user accessible Scratchpad Register (SPR).

#### A2 **A1 A**0 Read mode Write mode General register set (THR/RHR, IER/ISR, MCR/MSR, FCR, LSR, SPR)<sup>[1]</sup> **Receive Holding Register** Transmit Holding Register 0 0 0 0 0 1 Interrupt Enable Register Interrupt Enable Register 0 1 0 Interrupt Status Register **FIFO Control Register** 0 Line Control Register Line Control Register 1 1 1 0 0 Modem Control Register Modem Control Register Line Status Register 1 0 1 n/a 1 1 0 Modem Status Register n/a 1 1 1 Scratchpad Register Scratchpad Register Baud rate register set (DLL/DLM)<sup>[2]</sup> 0 0 0 LSB of Divisor Latch LSB of Divisor Latch 0 0 1 MSB of Divisor Latch MSB of Divisor Latch Enhanced register set (EFR, Xon1/Xon2, Xoff1/Xoff2)[3] 0 1 Enhanced Feature Register **Enhanced Feature Register** 0 1 0 Xon1 word Xon1 word 0 1 0 1 Xon2 word Xon2 word 1 1 0 Xoff1 word Xoff1 word 1 1 Xoff2 word Xoff2 word 1

 Table 4:
 Internal registers decoding

 $[1] \quad \mbox{These registers are accessible only when LCR[7] is a logic 0.}$ 

[2] These registers are accessible only when LCR[7] is a logic 1.

[3] Enhanced Feature Register, Xon1/Xon2 and Xoff1/Xoff2 are accessible only when the LCR is set to 'BFh'.

### 6.3 **FIFO** operation

The 32-byte transmit and receive data FIFOs are enabled by the FIFO Control Register bit 0 (FCR[0]). With 16C2550 devices, the user can set the receive trigger level, but not the transmit trigger level. The SC16C652B provides independent trigger levels for both receiver and transmitter. To remain compatible with SC16C2550, the transmit interrupt trigger level is set to 16 following a reset. It should be noted that the user can set the transmit trigger levels by writing to the FCR, but activation will not take place until EFR[4] is set to a logic 1. The receiver FIFO section includes a time-out function to ensure data is delivered to the external CPU. An interrupt is generated whenever the Receive Holding Register (RHR) has not been read following the loading of a character or the receive trigger level has not been reached.

| Selected trigger level | INT pin | activation | Negate RTS or | Assert RTS or |
|------------------------|---------|------------|---------------|---------------|
| (characters)           | RX      | ТХ         | send Xoff     | send Xon      |
| 8                      | 8       | 16         | 8             | 0             |
| 16                     | 16      | 8          | 16            | 7             |
| 24                     | 24      | 24         | 24            | 15            |
| 28                     | 28      | 30         | 28            | 23            |

#### Table 5: Flow control mechanism

### 6.4 Hardware flow control

When automatic hardware flow control is enabled, the SC16C652B monitors the  $\overline{\text{CTS}}$  pin for a remote buffer overflow indication and controls the  $\overline{\text{RTS}}$  pin for local buffer overflows. Automatic hardware flow control is selected by setting EFR[6] (RTS) and EFR[7] (CTS) to a logic 1. If  $\overline{\text{CTS}}$  transitions from a logic 0 to a logic 1 indicating a flow control request, ISR[5] will be set to a logic 1 (if enabled via IER[7:6]), and the SC16C652B will suspend TX transmissions as soon as the stop bit of the character in process is shifted out. Transmission is resumed after the  $\overline{\text{CTS}}$  input returns to a logic 0, indicating more data may be sent.

With the Auto-RTS function enabled, an interrupt is generated when the receive FIFO reaches the programmed trigger level. The  $\overline{\text{RTS}}$  pin will not be forced to a logic 1 (RTS off), until the receive FIFO reaches the next trigger level. However, the  $\overline{\text{RTS}}$  pin will return to a logic 0 after the data buffer (FIFO) is unloaded to the next trigger level below the programmed trigger level. However, under the above described conditions, the SC16C652B will continue to accept data until the receive FIFO is full.

#### 6.5 Software flow control

When software flow control is enabled, the SC16C652B compares one or two sequential receive data characters with the programmed Xon or Xoff character value(s). If received character(s) match the programmed Xoff values, the SC16C652B will halt transmission (TX) as soon as the current character(s) has completed transmission. When a match occurs, the receive ready (if enabled via Xoff IER[5]) flags will be set and the interrupt output pin (if receive interrupt is enabled) will be activated. Following a suspension due to a match of the Xoff characters' values, the SC16C652B will monitor the receive data stream for a match to the Xon1/Xon2 character value(s). If a match is found, the SC16C652B will resume operation and clear the flags (ISR[4]).

#### Dual UART with 32-byte FIFOs and IrDA encoder/decoder

Reset initially sets the contents of the Xon/Xoff 8-bit flow control registers to a logic 0. Following reset, the user can write any Xon/Xoff value desired for software flow control. Different conditions can be set to detect Xon/Xoff characters and suspend/resume transmissions. When double 8-bit Xon/Xoff characters are selected, the SC16C652B compares two consecutive receive characters with two software flow control 8-bit values (Xon1, Xon2, Xoff1, Xoff2) and controls TX transmissions accordingly. Under the above described flow control mechanisms, flow control characters are not placed (stacked) in the user accessible RX data buffer or FIFO. When using a software flow control the Xon/Xoff characters cannot be used for data transfer.

In the event that the receive buffer is overfilling and flow control needs to be executed, the SC16C652B automatically sends an Xoff message (when enabled) via the serial TX output to the remote modem. The SC16C652B sends the Xoff1/Xoff2 characters as soon as received data passes the programmed trigger level. To clear this condition, the SC16C652B will transmit the programmed Xon1/Xon2 characters as soon as receive data drops below the programmed trigger level.

### 6.6 Special feature software flow control

A special feature is provided to detect an 8-bit character when EFR[5] is set. When 8-bit character is detected, it will be placed on the user-accessible data stack along with normal incoming RX data. This condition is selected in conjunction with EFR[3:0]. Note that software flow control should be turned off when using this special mode by setting EFR[3:0] to a logic 0.

The SC16C652B compares each incoming receive character with Xoff2 data. If a match exists, the received data will be transferred to the FIFO, and ISR[4] will be set to indicate detection of a special character. Although <u>Table 9 "SC16C652B internal registers</u>" shows each X-Register with eight bits of character information, the actual number of bits is dependent on the programmed word length. Line Control Register bits LCR[1:0] define the number of character bits, that is, either 5 bits, 6 bits, 7 bits or 8 bits. The word length selected by LCR[1:0] also determine the number of bits that will be used for the special character comparison. Bit 0 in the X-registers corresponds with the LSB bit for the receive character.

### 6.7 Hardware/software and time-out interrupts

The interrupts are enabled by IER[3:0]. Care must be taken when handling these interrupts. Following a reset, if Interrupt Enable Register (IER) bit 1 = 1, the SC16C652B will issue a Transmit Holding Register interrupt. This interrupt must be serviced prior to continuing operations. The ISR provides the current singular highest priority interrupt only. It could be noted that CTS and RTS interrupts have lowest interrupt priority. A condition can exist where a higher priority interrupt may mask the lower priority CTS/RTS interrupt(s). Only after servicing the higher pending interrupt will the lower priority CTS/RTS interrupt(s) be reflected in the status register. Servicing the interrupt without investigating further interrupt conditions can result in data errors.

When two interrupt conditions have the same priority, it is important to service these interrupts correctly. Receive Data Ready and Receive Time Out have the same interrupt priority (when enabled by IER[0]). The receiver issues an interrupt after the number of characters have reached the programmed trigger level. In this case, the SC16C652B FIFO may hold more characters than the programmed trigger level. Following the removal of a data byte, the user should re-check LSR[0] for additional characters. A Receive

SC16C652B 4

Time Out will not occur if the receive FIFO is empty. The time-out counter is reset at the center of each stop bit received or each time the Receive Holding Register (RHR) is read. The actual time-out value is 4 character time, including data information length, start bit, parity bit, and the size of stop bit, that is,  $1\times$ ,  $1.5\times$ , or  $2\times$  bit times.

### 6.8 Programmable baud rate generator

The SC16C652B supports high speed modem technologies that have increased input data rates by employing data compression schemes. For example, a 33.6 kbit/s modem that employs data compression may require a 115.2 kbit/s input data rate. A 128.0 kbit/s ISDN modem that supports data compression may need an input data rate of 460.8 kbit/s. The SC16C652B can support a standard data rate of 921.6 kbit/s.

A single baud rate generator is provided for the transmitter and receiver, allowing independent TX/RX channel control. The programmable Baud Rate Generator is capable of operating with a frequency of up to 80 MHz. To obtain maximum data rate, it is necessary to use full rail swing on the clock input. The SC16C652B can be configured for internal or external clock operation. For internal clock oscillator operation, an industry standard microprocessor crystal is connected externally between the XTAL1 and XTAL2 pins. Alternatively, an external clock can be connected to the XTAL1 pin to clock the internal baud rate generator for standard or custom rates (see Table 6).

The generator divides the input 16× clock by any divisor from 1 to  $(2^{16} - 1)$ . The SC16C652B divides the basic external clock by 16. The basic 16× clock provides table rates to support standard and custom applications using the same system design. The rate table is configured via the DLL and DLM internal register functions. Customized baud rates can be achieved by selecting the proper divisor values for the MSB and LSB sections of baud rate generator.

Programming the baud rate generator registers DLM (MSB) and DLL (LSB) provides a user capability for selecting the desired final baud rate. The example in <u>Table 6</u> shows the selectable baud rate table available when using a 1.8432 MHz external clock input.



11 of 43

#### Dual UART with 32-byte FIFOs and IrDA encoder/decoder

| Table 6: | Baud rate generator programming table using a 1.8432 MHz clock |  |
|----------|----------------------------------------------------------------|--|
|----------|----------------------------------------------------------------|--|

|                                | generater pro                            | 3. 3                                 | ······································ |                               |
|--------------------------------|------------------------------------------|--------------------------------------|----------------------------------------|-------------------------------|
| Output<br>baud rate<br>(bit/s) | Output<br>16× clock divisor<br>(decimal) | Output<br>16× clock divisor<br>(HEX) | DLM<br>program value<br>(HEX)          | DLL<br>program value<br>(HEX) |
| 50                             | 2304                                     | 900                                  | 09                                     | 00                            |
| 75                             | 1536                                     | 600                                  | 06                                     | 00                            |
| 110                            | 1047                                     | 417                                  | 04                                     | 17                            |
| 150                            | 768                                      | 300                                  | 03                                     | 00                            |
| 300                            | 384                                      | 180                                  | 01                                     | 80                            |
| 600                            | 192                                      | C0                                   | 00                                     | C0                            |
| 1200                           | 96                                       | 60                                   | 00                                     | 60                            |
| 2400                           | 48                                       | 30                                   | 00                                     | 30                            |
| 3600                           | 32                                       | 20                                   | 00                                     | 20                            |
| 4800                           | 24                                       | 18                                   | 00                                     | 18                            |
| 7200                           | 16                                       | 10                                   | 00                                     | 10                            |
| 9600                           | 12                                       | 0C                                   | 00                                     | 0C                            |
| 19.2 k                         | 6                                        | 06                                   | 00                                     | 06                            |
| 38.4 k                         | 3                                        | 03                                   | 00                                     | 03                            |
| 57.6 k                         | 2                                        | 02                                   | 00                                     | 02                            |
| 115.2 k                        | 1                                        | 01                                   | 00                                     | 01                            |
|                                |                                          |                                      |                                        |                               |

### 6.9 DMA operation

The SC16C652B FIFO trigger level provides additional flexibility to the user for block mode operation. The user can optionally operate the transmit and receive FIFOs in the DMA mode (FCR[3]). The DMA mode affects the state of the RXRDY and TXRDY output pins. Table 7 and Table 8 show this.

| Table 7: | Effect of DMA m | node on state of | of RXRDY pin |
|----------|-----------------|------------------|--------------|
|----------|-----------------|------------------|--------------|

| Non-DMA mode                | DMA mode                                                              |
|-----------------------------|-----------------------------------------------------------------------|
| 1 = FIFO empty              | 0-to-1 transition when FIFO empties                                   |
| 0 = at least 1 byte in FIFO | 1-to-0 transition when FIFO reaches trigger level, or time-out occurs |

#### Table 8: Effect of DMA mode on state of TXRDY pin

| Non-DMA mode                | DMA mode                                             |
|-----------------------------|------------------------------------------------------|
| 1 = at least 1 byte in FIFO | 0-to-1 transition when FIFO becomes full             |
| 0 = FIFO empty              | 1-to-0 transition when FIFO goes below trigger level |

### 6.10 Loop-back mode

The internal loop-back capability allows on-board diagnostics. In the loop-back mode, the normal modem interface pins are disconnected and reconfigured for loop-back internally (see Figure 5). MCR[3:0] register bits are used for controlling loop-back diagnostic testing. In the loop-back mode, the transmitter output (TX) and the receiver input (RX) are disconnected from their associated interface pins, and instead are connected together internally. The  $\overline{\text{CTS}}$ ,  $\overline{\text{DSR}}$ ,  $\overline{\text{CD}}$ , and  $\overline{\text{RI}}$  are disconnected from their normal modem control inputs pins, and instead are connected internally to  $\overline{\text{RTS}}$ ,  $\overline{\text{DTR}}$ , MCR[3] ( $\overline{\text{OP2}}$ ) and

MCR[2] (OP1). Loop-back test data is entered into the transmit holding register via the user data bus interface, D[7:0]. The transmit UART serializes the data and passes the serial data to the receive UART via the internal loop-back connection. The receive UART converts the serial data back into parallel data that is then made available at the user data interface D[7:0]. The user optionally compares the received data to the initial transmitted data for verifying error-free operation of the UART TX/RX circuits.

In this mode, the receiver and transmitter interrupts are fully operational. The modem control interrupts are also operational.



#### 6.11 Sleep mode

Sleep mode is an enhanced feature of the SC16C652B UART. It is enabled when EFR[4], the enhanced functions bit, is set **and** when IER[4] of both channels are set. Sleep mode is entered when:

- Modem input pins are not toggling.
- The serial data input line, RX, is idle (logic HIGH).
- The TX FIFO and TX shift register are empty.
- There are no interrupts pending.

**Remark:** Sleep mode will **not** be entered if there is data in the RX FIFO.

In Sleep mode, the UART clock and baud rate clock are stopped. Since most registers are clocked using these clocks, the power consumption is greatly reduced.

**Remark:** Writing to the divisor latches, DLL and DLH, to set the baud clock, must not be done during Sleep mode. Therefore, it is advisable to disable Sleep mode using IER[4] before writing to DLL or DLH.

SC16C652B resumes normal operation by any of the following:

- Receives a start bit on RXA/RXB pin.
- Data is loaded into transmit FIFO.
- · A change of state on any of the modem input pins

If the device is awakened by one of the conditions described above, it will return to the Sleep mode automatically after the last character is transmitted or read by the user. The device will stay in Sleep mode until it is disabled by setting any channel's IER bit 4 to a logic 0.

14 of 43

### 7. Register descriptions

<u>Table 9</u> details the assigned bit functions for the SC16C652B internal registers. The assigned bit functions are more fully defined in Section 7.1 through Section 7.11.

| General           0         0           0         0           0         0           0         1           0         1           1         0 |                       | Register<br>jister Set<br>RHR<br>THR<br>IER<br>FCR | Default [1] XX XX 00 00 01 | Bit 7<br>bit 7<br>CTS<br>interrupt<br>[2]<br>RCVR<br>trigger<br>(MSB) | Bit 6<br>bit 6<br>bit 6<br>RTS<br>interrupt<br>[2]<br>RCVR<br>trigger | Bit 5<br>bit 5<br>bit 5<br>Xoff<br>interrupt<br>[2]<br>TX | Bit 4<br>bit 4<br>Sleep<br>mode [2]                       | Bit 3<br>bit 3<br>bit 3<br>modem<br>status<br>interrupt<br>Rx | Bit 2<br>bit 2<br>bit 2<br>receive<br>line<br>status<br>interrupt | Bit 1<br>bit 1<br>bit 1<br>transmit<br>holding<br>register | Bit 0<br>bit 0<br>bit 0<br>receive<br>holding<br>register |
|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------|----------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------|
| 0       0         0       0         0       1         0       1         0       1         1       0                                         | 0<br>0<br>1<br>0<br>0 | RHR<br>THR<br>IER<br>FCR                           | XX<br>XX<br>00<br>00       | bit 7<br>CTS<br>interrupt<br>[2]<br>RCVR<br>trigger                   | bit 6<br>RTS<br>interrupt<br>[2]<br>RCVR                              | bit 5<br>Xoff<br>interrupt<br>[2]                         | bit 4<br>Sleep                                            | bit 3<br>modem<br>status<br>interrupt                         | bit 2<br>receive<br>line<br>status                                | bit 1<br>transmit<br>holding<br>register                   | bit 0<br>receive<br>holding                               |
| 0       0         0       0         0       1         0       1         0       1         1       0                                         | 0 1 0 0 0             | THR<br>IER<br>FCR                                  | XX<br>00<br>00             | bit 7<br>CTS<br>interrupt<br>[2]<br>RCVR<br>trigger                   | bit 6<br>RTS<br>interrupt<br>[2]<br>RCVR                              | bit 5<br>Xoff<br>interrupt<br>[2]                         | bit 4<br>Sleep                                            | bit 3<br>modem<br>status<br>interrupt                         | bit 2<br>receive<br>line<br>status                                | bit 1<br>transmit<br>holding<br>register                   | bit 0<br>receive<br>holding                               |
| 0     0       0     1       0     1       0     1       1     0                                                                             | 1<br>0<br>0           | IER<br>FCR                                         | 00                         | CTS<br>interrupt<br>[2]<br>RCVR<br>trigger                            | RTS<br>interrupt<br>[2]<br>RCVR                                       | Xoff<br>interrupt<br>[2]                                  | Sleep                                                     | modem<br>status<br>interrupt                                  | receive<br>line<br>status                                         | transmit<br>holding<br>register                            | receive<br>holding                                        |
| 0 1<br>0 1<br>0 1<br>1 0                                                                                                                    | 0                     | FCR                                                | 00                         | interrupt<br>[2]<br>RCVR<br>trigger                                   | interrupt<br>[2]<br>RCVR                                              | interrupt<br>[2]                                          |                                                           | status<br>interrupt                                           | line<br>status                                                    | holding<br>register                                        | holding                                                   |
| 0 1<br>0 1<br>1 0                                                                                                                           | 0                     |                                                    |                            | trigger                                                               |                                                                       | тх                                                        |                                                           |                                                               |                                                                   | interrupt                                                  | -                                                         |
| 0 1 1 0                                                                                                                                     |                       | ISR                                                | 01                         | 1                                                                     | (LSB)                                                                 | trigger<br>(MSB) [2]                                      | TX trigger<br>(LSB) [2]                                   | DMA<br>mode<br>select                                         | XMIT<br>FIFO<br>reset                                             | RCVR<br>FIFO<br>reset                                      | FIFOs<br>enable                                           |
| 1 0                                                                                                                                         | 1                     |                                                    |                            | FIFOs<br>enabled                                                      | FIFOs<br>enabled                                                      | INT<br>priority<br>bit 4                                  | INT<br>priority<br>bit 3                                  | INT<br>priority<br>bit 2                                      | INT<br>priority<br>bit 1                                          | INT<br>priority<br>bit 0                                   | INT<br>status                                             |
|                                                                                                                                             |                       | LCR                                                | 00                         | divisor<br>latch<br>enable                                            | set break                                                             | set parity                                                | even<br>parity                                            | parity<br>enable                                              | stop bits                                                         | word<br>length<br>bit 1                                    | word<br>length<br>bit 0                                   |
| 1 0                                                                                                                                         | 0                     | MCR                                                | 00                         | clock<br>select <sup>[2]</sup>                                        | IRDA<br>enable                                                        | 0                                                         | loop back                                                 | OP2/INT<br>enable                                             | (OP1)                                                             | RTS                                                        | DTR                                                       |
|                                                                                                                                             | 1                     | LSR                                                | 60                         | FIFO<br>data<br>error                                                 | THR and<br>TSR<br>empty                                               | THR<br>empty                                              | break<br>interrupt                                        | framing<br>error                                              | parity<br>error                                                   | overrun<br>error                                           | receive<br>data<br>ready                                  |
| 1 1                                                                                                                                         | 0                     | MSR                                                | X0                         | CD                                                                    | RI                                                                    | DSR                                                       | CTS                                                       | $\Delta \overline{CD}$                                        | $\Delta \overline{RI}$                                            | $\Delta \overline{\text{DSR}}$                             | $\Delta \overline{\text{CTS}}$                            |
| 1 1                                                                                                                                         | 1                     | SPR                                                | FF                         | bit 7                                                                 | bit 6                                                                 | bit 5                                                     | bit 4                                                     | bit 3                                                         | bit 2                                                             | bit 1                                                      | bit 0                                                     |
| Special I                                                                                                                                   | Reg                   | ister Set [4]                                      | <u>l</u>                   |                                                                       |                                                                       |                                                           |                                                           |                                                               |                                                                   |                                                            |                                                           |
| 0 0                                                                                                                                         | 0                     | DLL                                                | XX                         | bit 7                                                                 | bit 6                                                                 | bit 5                                                     | bit 4                                                     | bit 3                                                         | bit 2                                                             | bit 1                                                      | bit 0                                                     |
| 0 0                                                                                                                                         | 1                     | DLM                                                | XX                         | bit 15                                                                | bit 14                                                                | bit 13                                                    | bit 12                                                    | bit 11                                                        | bit 10                                                            | bit 9                                                      | bit 8                                                     |
| Enhance                                                                                                                                     | ed R                  | egister Se                                         | t <u>[5]</u>               |                                                                       |                                                                       |                                                           |                                                           |                                                               |                                                                   |                                                            |                                                           |
| 0 1                                                                                                                                         | 0                     | EFR                                                | 00                         | Auto<br>CTS                                                           | Auto RTS                                                              | special<br>character<br>select                            | Enable<br>IER[7:4],<br>ISR[5:4],<br>FCR[5:4],<br>MCR[7:5] | Cont-3<br>Tx, Rx<br>Control                                   | Cont-2<br>Tx, Rx<br>Control                                       | Cont-1<br>Tx, Rx<br>Control                                | Cont-0<br>Tx, Rx<br>Control                               |
| 1 0                                                                                                                                         | 0                     | Xon-1                                              | 00                         | bit 7                                                                 | bit 6                                                                 | bit 5                                                     | bit 4                                                     | bit 3                                                         | bit 2                                                             | bit 1                                                      | bit 0                                                     |
| 1 0                                                                                                                                         | 1                     | Xon-2                                              | 00                         | bit 15                                                                | bit 14                                                                | bit 13                                                    | bit 12                                                    | bit 11                                                        | bit 10                                                            | bit 9                                                      | bit 8                                                     |
| 1 1                                                                                                                                         | 0                     | Xoff-1                                             | 00                         | bit 7                                                                 | bit 6                                                                 | bit 5                                                     | bit 4                                                     | bit 3                                                         | bit 2                                                             | bit 1                                                      | bit 0                                                     |
| 1 1                                                                                                                                         |                       | Xoff-2                                             | 00                         | bit 15                                                                | bit 14                                                                | bit 13                                                    | bit 12                                                    | bit 11                                                        | bit 10                                                            | bit 9                                                      | bit 8                                                     |

[1] The value shown in represents the register's initialized HEX value; X = not applicable.

[2] This bit is only accessible when EFR[4] is set.

[3] Accessible only when LCR[7] is logic 0.

[4] Baud rate registers accessible only when LCR[7] is logic 1.

[5] Enhanced Feature Register, Xon1/Xon2 and Xoff1/Xoff2 are accessible only when LCR is set to 'BFh'.

### 7.1 Transmit (THR) and Receive (RHR) Holding Registers

The serial transmitter section consists of an 8-bit Transmit Hold Register (THR) and Transmit Shift Register (TSR). The status of the THR is provided in the Line Status Register (LSR). Writing to the THR transfers the contents of the data bus (D7 to D0) to the TSR and UART via the THR, providing that the THR is empty. The THR empty flag in the LSR will be set to a logic 1 when the transmitter is empty or when data is transferred to the TSR. Note that a write operation can be performed when the THR empty flag is set (logic 0 = at least one byte in FIFO/THR, logic 1 = FIFO/THR empty).

The serial receive section also contains an 8-bit Receive Holding Register (RHR) and a Receive Serial Shift Register (RSR). Receive data is removed from the SC16C652B and receive FIFO by reading the RHR. The receive section provides a mechanism to prevent false starts. On the falling edge of a start or false start bit, an internal receiver counter starts counting clocks at the 16× clock rate. After  $7\frac{1}{2}$  clocks, the start bit time should be shifted to the center of the start bit. At this time the start bit is sampled, and if it is still a logic 0 it is validated. Evaluating the start bit in this manner prevents the receiver from assembling a false character. Receiver status codes will be posted in the LSR.

### 7.2 Interrupt Enable Register (IER)

The Interrupt Enable Register (IER) masks the interrupts from receiver ready, transmitter empty, line status and modem status registers. These interrupts would normally be seen on the INTA, INTB output pins.

| Bit | Symbol | Description                                                                                                                           |
|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------|
| 7   | IER[7] | CTS interrupt.                                                                                                                        |
|     |        | logic 0 = disable the CTS interrupt (normal default condition)                                                                        |
|     |        | logic 1 = enable the CTS interrupt. The SC16C652B issues an interrupt when the CTS pin transitions from a logic 0 to a logic 1.       |
| 6   | IER[6] | RTS interrupt.                                                                                                                        |
|     |        | logic 0 = disable the RTS interrupt (normal default condition)                                                                        |
|     |        | logic 1 = enable the RTS interrupt. The SC16C652B issues an interrupt when the RTS pin transitions from a logic 0 to a logic 1.       |
| 5   | IER[5] | Xoff interrupt.                                                                                                                       |
|     |        | logic 0 = disable the software flow control, receive Xoff interrupt (normal default condition)                                        |
|     |        | logic 1 = enable the software flow control, receive Xoff interrupt.                                                                   |
| 4   | IER[4] | Sleep mode.                                                                                                                           |
|     |        | logic 0 = disable Sleep mode (normal default condition)                                                                               |
|     |        | logic 1 = enable Sleep mode                                                                                                           |
| 3   | IER[3] | Modem Status Interrupt. This interrupt will be issued whenever there is a modem status change as reflected in MSR[3:0].               |
|     |        | logic 0 = disable the modem status register interrupt (normal default condition)                                                      |
|     |        | logic 1 = enable the modem status register interrupt                                                                                  |
| 2   | IER[2] | Receive Line Status interrupt. This interrupt will be issued whenever a receive data error condition exists as reflected in LSR[4:1]. |
|     |        | logic 0 = disable the receiver line status interrupt (normal default condition)                                                       |
|     |        | logic 1 = enable the receiver line status interrupt                                                                                   |

#### Table 10: Interrupt Enable Register bits description

 Table 10:
 Interrupt Enable Register bits description ...continued

| Bit | Symbol | Description                                                                                                                                                                                                                                                                                                        |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | IER[1] | Transmit Holding Register interrupt. In the 16C450 mode, this interrupt will be issued whenever the THR is empty, and is associated with LSR[5]. In the FIFO modes, this interrupt will be issued whenever the FIFO is empty.                                                                                      |
|     |        | logic 0 = disable the Transmit Holding Register Empty (TXRDY) interrupt<br>(normal default condition)                                                                                                                                                                                                              |
|     |        | logic 1 = enable the TXRDY (ISR level 3) interrupt                                                                                                                                                                                                                                                                 |
| 0   | IER[0] | Receive Holding Register. In the 16C450 mode, this interrupt will be issued when<br>the RHR has data, or is cleared when the RHR is empty. In the FIFO mode, this<br>interrupt will be issued when the FIFO has reached the programmed trigger level<br>or is cleared when the FIFO drops below the trigger level. |
|     |        | logic 0 = disable the receiver ready (ISR level 2, RXRDY) interrupt (normal default condition)                                                                                                                                                                                                                     |
|     |        | logic 1 = enable the RXRDY (ISR level 2) interrupt                                                                                                                                                                                                                                                                 |

#### 7.2.1 IER versus Transmit/Receive FIFO interrupt mode operation

When the receive FIFO (FCR[0] = logic 1), and receive interrupts (IER[0] = logic 1) are enabled, the receive interrupts and register status will reflect the following:

- The receive RXRDY interrupt (Level 2 ISR interrupt) is issued to the external CPU when the receive FIFO has reached the programmed trigger level. It will be cleared when the receive FIFO drops below the programmed trigger level.
- Receive FIFO status will also be reflected in the user accessible ISR register when the receive FIFO trigger level is reached. Both the ISR register receive status bit and the interrupt will be cleared when the FIFO drops below the trigger level.
- The receive data ready bit (LSR[0]) is set as soon as a character is transferred from the shift register (RSR) to the receive FIFO. It is reset when the FIFO is empty.
- When the Transmit FIFO and interrupts are enabled, an interrupt is generated when the transmit FIFO is empty due to the unloading of the data by the TSR and UART for transmission via the transmission media. The interrupt is cleared either by reading the ISR, or by loading the THR with new data characters.

#### 7.2.2 IER versus Receive/Transmit FIFO polled mode operation

When FCR[0] = logic 1, resetting IER[3:0] enables the SC16C652B in the FIFO polled mode of operation. In this mode, interrupts are not generated and the user must poll the LSR register for TX and/or RX data status. Since the receiver and transmitter have separate bits in the LSR either or both can be used in the polled mode by selecting respective transmit or receive control bit(s).

- LSR[0] will be a logic 1 as long as there is one byte in the receive FIFO.
- LSR[4:1] will provide the type of receive errors, or a receive break, if encountered.
- LSR[5] will indicate when the transmit FIFO is empty.
- LSR[6] will indicate when both the transmit FIFO and transmit shift register are empty.
- LSR[7] will show if any FIFO data errors occurred.

### 7.3 FIFO Control Register (FCR)

This register is used to enable the FIFOs, clear the FIFOs, set the receive FIFO trigger levels, and select the DMA mode.

#### 7.3.1 DMA mode

#### 7.3.1.1 Mode 0 (FCR bit 3 = 0)

Set and enable the interrupt for each single transmit or receive operation, and is similar to the 16C450 mode. Transmit Ready (TXRDY) will go to a logic 0 whenever the FIFO (THR, if FIFO is not enabled) is empty. Receive Ready ( $\overline{\text{RXRDY}}$ ) will go to a logic 0 whenever the Receive Holding Register (RHR) is loaded with a character.

#### 7.3.1.2 Mode 1 (FCR bit 3 = 1)

Set and enable the interrupt in a block mode operation. The transmit interrupt is set when the transmit FIFO is below the programmed trigger level. The receive interrupt is set when the receive FIFO fills to the programmed trigger level. However, the FIFO continues to fill regardless of the programmed level until the FIFO is full. RXRDY remains a logic 0 as long as the FIFO fill level is above the programmed trigger level.

#### 7.3.2 FIFO mode

| Bit | Symbol   | Description                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | FCR[7:6] | RCVR trigger. These bits are used to set the trigger level for the receive FIFO interrupt.                                                                                                                                                                                                                                                                                                                                               |
|     |          | An interrupt is generated when the number of characters in the FIFO equals the programmed trigger level. However, the FIFO will continue to be loaded until it is full. Refer to <u>Table 12</u> .                                                                                                                                                                                                                                       |
| 5:4 | FCR[5:4] | Logic 0 or cleared is the default condition; TX trigger level = 16.                                                                                                                                                                                                                                                                                                                                                                      |
|     |          | These bits are used to set the trigger level for the transmit FIFO interrupt. The SC16C652B will issue a transmit empty interrupt when the number of characters in FIFO drops below the selected trigger level. Refer to <u>Table 13</u> .                                                                                                                                                                                               |
| 3   | FCR[3]   | DMA mode select.                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |          | logic 0 = set DMA mode '0' (normal default condition)                                                                                                                                                                                                                                                                                                                                                                                    |
|     |          | logic 1 = set DMA mode '1'                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |          | <b>Transmit operation in mode '0':</b> When the SC16C652B is in the 16C450 mode (FIFOs disabled; FCR[0] = logic 0) or in the FIFO mode (FIFOs enabled; FCR[0] = logic 1; FCR[3] = logic 0), and when there are no characters in the transmit FIFO or transmit holding register, the TXRDY pin will be a logic 0. Once active, the TXRDY pin will go to a logic 1 after the first character is loaded into the transmit holding register. |
|     |          | <b>Receive operation in mode '0':</b> When the SC16C652B is in 16C450 mode, or in the FIFO mode (FCR[0] = logic 1; FCR[3] = logic 0) and there is at least one character in the receive FIFO, the $\overrightarrow{\text{RXRDY}}$ pin will be a logic 0. Once active, the $\overrightarrow{\text{RXRDY}}$ pin will go to a logic 1 when there are no more characters in the receiver.                                                    |

#### Table 11: FIFO Control Register bits description

SC16C652B 4

 Table 11:
 FIFO Control Register bits description ...continued

| Bit          | Symbol | Description                                                                                                                                                                                                                                                                                                             |
|--------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>(cont.) |        | <b>Transmit operation in mode '1':</b> When the SC16C652B is in FIFO mode (FCR[0] = logic 1; FCR[3] = logic 1), the TXRDY pin will be a logic 1 when the transmit FIFO is completely full. It will be a logic 0 when the trigger level has been reached.                                                                |
|              |        | <b>Receive operation in mode '1':</b> When the SC16C652B is in FIFO mode $(FCR[0] = logic 1; FCR[3] = logic 1)$ and the trigger level has been reached, or a Receive Time-Out has occurred, the RXRDY pin will go to a logic 0. Once activated, it will go to a logic 1 after there are no more characters in the FIFO. |
| 2            | FCR[2] | XMIT FIFO reset.                                                                                                                                                                                                                                                                                                        |
|              |        | logic 0 = no FIFO transmit reset (normal default condition)                                                                                                                                                                                                                                                             |
|              |        | logic 1 = clears the contents of the transmit FIFO and resets the FIFO counter logic (the transmit shift register is not cleared or altered). This bit will return to a logic 0 after clearing the FIFO.                                                                                                                |
| 1            | FCR[1] | RCVR FIFO reset.                                                                                                                                                                                                                                                                                                        |
|              |        | logic 0 = no FIFO receive reset (normal default condition)                                                                                                                                                                                                                                                              |
|              |        | logic 1 = clears the contents of the receive FIFO and resets the FIFO counter logic (the receive shift register is not cleared or altered). This bit will return to a logic 0 after clearing the FIFO.                                                                                                                  |
| 0            | FCR[0] | FIFO enable.                                                                                                                                                                                                                                                                                                            |
|              |        | logic 0 = disable the transmit and receive FIFO (normal default condition)                                                                                                                                                                                                                                              |
|              |        | logic 1 = enable the transmit and receive FIFO. This bit must be a '1'<br>when other FCR bits are written to, or they will not be programmed.                                                                                                                                                                           |

#### Table 12: RCVR trigger levels

| FCR[7] | FCR[6] | RX FIFO trigger level (bytes) |  |
|--------|--------|-------------------------------|--|
| 0      | 0      | 8                             |  |
| 0      | 1      | 16                            |  |
| 1      | 0      | 24                            |  |
| 1      | 1      | 28                            |  |

#### Table 13: TX FIFO trigger levels

| FCR[5] | FCR[4] | TX FIFO trigger level (bytes) |
|--------|--------|-------------------------------|
| 0      | 0      | 16                            |
| 0      | 1      | 8                             |
| 1      | 0      | 24                            |
| 1      | 1      | 30                            |

#### Dual UART with 32-byte FIFOs and IrDA encoder/decoder

### 7.4 Interrupt Status Register (ISR)

The SC16C652B provides six levels of prioritized interrupts to minimize external software interaction. The Interrupt Status Register (ISR) provides the user with six interrupt status bits. Performing a read cycle on the ISR will provide the user with the highest pending interrupt level to be serviced. No other interrupts are acknowledged until the pending interrupt is serviced. A lower level interrupt may be seen after servicing the higher level interrupt and re-reading the interrupt status bits. Table 14 "Interrupt source" shows the data values (bits 5:0) for the six prioritized interrupt levels and the interrupt sources associated with each of these interrupt levels.

#### Table 14: Interrupt source

| Priority<br>level | ISR[5] | ISR[4] | ISR[3] | ISR[2] | ISR[1] | ISR[0] | Source of the interrupt                            |
|-------------------|--------|--------|--------|--------|--------|--------|----------------------------------------------------|
| 1                 | 0      | 0      | 0      | 1      | 1      | 0      | LSR (Receiver Line Status Register)                |
| 2                 | 0      | 0      | 0      | 1      | 0      | 0      | RXRDY (Received Data Ready)                        |
| 2                 | 0      | 0      | 1      | 1      | 0      | 0      | RXRDY (Receive Data time-out)                      |
| 3                 | 0      | 0      | 0      | 0      | 1      | 0      | TXRDY (Transmitter Holding<br>Register Empty)      |
| 4                 | 0      | 0      | 0      | 0      | 0      | 0      | MSR (Modem Status Register)                        |
| 5                 | 0      | 1      | 0      | 0      | 0      | 0      | RXRDY (Received Xoff signal)/<br>Special character |
| 6                 | 1      | 0      | 0      | 0      | 0      | 0      | CTS, RTS change of state                           |

#### Table 15: Interrupt Status Register bits description

| Bit | Symbol   | Description                                                                                                                                                                                                                                                                                                                                                         |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | ISR[7:6] | FIFOs enabled. These bits are set to a logic 0 when the FIFOs are not being used in the 16C450 mode. They are set to a logic 1 when the FIFOs are enabled in the SC16C652B mode.<br>logic 0 or cleared = default condition                                                                                                                                          |
| 5:4 | ISR[5:4] | INT priority bits 4:3. These bits are enabled when EFR[4] is set to a logic 1.<br>ISR[4] indicates that matching Xoff character(s) have been detected. ISR[5]<br>indicates that CTS, RTS have been generated. Note that once set to a<br>logic 1, the ISR[4] bit will stay a logic 1 until Xon character(s) are received.<br>logic 0 or cleared = default condition |
| 3:1 | ISR[3:1] | INT priority bits 2:0. These bits indicate the source for a pending interrupt at interrupt priority levels 1, 2, and 3 (see <u>Table 14</u> ). logic 0 or cleared = default condition                                                                                                                                                                               |
| 0   | ISR[0]   | INT status.<br>logic 0 = an interrupt is pending and the ISR contents may be used as a<br>pointer to the appropriate interrupt service routine<br>logic 1 = no interrupt pending (normal default condition)                                                                                                                                                         |

### 7.5 Line Control Register (LCR)

The Line Control Register is used to specify the asynchronous data communication format. The word length, the number of stop bits, and the parity are selected by writing the appropriate bits in this register.

| Table 16: | Line Control | Register | bits | description |
|-----------|--------------|----------|------|-------------|
|-----------|--------------|----------|------|-------------|

| Bit | Symbol   | Description                                                                                                                                                                                                  |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | LCR[7]   | Divisor latch enable. The internal baud rate counter latch and Enhanced Feature mode enable.                                                                                                                 |
|     |          | logic 0 = divisor latch disabled (normal default condition)                                                                                                                                                  |
|     |          | logic 1 = divisor latch enabled                                                                                                                                                                              |
| 6   | LCR[6]   | Set break. When enabled, the Break control bit causes a break condition to be transmitted (the TX output is forced to a logic 0 state). This condition exists until disabled by setting LCR[6] to a logic 0. |
|     |          | logic 0 = no TX break condition (normal default condition)                                                                                                                                                   |
|     |          | logic 1 = forces the transmitter output (TX) to a logic 0 for alerting the remote receiver to a line break condition                                                                                         |
| 5:3 | LCR[5:3] | Programs the parity conditions (see Table 17).                                                                                                                                                               |
| 2   | LCR[2]   | Stop bits. The length of stop bit is specified by this bit in conjunction with the programmed word length (see Table 18).                                                                                    |
|     |          | logic 0 or cleared = default condition                                                                                                                                                                       |
| 1:0 | LCR[1:0] | Word length bits 1, 0. These two bits specify the word length to be transmitted or received (see Table 19).                                                                                                  |
|     |          | logic 0 or cleared = default condition                                                                                                                                                                       |

#### Table 17: LCR[5:3] parity selection

| LCR[5] | LCR[4] | LCR[3] | Parity selection  |
|--------|--------|--------|-------------------|
| Х      | Х      | 0      | no parity         |
| Х      | 0      | 1      | odd parity        |
| 0      | 1      | 1      | even parity       |
| 0      | 0      | 1      | forced parity '1' |
| 1      | 1      | 1      | forced parity '0' |

#### Table 18: LCR[2] stop bit length

| LCR[2] | Word length (bits) | Stop bit length (bit times) |
|--------|--------------------|-----------------------------|
| 0      | 5, 6, 7, 8         | 1                           |
| 1      | 5                  | 11/2                        |
| 1      | 6, 7, 8            | 2                           |

#### Table 19: LCR[1:0] word length

| LCR[1] | LCR[0] | Word length (bits) |  |
|--------|--------|--------------------|--|
| 0      | 0      | 5                  |  |
| 0      | 1      | 6                  |  |
| 1      | 0      | 7                  |  |
| 1      | 1      | 8                  |  |

### 7.6 Modem Control Register (MCR)

This register controls the interface with the modem or a peripheral device.

| Bit | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | MCR[7] | Clock select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |        | logic 0 = divide-by-1 clock input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |        | logic 1 = divide-by-4 clock input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6   | MCR[6] | IR enable (see Figure 17).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |        | logic 0 = enable the standard modem receive and transmit input/output interface (normal default condition)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |        | logic 1 = enable infrared IrDA receive and transmit inputs/outputs. While<br>in this mode, the TX/RX output/inputs are routed to the infrared<br>encoder/decoder. The data input and output levels will conform to the<br>IrDA infrared interface requirement. As such, while in this mode, the<br>infrared TX output will be a logic 0 during idle data conditions.                                                                                                                                                                                                                               |
| 5   | MCR[5] | Reserved; set to '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4   | MCR[4] | Loop-back. Enable the local loop-back mode (diagnostics). In this mode the transmitter output (TX) and the receiver input (RX), CTS, DSR, CD, and RI are disconnected from the SC16C652B I/O pins. Internally the modem data and control pins are connected into a loop-back data configuration (see Figure 5). In this mode, the receiver and transmitter interrupts remain fully operational. The Modem Control Interrupts are also operational, but the interrupts' sources are switched to the lower four bits of the Modem Control. Interrupts continue to be controlled by the IER register. |
|     |        | logic 0 = disable Loop-back mode (normal default condition)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |        | logic 1 = enable local Loop-back mode (diagnostics)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3   | MCR[3] | OP2/INT enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|     |        | logic 0 = forces INT (A, B) outputs to the 3-state mode and sets $\overline{OP2}$ to a logic 1 (normal default condition)                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |        | logic 1 = forces the INT (A, B) outputs to the active mode and sets $\overline{OP2}$ to a logic 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2   | MCR[2] | (OP1). OP1A/OP1B are not available as an external signal in the SC16C652B. This bit is instead used in the Loop-back mode only. In the Loop-back mode, this bit is used to write the state of the modem RI interface signal.                                                                                                                                                                                                                                                                                                                                                                       |
| 1   | MCR[1] | RTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |        | logic 0 = force $\overline{\text{RTS}}$ output to a logic 1 (normal default condition)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     |        | logic 1 = force $\overline{\text{RTS}}$ output to a logic 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0   | MCR[0] | DTR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |        | logic 0 = force $\overline{\text{DTR}}$ output to a logic 1 (normal default condition)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     |        | logic 1 = force $\overline{\text{DTR}}$ output to a logic 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

#### Dual UART with 32-byte FIFOs and IrDA encoder/decoder

### 7.7 Line Status Register (LSR)

This register provides the status of data transfers between the SC16C652B and the CPU.

| Bit | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | LSR[7] | FIFO data error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |        | logic 0 = no error (normal default condition)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |        | logic 1 = at least one parity error, framing error or break indication is in the current FIFO data. This bit is cleared when there are no remaining error flags associated with the remaining data in the FIFO.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6   | LSR[6] | THR and TSR empty. This bit is the Transmit Empty indicator. This bit is set to a logic 1 whenever the transmit holding register and the transmit shift register are both empty. It is reset to logic 0 whenever either the THR or TSR contains a data character. In the FIFO mode, this bit is set to '1' whenever the transmit FIFO and transmit shift register are both empty.                                                                                                                                                                                                                                                                               |
| 5   | LSR[5] | THR empty. This bit is the Transmit Holding Register Empty indicator. This bit indicates that the UART is ready to accept a new character for transmission. In addition, this bit causes the UART to issue an interrupt to CPU when the THR interrupt enable is set. The THR bit is set to a logic 1 when a character is transferred from the transmit holding register into the transmitter shift register. The bit is reset to a logic 0 concurrently with the loading of the transmitter holding register by the CPU. In the FIFO mode, this bit is set when the transmit FIFO is empty; it is cleared when at least 1 byte is written to the transmit FIFO. |
| 4   | LSR[4] | Break interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |        | logic 0 = no break condition (normal default condition)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |        | logic 1 = the receiver received a break signal (RX was a logic 0 for one character frame time). In the FIFO mode, only one break character is loaded into the FIFO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3   | LSR[3] | Framing error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |        | logic 0 = no framing error (normal default condition)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     |        | logic 1 = framing error. The receive character did not have a valid stop bit(s). In<br>the FIFO mode, this error is associated with the character at the top of the<br>FIFO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2   | LSR[2] | Parity error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |        | logic 0 = no parity error (normal default condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     |        | logic 1 = parity error. The receive character does not have correct parity information and is suspect. In the FIFO mode, this error is associated with the character at the top of the FIFO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1   | LSR[1] | Overrun error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |        | logic 0 = no overrun error (normal default condition)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     |        | logic 1 = overrun error. A data overrun error occurred in the Receive Shift<br>Register. This happens when additional data arrives while the FIFO is full. In<br>this case, the previous data in the shift register is overwritten. Note that unde<br>this condition, the data byte in the Receive Shift Register is not transferred int<br>the FIFO, therefore the data in the FIFO is not corrupted by the error.                                                                                                                                                                                                                                             |
| 0   | LSR[0] | Receive data ready.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| •   |        | logic 0 = no data in Receive Holding Register or FIFO (normal default condition)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |        | logic 1 = data has been received and is saved in the Receive Holding Registe<br>or FIFO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

### 7.8 Modem Status Register (MSR)

This register provides the current state of the control interface signals from the modem, or other peripheral device to which the SC16C652B is connected. Four bits of this register are used to indicate the changed information. These bits are set to a logic 1 whenever a control input from the modem changes state. These bits are set to a logic 0 whenever the CPU reads this register.

#### Table 22: Modem Status Register bits description

| Bit | Symbol | Description                                                                                                                                                                                                                                                                    |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | MSR[7] | CD. During normal operation, this bit is the complement of the $\overline{\text{CD}}$ input.<br>Reading this bit in the loop-back mode produces the state of MCR[3] ( $\overline{\text{OP2}}$ ).                                                                               |
| 6   | MSR[6] | RI. During normal operation, this bit is the complement of the $\overline{\text{RI}}$ input.<br>Reading this bit in the loop-back mode produces the state of MCR[2] ( $\overline{\text{OP1}}$ ).                                                                               |
| 5   | MSR[5] | DSR. During normal operation, this bit is the complement of the $\overline{\text{DSR}}$ input.<br>During the loop-back mode, this bit is equivalent to MCR[0] ( $\overline{\text{DTR}}$ ).                                                                                     |
| 4   | MSR[4] | CTS. During normal operation, this bit is the complement of the $\overline{\text{CTS}}$ input.<br>During the loop-back mode, this bit is equivalent to MCR[1] ( $\overline{\text{RTS}}$ ).                                                                                     |
| 3   | MSR[3] | $\Delta \overline{CD}$ [1]<br>logic 0 = no $\overline{CD}$ change (normal default condition)<br>logic 1 = the $\overline{CD}$ input to the SC16C652B has changed state since the<br>last time it was read. A modem Status Interrupt will be generated.                         |
| 2   | MSR[2] | $\Delta \overline{RI}$ [1]<br>logic 0 = no $\overline{RI}$ change (normal default condition)<br>logic 1 = the $\overline{RI}$ input to the SC16C652B has changed from a logic 0 to a<br>logic 1. A modem Status Interrupt will be generated.                                   |
| 1   | MSR[1] | $\Delta \overline{\text{DSR}}$ [1]<br>logic 0 = no $\overline{\text{DSR}}$ change (normal default condition)<br>logic 1 = the $\overline{\text{DSR}}$ input to the SC16C652B has changed state since the<br>last time it was read. A modem Status Interrupt will be generated. |
| 0   | MSR[0] | $\Delta \overline{\text{CTS}}$ [1]<br>logic 0 = no $\overline{\text{CTS}}$ change (normal default condition)<br>logic 1 = the $\overline{\text{CTS}}$ input to the SC16C652B has changed state since the<br>last time it was read. A modem Status Interrupt will be generated. |

[1] Whenever any MSR bit 3:0 is set to logic 1, a Modem Status Interrupt will be generated.

### 7.9 Scratchpad Register (SPR)

The SC16C652B provides a temporary data register to store 8 bits of user information.

### 7.10 Enhanced Feature Register (EFR)

Enhanced features are enabled or disabled using this register.

Bits 0 through 4 provide single or dual character software flow control selection. When the Xon1 and Xon2 and/or Xoff1 and Xoff2 modes are selected, the double 8-bit words are concatenated into two sequential numbers.

#### Table 23: Enhanced Feature Register bits description

| -   | • · ·    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Symbol   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7   | EFR[7]   | Automatic CTS flow control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |          | logic 0 = automatic CTS flow control is disabled (normal default condition)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |          | logic 1 = enable automatic CTS flow control. Transmission will stop when $\overline{\text{CTS}}$ goes to a logical 1. Transmission will resume when the $\overline{\text{CTS}}$ pin returns to a logical 0.                                                                                                                                                                                                                                                                                                                                                   |
| 6   | EFR[6]   | Automatic RTS flow control. Automatic RTS may be used for hardware flow control by enabling EFR[6]. When Auto-RTS is selected, an interrupt will be generated when the receive FIFO is filled to the programmed trigger level and RTS will go to a logic 1 at the next trigger level. RTS will return to a logic 0 when data is unloaded below the next lower trigger level (programmed trigger level 1). The state of this register bit changes with the status of the hardware flow control. RTS functions normally when hardware flow control is disabled. |
|     |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |          | 0 = automatic RTS flow control is disabled (normal default condition)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |          | logic 1 = enable automatic RTS flow control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5   | EFR[5]   | Special Character Detect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|     |          | logic 0 = special character detect disabled (normal default condition)<br>logic 1 = special character detect enabled. The SC16C652B compares each<br>incoming receive character with Xoff2 data. If a match exists, the received<br>data will be transferred to FIFO and ISR[4] will be set to indicate detection of<br>special character. Bit-0 in the X-registers corresponds with the LSB bit for the<br>receive character. When this feature is enabled, the normal software flow<br>control must be disabled (EFR[3:0] must be set to a logic 0).        |
| 4   | EFR[4]   | Enhanced function control bit. The content of IER[7:4], ISR[5:4], FCR[5:4], and MCR[7:5] can be modified and latched. After modifying any bits in the enhanced registers, EFR[4] can be set to a logic 0 to latch the new values. This feature prevents existing software from altering or overwriting the SC16C652B enhanced functions.                                                                                                                                                                                                                      |
|     |          | logic 0 = disable/latch enhanced features. IER[7:4], ISR[5:4], FCR[5:4], and MCR[7:5] are saved to retain the user settings, then IER[7:4] ISR[5:4], FCR[5:4], and MCR[7:5] are set to a logic 0 to be compatible with SC16C554 mode. (Normal default condition.)                                                                                                                                                                                                                                                                                             |
|     |          | logic 1 = enables the enhanced functions. When this bit is set to a logic 1, all enhanced features of the SC16C652B are enabled and user settings stored during a reset will be restored.                                                                                                                                                                                                                                                                                                                                                                     |
| 3:0 | EFR[3:0] | Cont-3:0 Tx, Rx control. Logic 0 or cleared is the default condition.<br>Combinations of software flow control can be selected by programming these<br>bits. See <u>Table 24</u> .                                                                                                                                                                                                                                                                                                                                                                            |