## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## POWER MANAGEMENT

## Description

The SC2446 is a high-frequency dual synchronous stepdown switching power supply controller. It provides out-of-phase high-current output gate drives to all N -channel MOSFET power stages. The SC2446 operates in synchronous continuous-conduction mode. Both phases are capable of maintaining regulation with sourcing or sinking load currents, making the SC2446 suitable for generating both $\mathrm{V}_{\mathrm{DDQ}}$ and the tracking $\mathrm{V}_{\mathrm{T}}$ for DDR applications.
The SC2446 employs fixed frequency peak current-mode control for the ease of frequency compensation and fast transient response.
The dual-phase step-down controllers of the SC2446 can be configured to provide two individually controlled and regulated outputs or a single output with shared current in each phase. The Step-down controllers operate from an input of at least 4.7 V and are capable of regulating outputs as low as 0.5 V
The step-down controllers in the SC2446 have the provision to sense a synthesized MOSFET $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ for cur-rent-mode control. This sensing scheme (U.S. patent $6,441,597$ ) eliminates the need of the current-sense resistor and is more noise-immune than direct sensing of the high-side or the low-side MOSFET voltage. Precise cur-rent-sensing with sense resistor is optional.
Individual soft-start and overload shutdown timer is included in each step-down controller. The SC2446 implements hiccup overload protection. In two-phase singleoutput configuration, the master timer controls the softstart and overload shutdown functions of both controllers.

## Features

2-Phase synchronous continuous conduction mode for high efficiency step-down converters

- Out of phase operation for low input current ripples
- Output source and sink currents
- Fixed frequency peak current-mode control
- $75 \mathrm{mV} /-110 \mathrm{mV}$ maximum current sense voltage
- Synthesized MOSFET $\mathrm{R}_{\text {DS(ON) }}$ current-sensing for low-cost applications
- Optional resistor current-sensing for precise currentlimit
- Dual outputs or 2-phase single output operation
- Excellent current sharing between individual phases
- Wide input voltage range: 4.7 V to 16 V
- Individual soft-start, overload shutdown and enable
- Duty cycle up to $88 \%$
- 0.5V feedback voltage for low-voltage outputs
- External reference input for DDR applications
- Buffered $\mathrm{V}_{\text {DDd }}$ 2 output
- Programmable frequency up to 1 MHz per phase
- External synchronization
- Industrial temperature range
- 28-lead TSSOP package


## Applications

- Telecommunication power supplies
- DDR memory power supplies
- Graphic power supplies
- Servers and base stations


## Typical Application Circuit



Figure 1

[^0]
## POWER MANAGEMENT

## Absolute Maximum Rating

Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied.

| Parameter | Symbol | Maximum Ratings | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage For Step-Down Controllers | AVCC, PVCC | -0.3 to 20 | V |
| Input Voltage For the Second Converter | $V_{\text {IN } 2}$ | -0.3 to 20 | V |
| High-Side Driver Supply Voltages | $\mathrm{V}_{\text {BST1 }} \mathrm{V}_{\text {BST2 }}$ | -0.3 to 32 | V |
| IN1-, IN2- Voltages | $\mathrm{V}_{\text {IN1 }-}, \mathrm{V}_{\text {IN2- }}$ | -0.3 to AVCC+0.3 | V |
| REF, REF ${ }_{\text {out }}$ Voltages | $\mathrm{V}_{\text {REF }}, \mathrm{V}_{\text {REFOUT }}$ | -0.3 to 6 | V |
| REF ${ }_{\text {IN }}$ Voltage | $\mathrm{V}_{\text {REFIN }}$ | -0.3 to AVCC+0.3 | V |
| COMP1, COMP2 Voltages | $\mathrm{V}_{\text {COMP1, }} \mathrm{V}_{\text {COMP2 }}$ | -0.3 to AVCC+0.3 | V |
| CS1+, CS1-, CS2+ and CS2- Voltages | $\mathrm{V}_{\mathrm{CS} 1+,} \mathrm{V}_{\mathrm{CS} 1-,} \mathrm{V}_{\mathrm{CS} 2+,} \mathrm{V}_{\mathrm{CS} 2-}$ | -0.3 to AVCC+0.3 | V |
| SYNC Voltage | $\mathrm{V}_{\text {SYNC }}$ | -0.3 to AVCC+0.3 | V |
| SS1/EN1 AND SS2/EN2 Voltages | $\mathrm{V}_{\mathrm{SS} 1,} \mathrm{~V}_{\text {SS2 }}$ | -0.3 to 6 | V |
| Peak Gate Drive Currents | $\mathrm{I}_{\mathrm{GDH} 1}, \mathrm{I}_{\mathrm{GDH2}}, \mathrm{I}_{\mathrm{GDL} 1}, \mathrm{I}_{\mathrm{GDL2}}$ | 3 | A |
| Peak VPN1 and VPN2 Output Currents | $\mathrm{I}_{\text {VPN1 }}, \mathrm{I}_{\text {VPN2 }}$ | 100 | mA |
| Ambient Temperature Range | $\mathrm{T}_{\mathrm{A}}$ | -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| Thermal Resistance Junction to Case (TSSOP-28) | $\theta_{\text {Jc }}$ | 13 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Resistance Junction to Ambient (TSSOP-28) | $\theta_{\text {JA }}$ | 84 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Storage Temperature Range | $\mathrm{T}_{\text {STG }}$ | -60 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering) 10 sec | $\mathrm{T}_{\text {LEAD }}$ | 260 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $\mathrm{T}_{\mathrm{J}}$ | 150 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

Unless specified: AVCC $=P V C C=V_{\mathbb{I N} 2}=12 \mathrm{~V}, \mathrm{~V}_{\text {BST1 }}=\mathrm{V}_{\text {BST2 }}=12 \mathrm{~V}$, $\mathrm{SYNC}=0, \mathrm{R}_{\mathrm{OSC}}=51.1 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}<85^{\circ} \mathrm{C}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Undervoltage Lockout |  |  |  |  |  |  |
| AVCC Start Threshold | $\mathrm{AVCC}_{\text {тн }}$ | AVCC Increasing |  | 4.5 | 4.7 | V |
| AVCC Start Hysteresis | $\mathrm{AVCC}_{\text {HYST }}$ |  |  | 0.17 |  | V |
| AVCC Operating Current | $\mathrm{I}_{\mathrm{cc}}$ | AVCC $=12 \mathrm{~V}$ |  | 12 | 16 | mA |
| AVCC Quiescent Current in UVLO |  | $\mathrm{AVCC}=\mathrm{AVCC}_{\text {TH }}-0.2 \mathrm{~V}$ |  | 1.7 |  | mA |
| Channel 1 Error Amplifier |  |  |  |  |  |  |
| Non-inverting Input Voltage | $\mathrm{V}_{\text {IN } 1+}$ |  | 0.490 | 0.500 | 0.510 | V |
| Non-inverting Input Line Regulation |  | $\mathrm{AVCC}_{\text {тН }}<\mathrm{AVCC}<15 \mathrm{~V}$ |  |  | 0.02 | \%/V |
| Input Offset Voltage |  |  |  | 1 | $\pm 3$ | mV |
| Inverting Input Bias Current | $\mathrm{I}_{\text {IN1 }}$ |  |  | -100 | -250 | nA |
| Amplifier Transconductance | $\mathrm{G}_{\mathrm{M} 1}$ |  |  | 260 |  | $\mu \Omega^{-1}$ |
| Amplifier Open-Loop Gain | $\mathrm{a}_{\mathrm{OL} 1}$ |  |  | 65 |  | dB |
| Amplifier Unity Gain Bandwidth |  |  |  | 5 |  | MHz |
| Minimum COMP1 Switching Threshold |  | $\begin{array}{\|l} \mathrm{V}_{\mathrm{cs} 1+}=\mathrm{V}_{\mathrm{cs} 1-}=0 \\ \mathrm{~V}_{\mathrm{ss} 1} \text { Increasing } \end{array}$ |  | 2.2 |  | V |

POWER MANAGEMENT
Electrical Characteristics (Cont.)
Unless specified: AVCC $=P V C C=V_{\text {IN2 }}=12 \mathrm{~V}, \mathrm{~V}_{\text {BST1 }}=\mathrm{V}_{\text {BST2 }}=12 \mathrm{~V}, \mathrm{SYNC}=0, \mathrm{R}_{\text {OSC }}=51.1 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{j}}<85^{\circ} \mathrm{C}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Amplifier Output Sink Current |  | $\mathrm{V}_{\text {IN1- }}=1 \mathrm{~V}, \mathrm{~V}_{\text {COMP } 1}=2.5 \mathrm{~V}$ |  | 16 |  | $\mu \mathrm{A}$ |
| Amplifier Output Source Current |  | $\mathrm{V}_{\mathrm{INT} 1}=0, \mathrm{~V}_{\text {COMP } 1}=2.5 \mathrm{~V}$ |  | 12 |  | $\mu \mathrm{A}$ |
| Channel 2 Error Amplifier |  |  |  |  |  |  |
| Input Common-mode Voltage Range |  | (Note 1) | 0 |  | 3 | V |
| Inverting Input Voltage Range |  | (Note 1) | 0 |  | AVCC | V |
| Input Offset Voltage |  |  |  | 1.5 | $\pm 3$ | mV |
| Non-inverting Input Bias Current | $1_{11_{2}+}$ |  |  | -150 | -380 | nA |
| Inverting Input Bias Current | $\mathrm{I}_{1 \times 2}$. |  |  | -100 | -250 | nA |
| Inverting Input Voltage for 2-Phase Single Output Operation |  |  | 2.5 |  |  | V |
| Amplifier Transconductance | $\mathrm{G}_{\mathrm{M} 2}$ |  |  | 260 |  | $\mu \Omega^{-1}$ |
| Amplifier Open-Loop Gain | $\mathrm{a}_{\mathrm{OL} 2}$ |  |  | 65 |  | dB |
| Amplifier Unity Gain Bandwidth |  |  |  | 5 |  | MHz |
| Minimum COMP2 Switching Threshold |  | $\begin{aligned} & \mathrm{V}_{\mathrm{cs2} 2}=\mathrm{V}_{\mathrm{cs2} 2}=0 \\ & \mathrm{~V}_{\mathrm{ss} 2} \text { Increasing } \\ & \hline \end{aligned}$ |  | 2.2 |  | V |
| Amplifier Output Sink Current |  | $\mathrm{V}_{\text {СомР2 }}=2.5 \mathrm{~V}$ |  | 16 |  | $\mu \mathrm{A}$ |
| Amplifier Output Source Current |  | $\mathrm{V}_{\text {СомP2 }}=2.5 \mathrm{~V}$ |  | 12 |  | $\mu \mathrm{A}$ |
| Oscillator |  |  |  |  |  |  |
| Channel Frequency | $\mathrm{f}_{\mathrm{CH} 1}, \mathrm{f}_{\mathrm{CH} 2}$ |  | 450 | 500 | 550 | KHz |
| Synchronizing Frequency |  | (Note 1) | $2.1 \mathrm{f}_{\mathrm{CH}}$ |  |  | KHz |
| SYNC Input High Voltage |  |  | 1.5 |  |  | V |
| SYNC Input Low Voltage |  |  |  |  | 0.5 | $\checkmark$ |
| SYNC Input Current | $\mathrm{I}_{\text {sync }}$ | $\begin{aligned} & \mathrm{V}_{\text {SYNC }}=0.2 \mathrm{~V} \\ & \mathrm{~V}_{\text {SYNC }}=2 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} \hline 1 \\ 100 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ |
| Channel Maximum Duty Cycle | $\mathrm{D}_{\text {MAX1 }}, \mathrm{D}_{\text {MAX } 2}$ |  |  | 88 |  | \% |
| Channel Minimum Duty Cycle | $\mathrm{D}_{\text {MIN1, }} \mathrm{D}_{\text {MIN2 }}$ |  |  |  | 0 | \% |

Current-limit Comparators

| Input Common-Mode Range |  |  | 0 |  | AVCC - 1 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Cycle-by-cycle Peak Current Limit | $\begin{aligned} & \mathrm{V}_{\mathrm{LIM} 1+}, \\ & \mathrm{V}_{\mathrm{ULIM} 2+}, \end{aligned}$ | $V_{\text {CS1 } 1}=V_{\text {CS2 } 2}=0.5 \mathrm{~V} \text {, }$ <br> Sourcing Mode | 60 | 75 | 90 | mV |
| Valley Current Overload Shutdown Threshold | $\mathrm{V}_{\text {ILIM1-, }} \mathrm{V}_{\text {ILIM2 }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{cs1} 1}=\mathrm{V}_{\mathrm{cc} 22}=0.5 \mathrm{~V}, \\ & \text { Sinking Mode } \end{aligned}$ | -85 | -110 | -130 | mV |
| Positive Current-Sense Input Bias Current | $\mathrm{l}_{\text {cS1+ }} \mathrm{l}_{\text {cs2 } 2+}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{cs} 1+}=\mathrm{V}_{\mathrm{cs} 12}=0 \\ & \mathrm{~V}_{\mathrm{cs} 2-2}=\mathrm{V}_{\mathrm{cs} 2-}=0 \end{aligned}$ |  | -0.7 | -2 | $\mu \mathrm{A}$ |
| Negative Current-Sense Input Bias Current | $\mathrm{I}_{\text {cs } 1,} \mathrm{I}_{\text {cs2 }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{cs} 1+}=\mathrm{V}_{\mathrm{cs} 12}=0 \\ & \mathrm{~V}_{\mathrm{cs} 2+}=\mathrm{V}_{\mathrm{cs} 2-}=0 \end{aligned}$ |  | -0.7 | -2 | $\mu \mathrm{A}$ |

## Gate Drivers

| High-side Gate Drive Peak Source <br> Current | $\mathrm{V}_{\mathrm{BST1}}, \mathrm{~V}_{\mathrm{BST} 2}=12 \mathrm{~V}$ |  | 1.5 |  | A |  |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| High-side Gate Drive Peak Sink Current |  | $\mathrm{V}_{\mathrm{BST} 1}, \mathrm{~V}_{\mathrm{BST} 2}=12 \mathrm{~V}$ |  | 1 |  | A |

POWER MANAGEMENT

## Electrical Characteristics (Cont.)

Unless specified: $A V C C=P V C C=V_{\text {IN2 }}=12 \mathrm{~V}, \mathrm{~V}_{\text {BST1 }}=\mathrm{V}_{\text {BST2 }}=12 \mathrm{~V}, \mathrm{SYNC}=0, \mathrm{R}_{\mathrm{OSC}}=51.1 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}<85^{\circ} \mathrm{C}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Low-side Gate Drive Peak Source Current |  | AVCC $=$ PVCC $=12 \mathrm{~V}$ |  | 1.5 |  | A |
| Low-side Gate Drive Peak Sink Current |  | AVCC $=$ PVCC $=12 \mathrm{~V}$ |  | 1 |  | A |
| Gate Drive Rise Time |  | $C_{L}=2200 \mathrm{pF}$ |  | 20 |  | ns |
| Gate Drive Fall Time |  | $C_{L}=2200 \mathrm{pF}$ |  | 20 |  | ns |
| Low-side Gate Drive to High-side Gate Drive Non-overlapping Delay |  | $C_{L}=0$ |  | 90 |  | ns |
| High-side Gate Drive to Low-side Gate Drive Non-overlapping Delay |  | $C_{L}=0$ |  | 90 |  | ns |
| Minimum On-Time |  | $\mathrm{TA}=25^{\circ} \mathrm{C}$ |  | 150 |  | ns |
| Soft-Start, Overload Latchoff and Enable |  |  |  |  |  |  |
| Soft-Start Charging Current | $\mathrm{l}_{\mathrm{ss} 1,} \mathrm{l}_{\mathrm{ss} 2}$ | $\mathrm{V}_{\mathrm{SS} 1}=\mathrm{V}_{\mathrm{SS} 2}=1.5 \mathrm{~V}$ |  | 2 |  | $\mu \mathrm{A}$ |
| Overload Latchoff Enabling Soft-Start Voltage |  | $\mathrm{V}_{\mathrm{ss} 1}$ and $\mathrm{V}_{\text {SS } 2}$ Increasing |  | 3.2 |  | V |
| Overload Latchoff IN1- Threshold |  | $\mathrm{V}_{\mathrm{SS} 1}=3.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN1} 1}$ Decreasing |  | $0.75 \mathrm{~V}_{\text {REF }}$ |  | V |
| Overload Latchoff IN2- Threshold |  | $\mathrm{V}_{\text {SS2 }}=3.8 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{~N} 2}$ Decreasing |  | $\begin{aligned} & 0.72 \mathrm{X} \\ & \mathrm{~V}_{\text {REFIN }} \end{aligned}$ |  | V |
| Soft-Start Discharge Current | $\mathrm{I}_{\text {SS1 (DIS) }}$ <br> ISS2(DIS) | $\begin{aligned} & \mathrm{V}_{\text {IN11 }}=0.5 \mathrm{~V}_{\text {REF }}, \\ & \mathrm{V}_{\text {IN2 }}=0.5 \mathrm{~V}_{\text {REFIN }}, \\ & \mathrm{V}_{\mathrm{SS} 1}=\mathrm{V}_{\mathrm{SS} 2}=3.8 \mathrm{~V} \end{aligned}$ |  | 1.4 |  | $\mu \mathrm{A}$ |
| Overload Latchoff Recovery Soft-Start Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{SSRCV} 1,} \\ & \mathrm{~V}_{\mathrm{SSRCV} 2} \\ & \hline \end{aligned}$ | $\mathrm{V}_{\mathrm{ss} 1}$ and $\mathrm{V}_{\mathrm{ss} 2}$ Decreasing | 0.3 | 0.5 | 0.7 | V |
| Gate Drive Disable SS/EN Voltage |  |  | 0.7 | 0.9 |  | V |
| Gate Drive Enable SS/EN Voltage |  |  |  | 1.2 | 1.5 | V |

Channel 1 Virtual Phase Node Voltage

| Output High Voltage | $\mathrm{V}_{\mathrm{VPN1H}}$ | $\mathrm{I}_{\mathrm{VPN} 1}=-100 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{BST} 1}=24 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{PVCC}}-0.05$ |  |  | V |
| :--- | :---: | :--- | :--- | :--- | :---: | :---: |
| Output Low Voltage | $\mathrm{V}_{\mathrm{VPN1L}}$ | $\mathrm{I}_{\mathrm{VPN} 1}=100 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{BST} 1}=24 \mathrm{~V}$ |  |  | 20 | mV |
| Output Sourcing Current |  | $\mathrm{V}_{\text {BST1 }}=24 \mathrm{~V}$, <br> $\mathrm{V}_{\mathrm{VPN} 1}=\mathrm{V}_{\mathrm{PVCC}}-0.2 \mathrm{~V}$ |  | 7 |  | mA |
| Output Sinking Current |  | $\mathrm{V}_{\mathrm{BST1}}=24 \mathrm{~V}, \mathrm{~V}_{\mathrm{VPN1}}=0.2 \mathrm{~V}$ |  | 7 |  | mA |

Channel 2 Virtual Phase Node Voltage

| Output High Voltage | $\mathrm{V}_{\text {VPN2H }}$ | $\mathrm{I}_{\text {VPN2 }}=-100 \mu \mathrm{~A}, \mathrm{~V}_{\text {BST2 }}=24 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{IN} 2-0.05}$ |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Low Voltage | $\mathrm{V}_{\text {VPN2L }}$ | $\mathrm{I}_{\mathrm{VPN} 2}=100 \mu \mathrm{~A}, \mathrm{~V}_{\text {BST2 }}=24 \mathrm{~V}$ |  |  | 20 | mV |
| Output Sourcing Current |  | $\begin{aligned} & V_{\text {BST2 }}=24 \mathrm{~V}, \\ & V_{\text {VPN2 } 2}=V_{\text {IN2 }}-0.2 \mathrm{~V} \end{aligned}$ |  | 7 |  | mA |
| Output Sinking Current |  | $\mathrm{V}_{\text {BST2 }}=24 \mathrm{~V}, \mathrm{~V}_{\text {VPN2 }}=0.2 \mathrm{~V}$ |  | 7 |  | mA |

## External Reference Buffer

| External Reference Input Voltage Range | $\mathrm{V}_{\text {REFIN }}$ |  | 0 |  | 4 | V |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Buffered Output Voltage | $\mathrm{V}_{\text {REFOUT }}$ | $\mathrm{V}_{\text {REFIN }}=1.25 \mathrm{~V}, \mathrm{I}_{\text {REFOUT }}=-1 \mathrm{~mA}$ | $\mathrm{~V}_{\text {REFIN }}-0.01$ | $\mathrm{~V}_{\text {REFIN }}$ | $\mathrm{V}_{\text {REFIN }}+0.01$ | V |

## POWER MANAGEMENT

## Electrical Characteristics (Cont.)

Unless specified: AVCC $=\mathrm{PVCC}=\mathrm{V}_{\mathbb{N N} 2}=12 \mathrm{~V}, \mathrm{~V}_{\text {BST1 }}=\mathrm{V}_{\text {BST2 }}=12 \mathrm{~V}, \mathrm{SYNC}=0, \mathrm{R}_{\mathrm{OSC}}=51.1 \mathrm{k} \Omega,-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}<85^{\circ} \mathrm{C}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Load Regulation |  | $0<\mathrm{I}_{\text {REFOUT }}<-5 \mathrm{~mA}$ |  | 0.02 |  | \%/mA |
| Internal 0.5V Reference Buffer |  |  |  |  |  |  |
| Output Voltage | $\mathrm{V}_{\text {REF }}$ | $\mathrm{I}_{\text {REF }}=-1 \mathrm{~mA}$ | 490 | 500 | 510 | mV |
| Load Regulation |  | $0<\mathrm{I}_{\text {REF }}<-5 \mathrm{~mA}$ |  | 0.05 |  | \%/mA |

Notes:
(1) Guaranteed by design not tested in production.
(2) This device is ESD sensitive. Use of standard ESD handling precautions is required.

## Pin Configurations



Ordering Information

| Device | Package $^{(1)}$ | Temp. Range $\left(T_{A}\right)$ |
| :--- | :---: | :---: |
| SC2446 TTSTRT ${ }^{(2)}$ | TSSOP-28 | -40 to $85^{\circ} \mathrm{C}$ |
| SC2446EVB | Evaluation Board |  |

Notes:
(1) Only available in tape and reel packaging. A reel contains 2500 devices for TSSOP package.
(2) Lead free product.

## POWER MANAGEMENT

Pin Descriptions
TSSOP Package

| Pin | Pin Name | Pin Function |
| :---: | :---: | :---: |
| 1 | CS1+ | The Non-inverting Input of the Current-sense Amplifier/Comparator for the Controller 1. |
| 2 | CS1- | The Inverting Input of the Current-sense Amplifier/Comparator for the Controller 1. Normally tied to the output of the converter. |
| 3 | ROSC | An external resistor connected from this pin to GND sets the oscillator frequency. |
| 4 | IN1- | Inverting Input of the Error Amplifier for the Step-down Controller 1. Tie an external resistive divider between OUTPUT1 and the ground for output voltage sensing. |
| 5 | COMP1 | The Error Amplifier Output for Step-down Controller 1. This pin is used for loop compensation. |
| 6 | SYNC | Edge-triggered Synchronization Input. When not synchronized, tie this pin to a voltage above 1.5 V or the ground. An external clock (frequency > frequency set with ROSC) at this pin synchronizes the controllers. |
| 7 | AGND | Analog Signal Ground. |
| 8 | REF | Buffered Output of the Internal 0.5V Reference. The non-inverting input of the error amplifier for the step-down converter 1 is internally connected to this pin . |
| 9 | REF ${ }_{\text {out }}$ | Buffered output of the external voltage applied to Pin 10. |
| 10 | REF ${ }_{\text {IN }}$ | An external Reference voltage is applied to this pin. The non-inverting input of the error amplifier for the step-down converter 2 is internally connected to this pin. |
| 11 | COMP2 | The Error Amplifier Output for Step-down Controller 2. This pin is used for loop compensation. |
| 12 | IN2- | Inverting Input of the Error Amplifier for the Step-down Controller 2. Tie an external resistive divider between output2 and the ground for output voltage sensing. Tie to AVCC for two-phase single output applications |
| 13 | CS2- | The Inverting Input of the Current-sense Amplifier/Comparator for the Controller 2. Normally tied to the output of the converter. |
| 14 | CS2+ | The Non-inverting Input of the Current-sense Amplifier/Comparator for the Controller 2 |
| 15 | SS2/EN2 | An external capacitor tied to this pin sets (i) the soft-start time (ii) output overload latch off time for step-down converter 2 . Pulling this pin below 0.7 V shuts off the gate drivers for the second controller. Leave open for two-phase single output applications. |
| 16 | AVCC | Power Supply Voltage for the Analog Portion of the Controllers. |
| 17 | VIN2 | This pin is tied to the voltage supplying the drain of the high side power MOSFET of converter 2. This pin is used only in "Combi" current sense. |
| 18 | VPN2 | The Second Step-down Converter Virtual Phase Node (Unloaded). Used for "Combi" current sense only. This pin is left open when sensing current with a sense resistor at the converter output. |
| 19 | BST2 | Bootstrapped Supply for the High-side Gate Drive 2. Connect to a bootstrap capacitor and an external diode as described in application information. |
| 20 | GDH2 | Gate Drive Output for the High-side N-channel MOSFET of Output 2. Gate drive voltage swings from ground to VBST2. |

## POWER MANAGEMENT

Pin Descriptions

| Pin | Pin Name | Pin Function |
| :---: | :---: | :--- |
| 21 | GDL2 | Gate Drive Output for the Low-side N-channel MOSFET of Output 2. Gate drive voltage <br> swings from ground to PVCC. |
| 22 | PGND | Ground Supply for All the Gate drivers. |
| 23 | PVCC | Power Supply Voltage for Low-side MOSFET Drivers. |
| 24 | GDL1 | Gate Drive Output for the Low-side N-channel MOSFET of Output 1. Gate drive voltage <br> swings from ground to PVCC. |
| 25 | GDH1 | Gate Drive Output for the High-side N-channel MOSFET of Output 1. Gate drive voltage <br> swings from ground to VBST1. |
| 26 | BST1 | Bootstrapped Supply for the High-side Gate Drive 1. Connect to a bootstrap capacitor and an <br> external diode as described in application information. |
| 27 | VPN1 | The First Step-down Converter Virtual Phase Node (Unloaded). Used for "Combi" current <br> sense only. This pin is left open when sensing current with a sense resistor at the converter <br> output. |
| 28 | SS1/EN1 | An external capacitor tied to this pin sets (i) the soft-start time (ii) output overload latch off <br> time for buck converter 1. Pulling this pin below 0.7V shuts off the gate drivers for the first <br> controller. |

POWER MANAGEMENT

## Block Diagram



Figure 3. SC2446 Block Diagram (Channel 1 PWM Control Only)


Figure 4. Soft-Start and Overload Hiccup Control Circuit

## POWER MANAGEMENT

## Operation

## Overview

The SC2446 is a constant frequency 2 -phase currentmode step-down PWM switching controller driving all N channel MOSFET's. The two channels of the controller operate at 180 degrees out of phase from each other. Since input currents are interleaved in a two-phase converter, input ripple current is lower and smaller input capacitor can be used for filtering. Also, with lower inductor current and smaller inductor ripple current per phase, overall I ${ }^{2}$ R losses are reduced.

The SC2446 operates in synchronous continuousconduction mode. It can be configured either as two independent step-down controllers producing two separate outputs or as a dual-phase single-output controller by tying the IN2- pin to $\mathrm{V}_{\mathrm{cc}}$. In single output operation, the channel one error amplifier controls both channels and the channel two error amplifier is disabled. Soft-start and overload hiccup of both channels is synchronized to channel one.

## Frequency Setting and Synchronization

The internal oscillator of the SC2446 runs at twice the phase frequency. The free-running frequency of the oscillator can be programmed with an external resistor from the ROSC pin to the ground. The step-down controllers are capable of operating up to 1 MHz . It is necessary to consider the operating duty-ratio before deciding the switching frequency. See Applications Information section for more details.

When synchronized externally, the applied clock frequency should be twice the desired phase frequency. The synchronizing clock frequency should also be between 11.33 times the set free-running frequency.

## Control Loop

The SC2446 uses peak current-mode control for fast transient response, ease of compensation and current sharing in single output operation. The low-side MOSFET of each channel is turned off at the falling-edge of the phase timing clock. After a brief non-overlapping time interval of 90 ns , the high-side MOSFET is turned on. The phase inductor current ramps up. When the sensed
inductor current reaches the threshold determined by the error amplifier output and ramp compensation, the high-side MOSFET is turned off. After a non-overlapping conduction time of 90 ns , the low-side MOSFET is turned on.

The supply voltages for the high-side gate drivers are obtained from two diode-capacitor bootstrap circuits. If the bootstrap capacitor is charged from $\mathrm{V}_{\mathrm{cc}}$, the high-side gate drive voltage swing will be from approximately $2 \mathrm{~V}_{\mathrm{cc}}$ to the ground. The power dissipated in the high-side gate driver is not higher with higher voltage swing because the gatesource voltage of the high-side MOSFET still swing from zero to $\mathrm{V}_{\mathrm{cc}}$. The outputs of the low-side gate drivers swing from $V_{c}$ to the ground.

The SC2446 has internal ramp-compensation to prevent sub-harmonic oscillation when operating above $50 \%$ duty cycle. There is enough ramp internally for a sensed voltage ripple between $1 / 4$ to $1 / 3$ of the full-scale sensed voltage limit of 75 mV . The maximum sensed voltage limit is unaffected by the compensation ramp.

## Current-Sensing

There are two ways to sense the inductor current for current-mode control with the SC2446. Since the peak inductor current corresponds to 75 mV of sensed voltage (CS+ - CS-), resistor current sensing can be used at the output without resulting in excessive power dissipation. Although accurate and far easier to lay out than highside resistor sensing, a pair of precision sense resistors adds cost to the converter. The SC2446 has provision to reconstruct a differential voltage proportional to the inductor current at the output of the converter (U.S. patent $6,441,597$ ). The voltage to current ratio or the equivalent sense resistance $R_{\text {eq }}$ is a combination of high-side and lowside MOSFET $\mathrm{R}_{\mathrm{DS}(0 \times)}$ 's and the inductor series resistance (hence the name "Combi-Sense"). The SC2446 provides the virtual phase voltages VPN1 and VPN2 (these are

## Operation (Cont.)

unloaded versions of their respective power phase voltages) for current sensing. This method does not require any precision sense resistor. It is cheaper to implement but is less accurate than resistor current sensing. Since the sensed voltage is developed at the output of the step-down converter, it is less prone to switching transient spikes. This method will be described in more details in the Applications Information section.

## Error Amplifiers

In closed loop operation, the error amplifier output ranges from 1.1 V to 3.5 V . The upper output operating range of either error amplifier is reserved for positive currentsense voltage (CS+ - CS-) and corresponds to positive (sourcing) output current. If the amplifier swings to its lower operating range, the amplifier will still modulate the high-side gate drive duty-ratio. However the peak current-sense voltage (hence the peak inductor current) will be limited to a negative value. The error amplifier output is about 2.2 V when the peak sense-voltage is zero. The built-in offset in the current sense amplifier together with synchronous continuous-conduction mode of operation allows the SC2446 to regulate the output irrespective of the direction of the load current.

The non-inverting input of the first feedback amplifier is tied to the internal 0.5 V voltage reference. Both the noninverting and the inverting inputs of the second error amplifier are brought out as device pins so that the output of the second converter can be made to track the output of the first channel. For example in DDR applications, Channel 1 can be used to generate $\mathrm{V}_{\text {DDQ }}(2.5 \mathrm{~V})$ from the input ( 5 V or 12 V ) and channel 2 is used to produce a tracking $\mathrm{V}_{\mathrm{T}}(1.25 \mathrm{~V})$ with $\mathrm{V}_{\mathrm{DDQ}}$ being its input.

## Current-Limit

The maximum current sense voltage of +75 mV is the cycle-by-cycle peak current limit when the load is drawing current from the converter. There is no cycle-by-cycle current limiting when the inductor current flows in the negative direction. However once the valley of the current sense voltage exceeds -110 mV , the corresponding channel will undergo shutdown and restart (hiccup).

## Soft-Start and Overload Protection

The undervoltage lockout circuit discharges the SS/EN capacitors. After $\mathrm{V}_{\text {cc }}$ rises above 4.5 V , the SS/EN capacitors are slowly charged by internal $2 \mu \mathrm{~A}$ current source. With internal PNP transistors, the SS/EN voltages clamp the error amplifier outputs. When the error amplifier output rises to 2.2 V , the high-side MOSFET starts to switch. As the SS/EN capacitor continues to be charged, the COMP voltage follows. The converter gradually delivers increasing power to the output. The inductor current follows the COMP voltage envelope until the output goes into regulation. The SS/EN clamp on COMP is then released.

After the SS/EN capacitor is charged above 3.2 V (high enough for the error amplifier to provide full load current), the overload detection circuit is activated. If the output voltage falls below $70 \%$ of its set value or the valley current-sense voltage exceeds -110 mV , an overload latch will be set and both the top and the bottom MOSFETs will be turned off. The SS/EN capacitor is slowly discharged with an internal $1.4 \mu \mathrm{~A}$ current sink. The overload latch is reset when the SS/EN capacitor is discharged below 0.5 V . The SS/EN capacitor is then recharged with the $2 \mu \mathrm{~A}$ current source and the converter undergoes soft-start. If overload persists, the SC2446 will undergo repetitive shutdown and restart (Figure 3).

If the output is short-circuited, the inductor current will not increase indefinitely between the time the inductor current reaching its current limit and the instant the converter shuts down. This is due to cycle skipping reduces the actual operating frequency.

The SS/EN pin can also be used as the enable input for that channel. Both the high-side and the low-side MOSFETs will be turned off if the SS/EN pin is pulled below 0.7 V .

## POWER MANAGEMENT

## Application Information

SC2446 consists of two current-mode synchronous buck controllers with many integrated functions. By proper application circuitry configuration, SC2446 can be used to generate

1) two independent outputs from a common input or two different inputs or
2) dual phase output with current sharing,
3) current sourcing/sinking from common or separate inputs as in DDR (I and II) memory application.
The application information related to the converter design using SC2446 is described in the following.

## Step-down Converter

Starting from the following step-down converter specifications,
Input voltage range: $\mathrm{V}_{\text {in }} \in\left[\mathrm{V}_{\text {in,min }}, \mathrm{V}_{\text {in,max }}\right]$
Input voltage ripple (peak-to-peak): $\Delta V_{\text {in }}$
Output voltage: $V_{0}$
Output voltage accuracy: $\varepsilon$
Output voltage ripple (peak-to-peak): $\Delta V$ 。
Nominal output (load) current: $I_{\text {。 }}$
Maximum output current limit: $I_{\text {o,max }}$
Output (load) current transient slew rate: $d l_{0}(\mathrm{~A} / \mathrm{s})$
Circuit efficiency: $\eta$
Selection criteria and design procedures for the following are described.

1) output inductor ( $L$ ) type and value,
2) output capacitor ( $C_{o}$ ) type and value,
3) input capacitor ( $C_{i n}$ ) type and value,
4) power MOSFET's,
5) current sensing and limiting circuit,
6) voltage sensing circuit,
7) loop compensation network.

## Operating Frequency ( $\mathbf{f}_{\mathrm{s}}$ )

The switching frequency in the SC2446 is userprogrammable. The advantages of using constant frequency operation are simple passive component selection and ease of feedback compensation. Before setting the operating frequency, the following trade-offs should be considered.

1) Passive component size
2) Circuitry efficiency
3) EMI condition
4) Minimum switch on time and
5) Maximum duty ratio

For a given output power, the sizes of the passive components are inversely proportional to the switching frequency, whereas MOSFET's/Diodes switching losses are proportional to the operating frequency. Other issues such as heat dissipation, packaging and the cost issues are also to be considered. The frequency bands for signal transmission should be avoided because of EM interference.

## Minimum Switch On Time Consideration

In the SC2446 the falling edge of the clock turns on the top MOSFET. The inductor current and the sensed voltage ramp up. After the sensed voltage crosses a threshold determined by the error amplifier output, the top MOSFET is turned off. The propagation delay time from the turnon of the controlling FET to its turn-off is the minimum switch on time. The SC2446 has a minimum on time of about 150 ns at room temperature. This is the shortest on interval of the controlling FET. The controller either does not turn on the top MOSFET at all or turns it on for at least 150ns.
For a synchronous step-down converter, the operating duty cycle is $\mathrm{V}_{\mathrm{d}} / \mathrm{V}_{\mathbb{I N}}$. So the required on time for the top MOSFET is $\mathrm{V}_{\mathrm{o}} /\left(\mathrm{V}_{1 N} \mathrm{fs}\right)$. If the frequency is set such that the required pulse width is less than 150 ns , then the converter will start skipping cycles. Due to minimum on time limitation, simultaneously operating at very high switching frequency and very short duty cycle is not practical. If the voltage conversion ratio $\mathrm{V}_{o} / \mathrm{V}_{\text {IN }}$ and hence the required duty cycle is higher, the switching frequency can be increased to reduce the sizes of passive components.
There will not be enough modulation headroom if the on time is simply made equal to the minimum on time of the SC2446. For ease of control, we recommend the required pulse width to be at least 1.5 times the minimum on time.

## Application Information (Cont.)

## Setting the Switching Frequency

The switching frequency is set with an external resistor connected from Pin 3 to the ground. The set frequency is inversely proportional to the resistor value (Figure 5).


Figure 5. Free running frequency vs. $\mathrm{R}_{\mathrm{osc}}$.

## Inductor (L) and Ripple Current

Both step-down controllers in the SC2446 operate in synchronous continuous-conduction mode (CCM) regardless of the output load. The output inductor selection/design is based on the output DC and transient requirements. Both output current and voltage ripples are reduced with larger inductors but it takes longer to change the inductor current during load transients. Conversely smaller inductors results in lower DC copper losses but the AC core losses (flux swing) and the winding AC resistance losses are higher. A compromise is to choose the inductance such that peak-to-peak inductor ripple-current is $20 \%$ to $30 \%$ of the rated output load current.
Assuming that the inductor current ripple (peak-to-peak) value is $\delta * I_{0}$, the inductance value will then be

$$
\mathrm{L}=\frac{\mathrm{V}_{\mathrm{o}}(1-\mathrm{D})}{\delta I_{0} \mathrm{f}_{\mathrm{s}}}
$$

The peak current in the inductor becomes ( $1+\delta / 2$ )*lo and the RMS current is

$$
\mathrm{I}_{\mathrm{L}, \mathrm{~ms}}=\mathrm{I}_{\mathrm{o}} \sqrt{1+\frac{\delta^{2}}{12}}
$$

The followings are to be considered when choosing inductors.
a) Inductor core material: For high efficiency applications above 350 KHz , ferrite, Kool-Mu and polypermalloy materials should be used. Low-cost powdered iron cores can be used for cost sensitive-applications below 350 KHz but with attendant higher core losses.
b) Select inductance value: Sometimes the calculated inductance value is not available off-the-shelf. The designer can choose the adjacent (larger) standard inductance value. The inductance varies with temperature and DC current. It is a good engineering practice to re-evaluate the resultant current ripple at the rated DC output current.
c) Current rating: The saturation current of the inductor should be at least 1.5 times of the peak inductor current under all conditions.

## Output Capacitor ( $\mathbf{C}_{\mathrm{o}}$ ) and $\mathbf{V}_{\text {out }}$ Ripple

The output capacitor provides output current filtering in steady state and serves as a reservoir during load transient. The output capacitor can be modeled as an ideal capacitor in series with its parasitic $\operatorname{ESR}\left(R_{\text {est }}\right)$ and $\operatorname{ESL}\left(L_{\text {es }}\right)$ (Figure $6)$.


Figure 6. An equivalent circuit of $C_{0}$.
If the current through the branch is $i_{b}(t)$, the voltage across the terminals will then be

$$
v_{o}(t)=V_{o}+\frac{1}{C_{o}} \int_{0}^{t} i_{b}(t) d t+L_{\text {est }} \frac{d i_{b}(t)}{d t}+R_{\text {ess }} i_{b}(t) .
$$

This basic equation illustrates the effect of ESR, ESL and $C_{o}$ on the output voltage.

The first term is the $D C$ voltage across $C_{o}$ at time $t=0$. The second term is the voltage variation caused by the charge balance between the load and the converter output. The

## POWER MANAGEMENT

## Application Information (Cont.)

third term is voltage ripple due to ESL and the fourth term is the voltage ripple due to ESR. The total output voltage ripple is then a vector sum of the last three terms.

Since the inductor current is a triangular waveform with peak-to-peak value $\delta{ }^{*} I_{0}$, the ripple-voltage caused by inductor current ripples is

$$
\Delta v_{\mathrm{C}} \approx \frac{\delta I_{o}}{8 \mathrm{C}_{\mathrm{o}} \mathrm{f}_{\mathrm{s}}}
$$

the ripple-voltage due to ESL is

$$
\Delta \mathrm{v}_{\mathrm{ESL}}=\mathrm{L}_{\mathrm{esI}} \mathrm{f}_{\mathrm{s}} \frac{\delta \mathrm{l}_{\mathrm{o}}}{\mathrm{D}}
$$

and the ESR ripple-voltage is

$$
\Delta v_{\mathrm{ESR}}=\mathrm{R}_{\mathrm{esr}} \delta \mathrm{I}_{\mathrm{o}}
$$

Aluminum capacitors (e.g. electrolytic, solid OS-CON, POSCAP, tantalum) have high capacitances and low ESL's. The ESR has the dominant effect on the output ripple voltage. It is therefore very important to minimize the ESR. When determining the ESR value, both the steady state ripple-voltage and the dynamic load transient need to be considered. To keep the steady state output ripple-voltage $<\Delta \mathrm{V}_{0}$, the ESR should satisfy

$$
\mathrm{R}_{\mathrm{esr} 1}<\frac{\Delta \mathrm{V}_{\mathrm{o}}}{\delta \mathrm{I}_{\mathrm{o}}}
$$

To limit the dynamic output voltage overshoot/undershoot within $\alpha$ (say 3\%) of the steady state output voltage) from no load to full load, the ESR value should satisfy

$$
\mathrm{R}_{\mathrm{esr} 2}<\frac{\alpha \mathrm{V}_{\mathrm{o}}}{\mathrm{I}_{\mathrm{o}}}
$$

Then, the required ESR value of the output capacitors should be

$$
R_{\text {esr }}=\min \left\{R_{\text {esr1 }}, R_{\text {esr2 }}\right\}
$$

The voltage rating of aluminum capacitors should be at least $1.5 \mathrm{~V}_{0}$. The RMS current ripple rating should also be greater than

$$
\frac{\delta I_{o}}{2 \sqrt{3}}
$$

Usually it is necessary to have several capacitors of the same type in parallel to satisfy the ESR requirement. The voltage ripple cause by the capacitor charge/discharge
should be an order of magnitude smaller than the voltage ripple caused by the ESR. To guarantee this, the capacitance should satisfy

$$
\mathrm{C}_{\mathrm{o}}>\frac{10}{2 \pi \mathrm{f}_{\mathrm{s}} \mathrm{R}_{\mathrm{esr}}}
$$

In many applications, several low ESR ceramic capacitors are added in parallel with the aluminum capacitors in order to further reduce ESR and improve high frequency decoupling. Because the values of capacitance and ESR are usually different in ceramic and aluminum capacitors, the following remarks are made to clarify some practical issues.

Remark 1: High frequency ceramic capacitors may not carry most of the ripple current. It also depends on the capacitor value. Only when the capacitor value is set properly, the effect of ceramic capacitor low ESR starts to be significant. For example, if a $10 \mu \mathrm{~F}, 4 \mathrm{~m} \Omega$ ceramic capacitor is connected in parallel with $2 \times 1500 \mu \mathrm{~F}, 90 \mathrm{~m} \Omega$ electrolytic capacitors, the ripple current in the ceramic capacitor is only about $42 \%$ of the current in the electrolytic capacitors at the ripple frequency. If a $100 \mu \mathrm{~F}, 2 \mathrm{~m} \Omega$ ceramic capacitor is used, the ripple current in the ceramic capacitor will be about 4.2 times of that in the electrolytic capacitors. When two $100 \mu \mathrm{~F}, 2 \mathrm{~m} \Omega$ ceramic capacitors are used, the current ratio increases to 8.3. In this case most of the ripple current flows in the ceramic decoupling capacitor. The ESR of the ceramic capacitors will then determine the output ripple-voltage.

Remark 2: The total equivalent capacitance of the filter bank is not simply the sum of all the paralleled capacitors. The total equivalent ESR is not simply the parallel combination of all the individual ESR's either. Instead they should be calculated using the following formulae.
$C_{e q}(\omega):=\frac{\left(R_{1 \mathrm{a}}+R_{1 \mathrm{~b}}\right)^{2} \omega^{2} \mathrm{C}_{1 \mathrm{a}}{ }^{2} \mathrm{C}_{1 \mathrm{~b}}{ }^{2}+\left(\mathrm{C}_{1 \mathrm{a}}+\mathrm{C}_{1 \mathrm{~b}}\right)^{2}}{\left(\mathrm{R}_{1 \mathrm{a}}{ }^{2} \mathrm{C}_{1 \mathrm{a}}+\mathrm{R}_{1 \mathrm{~b}}{ }^{2} \mathrm{C}_{1 \mathrm{~b}}\right) \omega^{2} \mathrm{C}_{1 \mathrm{a}} \mathrm{C}_{1 \mathrm{~b}}+\left(\mathrm{C}_{1 \mathrm{a}}+\mathrm{C}_{1 \mathrm{~b}}\right)}$
$R_{e q}(\omega):=\frac{R_{1 a} R_{1 \mathrm{~b}}\left(R_{1 \mathrm{a}}+R_{1 \mathrm{~b}}\right) \omega^{2} \mathrm{C}_{1 \mathrm{a}}{ }^{2} \mathrm{C}_{1 \mathrm{~b}}{ }^{2}+\left(\mathrm{R}_{1 \mathrm{~b}} \mathrm{C}_{1 \mathrm{~b}}{ }^{2}+\mathrm{R}_{1 \mathrm{a}} \mathrm{C}_{1 \mathrm{a}}{ }^{2}\right)}{\left(\mathrm{R}_{1 \mathrm{a}}+\mathrm{R}_{1 \mathrm{~b}}\right)^{2} \omega^{2} \mathrm{C}_{1 \mathrm{a}}{ }^{2} \mathrm{C}_{1 \mathrm{~b}}{ }^{2}+\left(\mathrm{C}_{1 \mathrm{a}}+\mathrm{C}_{1 \mathrm{~b}}\right)^{2}}$
where $R_{1 a}$ and $C_{1 a}$ are the ESR and capacitance of electrolytic capacitors, and $R_{1 b}$ and $C_{1 b}$ are the ESR and capacitance of the ceramic capacitors respectively. (Figure 7)

## POWER MANAGEMENT

## Application Information (Cont.)



Figure 7. Equivalent RC branch.
Req and Ceq are both functions of frequency. For rigorous design, the equivalent ESR should be evaluated at the ripple frequency for voltage ripple calculation when both ceramic and electrolytic capacitors are used. If $R_{1 a}=R_{1 b}=$ $R_{1}$ and $C_{1 a}=C_{1 b}=C_{1}$, then $R_{e q}$ and $C_{e q}$ will be frequencyindependent and

$$
R_{e q}=1 / 2 R_{1} \text { and } C_{e q}=2 C_{1} .
$$

## Input Capacitor ( $\mathbf{C}_{\text {in }}$ )

The input supply to the converter usually comes from a pre-regulator. Since the input supply is not ideal, input capacitors are needed to filter the current pulses at the switching frequency. A simple buck converter is shown in Figure 8.


Figure 8. A simple model for the converter input
In Figure 8 the DC input voltage source has an internal impedance $R_{\text {in }}$ and the input capacitor $C_{\text {in }}$ has an ESR of $\mathrm{R}_{\text {esr }}$ MOSFET and input capacitor current waveforms, ESR voltage ripple and input voltage ripple are shown in Figure 9.


Figure 9. Typical waveforms at converter input.
It can be seen that the current in the input capacitor pulses with high di/dt. Capacitors with low ESL should be used. It is also important to place the input capacitor close to the MOSFET's on the PC board to reduce trace inductances around the pulse current loop.

The RMS value of the capacitor current is approximately

$$
I_{\text {Cin }}=I_{o} \sqrt{D\left[\left(1+\frac{\delta^{2}}{12}\right)\left(1-\frac{D}{\eta}\right)^{2}+\frac{D}{\eta^{2}}(1-D)\right]} .
$$

The power dissipated in the input capacitors is then

$$
P_{\text {Cin }}=I_{\text {cin }}{ }^{2} R_{\text {essr }}
$$

For reliable operation, the maximum power dissipation in the capacitors should not result in more than $10^{\circ} \mathrm{C}$ of temperature rise. Many manufacturers specify the maximum allowable ripple current (ARMS) rating of the capacitor at a given ripple frequency and ambient temperature. The input capacitance should be high enough to handle the ripple current. For higher power applications, multiple capacitors are placed in parallel to increase the ripple current handling capability.

## POWER MANAGEMENT

## Application Information (Cont.)

Sometimes meeting tight input voltage ripple specifications may require the use of larger input capacitance. At full load, the peak-to-peak input voltage ripple due to the ESR is

$$
\Delta \mathrm{v}_{\mathrm{ESR}}=\mathrm{R}_{\mathrm{esr}}\left(1+\frac{\delta}{2}\right) \mathrm{I}_{\mathrm{o}} .
$$

The peak-to-peak input voltage ripple due to the capacitor is

$$
\Delta v_{\mathrm{C}} \approx \frac{\mathrm{DI}}{\mathrm{C}_{\mathrm{in}} \mathrm{f}_{\mathrm{s}}},
$$

From these two expressions, $\mathrm{C}_{\text {IN }}$ can be found to meet the input voltage ripple specification. In a multi-phase converter, channel interleaving can be used to reduce ripple. The two step-down channels of the SC2446 operate at 180 degrees from each other. If both step-down channels in the SC2446 are connected in parallel, both the input and the output RMS currents will be reduced.

Ripple cancellation effect of interleaving allows the use of smaller input capacitors. When converter outputs are connected in parallel and interleaved, smaller inductors and capacitors can be used for each channel. The total output ripple-voltage remains unchanged. Smaller inductors speeds up output load transient.

When two channels with a common input are interleaved, the total DC input current is simply the sum of the individual DC input currents. The combined input current waveform depends on duty ratio and the output current waveform. Assuming that the output current ripple is small, the following formula can be used to estimate the RMS value of the ripple current in the input capacitor.

Let the duty ratio and output current of Channel 1 and Channel 2 be $D_{1}, D_{2}$ and $I_{01}, I_{02}$, respectively.

If $D_{1}<0.5$ and $D_{2}<0.5$, then
$I_{\text {Cin }} \approx \sqrt{D_{1} I_{01}{ }^{2}+D_{2} I_{o 2}{ }^{2}}$.
If $D_{1}>0.5$ and $\left(D_{1}-0.5\right)<D_{2}<0.5$, then
$\mathrm{I}_{\mathrm{Cin}} \approx \sqrt{0.5 \mathrm{I}_{01}{ }^{2}+\left(\mathrm{D}_{1}-0.5\right)\left(\mathrm{I}_{01}+\mathrm{I}_{02}\right)^{2}+\left(\mathrm{D}_{2}-\mathrm{D}_{1}+0.5\right) \mathrm{I}_{02}{ }^{2}}$.
If $D_{1}>0.5$ and $D_{2}<\left(D_{1}-0.5\right)<0.5$, then
$\mathrm{I}_{\text {Cin }} \approx \sqrt{0.5 \mathrm{I}_{01}{ }^{2}+\mathrm{D}_{2}\left(\mathrm{I}_{\mathrm{O} 1}+\mathrm{I}_{\mathrm{o} 2}\right)^{2}+\left(\mathrm{D}_{1}-\mathrm{D}_{2}-0.5\right) \mathrm{I}_{02}{ }^{2}}$.
If $D_{1}>0.5$ and $D_{2}>0.5$, then
$\mathrm{I}_{\mathrm{Cin}} \approx \sqrt{\left(\mathrm{D}_{1}+\mathrm{D}_{2}-1\right)\left(\mathrm{I}_{01}+\mathrm{I}_{\mathrm{o} 2}\right)^{2}+\left(1-\mathrm{D}_{2}\right) \mathrm{I}_{01}{ }^{2}+\left(1-\mathrm{D}_{1}\right) \mathrm{I}_{02}{ }^{2}}$.

## Choosing Power MOSFET's

Main considerations in selecting the MOSFET's are power dissipation, cost and packaging. Switching losses and conduction losses of the MOSFET's are directly related to the total gate charge ( $C_{g}$ ) and channel on-resistance ( $R_{\text {ds(on }}$ ). In order to judge the performance of MOSFET's, the product of the total gate charge and on-resistance is used as a figure of merit (FOM). Transistors with the same FOM follow the same curve in Figure 10.


Figure 10. Figure of Merit curves.
The closer the curve is to the origin, the lower is the FOM. This means lower switching loss or lower conduction loss or both. It may be difficult to find MOSFET's with both low $C_{g}$ and low $R_{\text {dslon }}$. Usually a trade-off between $R_{\text {dslon }}$ and $C_{g}$ has to be made.

MOSFET selection also depends on applications. In many applications, either switching loss or conduction loss dominates for a particular MOSFET. For synchronous buck converters with high input to output voltage ratios, the top MOSFET is hard switched but conducts with very low duty cycle. The bottom switch conducts at high duty cycle but switches at near zero voltage. For such applications, MOSFET's with low $C_{g}$ are used for the top switch and

## POWER MANAGEMENT

## Application Information (Cont.)

MOSFET's with low $R_{\text {ds(on) }}$ are used for the bottom switch.
MOSFET power dissipation consists of
a) conduction loss due to the channel resistance $R_{d s(o n)}$,
b) switching loss due to the switch rise time $t_{r}$ and fall time $t_{f}$ and
c) the gate loss due to the gate resistance $R_{G}$.

## Top Switch:

The RMS value of the top switch current is calculated as

$$
I_{Q 1, r m s}=I_{0} \sqrt{D\left(1+\frac{\delta^{2}}{12}\right)} .
$$

The conduction losses is then

$$
P_{t \mathrm{c}}=\mathrm{I}_{01, \mathrm{~ms}}{ }^{2} \mathrm{R}_{\mathrm{ds}(\mathrm{on})} \text {. }
$$

$\mathrm{R}_{\mathrm{ds}(\mathrm{n})}$ varies with temperature and gate-source voltage. Curves showing $R_{d s(o n)}$ variations can be found in manufacturers' data sheet. From the Si4860 datasheet, $R_{d s(o n)}$ is less than $8 \mathrm{~m} \Omega$ when $V_{g s}$ is greater than 10 V . However $\mathrm{R}_{\text {ds(on) }}$ increases by $50 \%$ as the junction temperature increases from $25^{\circ} \mathrm{C}$ to $110^{\circ} \mathrm{C}$.

The switching losses can be estimated using the simple formula

$$
P_{t s}=\frac{1}{2}\left(t_{r}+t_{f}\right)\left(1+\frac{\delta}{2}\right) l_{\mathrm{o}} \mathrm{~V}_{\mathrm{in}} \mathrm{f}_{\mathrm{s}} .
$$

where $t_{r}$ is the rise time and $t_{f}$ is the fall time of the switching process. Different manufactures have different definitions and test conditions for $t_{r}$ and $t_{f}$. To clarify these, we sketch the typical MOSFET switching characteristics under clamped inductive mode in Figure 11.


Figure 11. MOSFET switching characteristics
In Figure 11, $Q_{\text {gs } 1}$ is the gate charge needed to bring the gate-to-source voltage $V_{g s}$ to the threshold voltage $V_{g s, t h}$,
$Q_{\mathrm{gs} 2}$ is the additional gate charge required for the switch current to reach its full-scale value $I_{d s}$ and $Q_{g d}$ is the charge needed to charge gate-to-drain (Miller) capacitance when $V_{d s}$ is falling.
Switching losses occur during the time interval $\left[t_{1}, t_{3}\right]$. Defining $t_{r}=t_{3}-t_{1}$ and $t_{r}$ can be approximated as

$$
\mathrm{t}_{\mathrm{r}}=\frac{\left(\mathrm{Q}_{\mathrm{gs} 2}+\mathrm{Q}_{\mathrm{gd}}\right) \mathrm{R}_{\mathrm{gt}}}{\mathrm{~V}_{\mathrm{cc}}-\mathrm{V}_{\mathrm{gsp}}}
$$

where $R_{\mathrm{gt}}$ is the total resistance from the driver supply rail to the gate of the MOSFET. It includes the gate driver internal impedance $R_{g i l}$ external resistance $R_{g e}$ and the gate resistance $R_{g}$ within the MOSFET i.e.

$$
\mathrm{R}_{\mathrm{gt}}=\mathrm{R}_{\mathrm{gi}}+\mathrm{R}_{\mathrm{ge}}+\mathrm{R}_{\mathrm{g}} .
$$

$\mathrm{V}_{\text {gsp }}$ is the Miller plateau voltage shown in Figure 11.
Similarly an approximate expression for $t_{f}$ is

$$
t_{f}=\frac{\left(Q_{g s 2}+Q_{g d}\right) R_{g t}}{V_{g s p}}
$$

Only a portion of the total losses $\mathrm{P}_{\mathrm{g}}=\mathrm{Q}_{\mathrm{g}} \mathrm{V}_{\mathrm{cc}} \mathrm{f}_{\mathrm{s}}$ is dissipated in the MOSFET package. Here $\mathrm{Q}_{\mathrm{g}}$ is the total gate charge specified in the datasheet. The power dissipated within the MOSFET package is

$$
P_{t g}=\frac{R_{g}}{R_{g t}} Q_{g} V_{c c} f_{s}
$$

The total power loss of the top switch is then

$$
P_{t}=P_{\mathrm{tc}}+P_{\mathrm{ts}}+P_{\mathrm{tg}}
$$

If the input supply of the power converter varies over a wide range, then it will be necessary to weigh the relative importance of conduction and switching losses. This is because conduction loss is inversely proportional to the input voltage. Switching loss however increases with the input voltage. The total power loss of MOSFET should be calculated and compared for high-line and low-line cases. The worst case is then used for thermal design.

## Bottom Switch:

The RMS current in bottom switch can be shown to be

$$
I_{Q 2, \mathrm{~ms}}=I_{o} \sqrt{(1-D)\left(1+\frac{\delta^{2}}{12}\right)} .
$$

## POWER MANAGEMENT

## Application Information (Cont.)

The conduction loss is then

$$
P_{b c}=I_{Q 2, r m s}{ }^{2} R_{d s(o n)} .
$$

where $R_{\text {ds(on) }}$ is the channel resistance of bottom MOSFET. If the input voltage to output voltage ratio is high (e.g. $\mathrm{V}_{\text {in }}=12 \mathrm{~V}, \mathrm{~V}_{0}=1.5 \mathrm{~V}$ ), the duty ratio D will be small. Since the bottom switch conducts with duty ratio (1-D), the corresponding conduction losses can be quite high.
Due to non-overlapping conduction between the top and the bottom MOSFET's, the internal body diode or the external Schottky diode across the drain and source terminals always conducts prior to the turn on of the bottom MOSFET. The bottom MOSFET switches on with only a diode voltage between its drain and source terminals. The switching loss

$$
P_{b s}=\frac{1}{2}\left(t_{r}+t_{f}\right)\left(1+\frac{\delta}{2}\right) l_{o} V_{d} f_{s}
$$

is negligible due to near zero-voltage switching.

The gate loss is estimated as

$$
P_{\mathrm{bg}}=\frac{R_{\mathrm{g}}}{R_{\mathrm{gt}}} Q_{g} V_{\mathrm{cc}} f_{\mathrm{s}}
$$

The total bottom switch loss is then

$$
P_{b}=P_{b c}+P_{b s}+P_{b g} .
$$

Once the power losses $P_{\text {loss }}$ for the top $\left(P_{t}\right)$ and bottom $\left(P_{b}\right)$ MOSFET's are known, thermal and package design at component and system level should be done to verify that the maximum die junction temperature ( $\mathrm{T}_{\mathrm{j}, \max }$, usually $125^{\circ} \mathrm{C}$ ) is not exceeded under the worst-case condition. The equivalent thermal impedance from junction to ambient $\left(\theta_{\mathrm{ja}}\right)$ should satisfy

$$
\theta_{\mathrm{ja}} \leq \frac{\mathrm{T}_{\mathrm{j}, \text { max }}-\mathrm{T}_{\mathrm{a}, \max }}{\mathrm{P}_{\mathrm{loss}}}
$$

$\theta_{\mathrm{ja}}$ depends on the die to substrate bonding, packaging material, the thermal contact surface, thermal compound property, the available effective heat sink area and the air flow condition (free or forced convection). Actual temperature measurement of the prototype should be carried out to verify the thermal design.

## Integrated Power MOSFET Drivers

In SC2446 there are four internally integrated gate drivers to drive all the MOSFETs in dual channels. With the device bipolar process, emitter-follower based

Darlington bipolar transistors are used for the output stage. The key advantage of the Darlington configuration is that the total current gain is greatly improved which leads to larger driving current $\mathrm{I}_{\mathrm{gs}}$. This in turn will help reduce the MOSFETs switching losses. In order to estimate the losses associated with the gate driver, we first measured the gate driver waveform (typical waveforms of $\mathrm{V}_{\mathrm{ce}}$ and $\mathrm{I}_{\mathrm{gs}}$ ) as shown in Figure12.


Figure 12. Measured gate driver output waveforms with $2.2 \Omega$ current limit resistor.

It is clear that the saturation voltage is not a constant. It changes with the driving current in a nonlinear fashion. A simple formula to calculate the losse with a reasonable accuracy is not available. But, we use a curve fitting technique to estimate the power losses in gate driver. First, the saturation voltage $\mathrm{v}_{\mathrm{ce}}(\mathrm{t})$ is approximated as

$$
v_{c e}(t)=V_{c c} 2^{-\frac{1}{\sqrt{2}}\left(\frac{t}{T_{1}}\right)^{2}} .
$$

Where, $\mathrm{V}_{\mathrm{cc}}$ is the gate driver collector voltage, $\mathrm{T}_{1}$ is a time constant related to the fall time of $\mathrm{v}_{\mathrm{ce}}$. For the example in Fig. 12, $\mathrm{V}_{c c}=12 \mathrm{~V}, \mathrm{~T}_{1}=0.5 \mathrm{~T}_{\mathrm{f}}$ with $\mathrm{T}_{\mathrm{f}}$ being measured as $\sim 50 \mathrm{~ns}$. With these parameters, the approximated $\mathrm{v}_{\mathrm{ce}}(\mathrm{t})$ is plotted as in Figure 13 a).


Figure 13 a). Approximated gate driver $v_{c e}(t)$ waveform. Similarly, the gate drive current is approximated as

$$
\mathrm{i}_{\mathrm{gs}}(\mathrm{t})=\mathrm{I}_{\mathrm{gsp}}\left(\frac{\mathrm{t}}{\mathrm{~T}_{2}}\right)^{2} \mathrm{e}^{-\left(\frac{\mathrm{t}}{T_{2}}\right)^{2}}
$$

Where, $\mathrm{I}_{\mathrm{gsp}}$ is a scaling parameter proportional to the gate drive peak current, $\mathrm{T}_{2}$ is a time constant proportional to the fall time of $\mathrm{v}_{\mathrm{ce}}$. For the example in Figure 13, $\mathrm{I}_{\mathrm{gsp}}=3.15 \mathrm{~A}, \mathrm{~T}_{2}=0.77 \mathrm{~T}_{\mathrm{f}}$ with $\mathrm{T}_{\mathrm{f}}$ being measured as $\sim 50 \mathrm{~ns}$.


Figure 13 b ). Approximated gate drive current $\mathrm{i}_{\mathrm{gs}}(\mathrm{t})$ waveform.

With these parameters, the approximated $\mathrm{i}_{\mathrm{gs}}(\mathrm{t})$ is plotted as in Figure 13 b).
Based on the approximation formulae of $\mathrm{v}_{\mathrm{ce}}(\mathrm{t})$ and $\mathrm{i}_{\mathrm{gs}}(\mathrm{t})$, one can calculate the power losses for each gate driver pair as

$$
P_{g d}=\frac{1}{T_{s}} \int_{0}^{T_{s}} v_{\mathrm{ce}}(\mathrm{t}) \mathrm{i}_{\mathrm{gs}}(\mathrm{t}) \mathrm{dt} .
$$

For SC2446, there are 4 gate drivers, the total gate driver losses is then $4 P_{g d d^{-}}$. For the example in Figure 12, the power losses for each gate driver is estimated as 122 mW when the operating frequency is about 300 kHz . The total losses for the 4 gate drivers is then about 488 mW .

Remark 3: It is beneficial to select low gate charge MOSFET's for lower switching losses in the MOSFET package and lower power dissipation in the gate-driving IC. Once the MOSFET is chosen with a specified input gate charge, one can adjust the gate driving resistor to balance the driver IC losses and the power MOSFET switching losses. To the first order of approximation, smaller gate resistance leads to higher gate driving current and faster MOSFET switching. But, the driver incurs more power losses. On the other hand, larger gate drive resistance limits the gate drive current, which leads to low $V_{\text {ce }}$ and less power losses. But, the MOSFET suffers more switching losses.
Using low gate charge MOSFET's reduces switching loss. To prevent shoot-through between the top and the bottom MOSFET's during commutation, one MOSFET should be completely turned off before the other is turned on. In the SC2446 the top and the bottom gate drive pulses are made non-overlapping. When not driving any load, the nonoverlapping commutation intervals from the top to the bottom and from the bottom to the top gate drives are set at 90 ns . If MOSFET's are driven from the SC2446, the non-overlapping commutation times will decrease due to finite gate-source voltage rise and fall times. The gatesource voltage waveforms of the MOSFET's should not overlap above their respective thresholds when driven from the SC2446. Use of low gate charge MOSFET's reduces transition times and the tendency of shoot-through. The combined rise and fall times during both commutations should be less than the preset non-overlapping intervals.

## Current Sensing (Combi-Sense)

Inductor current sensing is required for the current-mode control. Although the inductor current can be sensed with a precision resistor in series with the inductor, a novel lossless Combi-sense technique is used in the SC2446. This SEMTECH proprietary technique has the advantages of

## POWER MANAGEMENT

## Application Information (Cont.)

1) lossless current sensing,
2) higher signal-to-noise ratio, and
3) preventing thermal run-away.

The basic arrangement of the Combi-sense is shown in Figure 14.

Where, $R_{L}$ is the equivalent series resistance of the output inductor. The added $R_{s}$ and $C_{s}$ form a RC branch for inductor current sensing. This branch is driven from a small totem pole driver (Q3 and Q4) integrated within SC2446. The base driving signals Vbe3 and Vbe4


Figure 14. The basic structure of Combi-Sense.
are designed to follow the gate drive signals Vgs1 and Vgs2, respectively, with minimal delay drive. Ideally, the leading and falling edges of the Virtual Phase Node (VPN) follow that of the Phase Node (PN) when Q1~Q4 switch accordingly.
Specifically, when Q1/Q3 are ON and Q2/Q4 are OFF, the equivalent circuit of Figure 14 reduces to Figure 15 a). Where, Rds1 is the on-resistance of the top MOSFET. The two branches, consisting of $\{(\mathrm{Rds} 1+\mathrm{RL}), L\}$ and $\left\{\mathrm{R}_{\mathrm{s}}\right.$, $\mathrm{C}_{\mathrm{s}}$, are in parallel. The DC voltage drop (Rds1+RL)I。 equals $V_{c s}$. In this way, the output current is sensed from $V_{C s}$ when ( $\mathrm{Rds} 1+\mathrm{RL}$ ) is known.

When Q1/Q3 are OFF and Q2/Q4 are ON, the equivalent circuit of Figure 14 becomes the sub-circuit as shown in Figure 15 b). Where, Rds2 is the channel resistance of the bottom MOSFET. In this case, the branch $\left\{R_{s}, C_{s}\right\}$ is in parallel with $\{(\mathrm{Rds} 2+\mathrm{RL}), \mathrm{L}\}$ and $\mathrm{V}_{\mathrm{Cs}}=(\mathrm{Rds} 2+\mathrm{RL}) \mathrm{I}_{0}$. In average,


Figure 15 a). Equivalent sub-circuit.


Figure 15 b). Equivalent sub-circuit.

$$
V_{C s}=[D(R d s 1+R L)+(1-D)(R d s 2+R L)] I_{0},
$$

or equivalently

$$
\left.V_{\mathrm{Cs}}=[\mathrm{D} R \mathrm{Rds} 1+(1-\mathrm{D}) \mathrm{Rds} 2+\mathrm{RL}]\right]_{\mathrm{o}}=\mathrm{R}_{\mathrm{eq}} I_{0} .
$$

It is noted that the DC value of $V_{C s}$ is independent of the value of $L, R_{s}$ and $C_{s}$. This means that, if only the average load current information is needed (such as in average current mode control), this current sensing method is effective without time constant matching requirement. In the current mode control as implemented in SC2446, the voltage ripple on $\mathrm{C}_{\mathrm{s}}$ is critical for PWM operation. In fact, the $A C$ voltage ripple peak-to-peak value of $V_{\text {Cs }}$ (denoted as $\Delta V_{c s}$ ) directly effects the signal-to-noise ratio of the PWM operation. In general, smaller $\Delta \mathrm{V}_{\mathrm{Cs}}$ leads to lower signal-to-noise ratio and more noise sensitive operation. Larger $\Delta \mathrm{V}_{\mathrm{Cs}}$ leads to more circuit (power stage)

## POWER MANAGEMENT

## Application Information (Cont.)

parameter sensitive operation. A good engineering compromise is to make

$$
\Delta V_{\mathrm{Cs}} \sim \mathrm{R}_{\mathrm{eq}} \delta \mathrm{I}_{\mathrm{o}} .
$$

The prerequisite for such relation is the so called time constant matching condition

$$
\frac{\mathrm{L}}{\mathrm{R}_{\mathrm{eq}}} \approx \mathrm{R}_{\mathrm{s}} \mathrm{C}_{\mathrm{s}} .
$$

When Rds1=Rds2, the above relations become equations.
For an example of application circuit, $\mathrm{L}=1.3 \mu \mathrm{H}$, $\mathrm{RL}=1.56 \mathrm{~m} \Omega$ and $\mathrm{Rds} 1=\mathrm{Rds} 2=8 \mathrm{~m} \Omega$, the time constant $\mathrm{R}_{\mathrm{s}} \mathrm{C}_{\mathrm{s}}$ should be set as $136 \mu \mathrm{~s}$. If one selects $\mathrm{C}_{\mathrm{s}}=33 \mathrm{nF}$, then $R_{\mathrm{s}}=4.12 \mathrm{k} \Omega$.

## Scaling the Current Limit

Over-current is handled differently in the SC2446 depending on the direction of the inductor current. If the differential sense voltage between CS+ and CS- exceeds +75 mV , the top MOSFET will be turned off and the bottom MOSFET will be turned on to limit the inductor current. This +75 mV is the cycle-by-cycle peak current limit when the load is drawing current from the converter. There is no cycle-by-cycle current limit when the inductor current flows in the reverse direction. If the voltage between CS1+ and CS- falls below -113 mV , the controller will undergo overload shutdown and time-out with both the top and the bottom MOSFETs shut off. (See the section Overload Protection and Hiccup).

In the circuit of Figure 14, the equivalent inductor current limits are set according to

$$
\mathrm{L}_{\mathrm{LMcP}}=\frac{75 \mathrm{mV}}{\mathrm{R}_{\mathrm{eq}}}
$$

when the load is sourcing current from the converter and

$$
L_{\mathrm{LMcn}}=-\frac{110 \mathrm{mV}}{\mathrm{R}_{\mathrm{eq}}}
$$

when the load is forcing current back to the input power source. If $R_{\text {eq }}=9.56 \mathrm{~mW}$, then $\mathrm{I}_{\mathrm{LM}}=7.8 /-11.8 \mathrm{~A}$. The circuit in Figure 16 allows the user to scale the equivalent current limit with the same $R_{\text {eq }}$.


Figure 16. Scaling the equivalent current limit.
a) When the required current limit value $I_{L M}$ is greater than $I_{\text {LMCP }}$, one just needs to remove $R_{s 3}$, and solve

$$
\mathrm{R}_{\mathrm{s} 2} \mathrm{C}_{\mathrm{s}}=\frac{\mathrm{L}}{\mathrm{R}_{\mathrm{eq}}}
$$

for $R_{\mathrm{s} 2}$, and $\mathrm{R}_{\mathrm{s}}$.

$$
\mathrm{I}_{\mathrm{LM}} \mathrm{R}_{\mathrm{eq}} \frac{\mathrm{R}_{\mathrm{s} 2}}{R_{\mathrm{s}}}=75 \mathrm{mV}
$$

$R_{s}$ is then calculated from

$$
R_{s 1}=\frac{R_{s 2} R_{s}}{R_{s}-R_{s 2}}
$$

If the current limit is to be set to $\mathrm{I}_{\mathrm{LM}}=15 \mathrm{~A}$ with the existing power circuit parameter and $\mathrm{C}_{\mathrm{s}}$, it is calculated that $\mathrm{R}_{\mathrm{s} 2}=$ $4.12 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{s}}=7.87 \mathrm{k} \Omega$ and $\mathrm{R}_{\mathrm{s} 1}=8.66 \mathrm{k} \Omega$.
b) When the required current limit $\mathrm{I}_{\mathrm{LM}}$ is less than $\mathrm{I}_{\mathrm{LMCP}}$, one just needs to remove $R_{s 1}$ and solve

$$
\mathrm{R}_{\mathrm{s}} \mathrm{C}_{\mathrm{s}}=\frac{\mathrm{L}}{\mathrm{R}_{\mathrm{eq}}}
$$

for $R_{s}$ and $R_{s 3}$

$$
\mathrm{I}_{\mathrm{LM}} \mathrm{R}_{\mathrm{eq}}+\frac{\mathrm{R}_{\mathrm{s}}}{\mathrm{R}_{\mathrm{s} 3}} \mathrm{~V}_{\mathrm{O}}=75 \mathrm{mV}
$$

## POWER MANAGEMENT

## Application Information (Cont.)

$R_{s 1}$ is then obtained from

$$
R_{s 2}=\frac{R_{s 3} R_{s}}{R_{s 3}-R_{s}}
$$

If the current limit is to be set to $I_{\mathrm{LM}}=5 \mathrm{~A}$ with the existing power circuit parameter and $C_{s}$, it is calculated that $R_{\mathrm{s}}=4.12 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{s} 3}=190 \mathrm{k} \Omega$ and $\mathrm{R}_{\mathrm{s} 2}=4.22 \mathrm{k} \Omega$.
Similar steps and equations apply to the current limit setting and scaling for current sinking mode.

Remark 4: When the current limit $\mathrm{I}_{\mathrm{LM}}$ is lower than $\mathrm{I}_{\text {LMCp }}$, the designer has the freedom of selecting higher Rds(ON) MOSFETs to reduce cost. As a result, $R_{e g}$ is increased and $I_{\text {LMcp }}$ is reduced. Although the use of low-cost MOSFET's is always preferred, the current-limit setting technique described above allows quick adjustment on a well-tested prototype without the need to replace the power MOSFETs.

## Overload Protection and Hiccup

During start-up, the capacitor from the SS/EN pin to ground functions as a soft-start capacitor. After the converter starts and enters regulation, the same capacitor operates as an overload shutoff timing capacitor. As the load current increases, the cycle-bycycle current-limit comparator will first limit the inductor current. Further increase in loading will cause the output voltage (hence the feedback voltage) to fall. If the feedback voltage falls to less than (75\% for Ch1, $72 \%$ for Ch 2 ) of the reference voltage, the controller will shut off both the top and the bottom MOSFET's. Meanwhile an internal $1.4 \mu \mathrm{~A}$ current source discharges the soft-start capacitor $\mathrm{C}_{32}\left(\mathrm{C}_{33}\right)$ connected to the SS/EN pin.

When the capacitor is discharged to 0.5 V , a $2 \mu \mathrm{~A}$ current source recharges the SS/EN capacitor and converter restarts. If overload persists, the controller will shut down the converter when the soft start capacitor voltage exceeds 3.2V. The converter will repeatedly start and shut off until it is no longer overloaded. This hiccup mode of overload protection is a form of foldback current limiting. The following calculations estimate the average inductor current when the converter output is shorted to the ground.
a) The time taken to discharge the capacitor from 3.2 V to 0.5 V

$$
\mathrm{t}_{\mathrm{ssf}}=\mathrm{C}_{32} \frac{(3.2-0.5) \mathrm{V}}{1.4 \mu \mathrm{~A}}
$$

If $C_{32}=0.1 \mu \mathrm{~F} . t_{\text {ssf }}$ is then calculated as 193 ms .
b) The soft start time from 0.5 V to 3.2 V

$$
\mathrm{t}_{\mathrm{ssr}}=\mathrm{C}_{32} \frac{(3.2-0.5) \mathrm{V}}{2 \mu \mathrm{~A}} .
$$

When $C_{32}=0.1 \mu \mathrm{~F} . t_{\text {ssr }}$ is then calculated as 135 ms . Note that during soft start, the converter only starts switching when the voltage at SS/EN exceeds 1.2 V .
c) The effective start-up time is

$$
\mathrm{t}_{\text {sso }}=\mathrm{C}_{32} \frac{(3.2-1.2) \mathrm{V}}{2 \mu \mathrm{~A}} .
$$

The average inductor current is then

$$
\mathrm{L}_{\text {Leff }}=\mathrm{I}_{\mathrm{LMcp}} \frac{\mathrm{t}_{\text {sso }}}{\mathrm{t}_{\text {ssf }}+\mathrm{t}_{\text {ssr }}} .
$$

$\mathrm{I}_{\text {Leff }} \approx 0.30 \mathrm{I}_{\text {LMcp }}$ and is independent of the soft start capacitor value. The converter will not overheat in hiccup.

## Setting the Output Voltage

The non-inverting input of the channel-one error amplifier is internally tied the 0.5 V voltage reference output (Pin 8). The non-inverting input of the channel-two error amplifier is brought out as a device pin (Pin 10) to which the user can connect Pin 8 or an external voltage reference. A simple voltage divider ( $\mathrm{R}_{01}$ at top and $\mathrm{R}_{\mathrm{oz}}$ at bottom) sets the converter output voltage. The voltage feedback gain $h=0.5 / V_{0}$ is related to the divider resistors value as

$$
R_{02}=\frac{h}{1-h} R_{01 .}
$$

Once either $R_{01}$ or $R_{02}$ is chosen, the other can be calculated for the desired output voltage $\mathrm{V}_{\mathrm{o}}$. Since the number of standard resistance values is limited, the calculated resistance may not be available as a standard value resistor. As a result, there will be a set error in the converter output voltage. This non-random error is caused by the feedback voltage divider ratio. It cannot be corrected by the feedback loop.

## POWER MANAGEMENT

## Application Information (Cont.)

The following table lists a few standard resistor combinations for realizing some commonly used output voltages.

| Vo (V) | $\mathbf{0 . 6}$ | 0.9 | $\mathbf{1 . 2}$ | $\mathbf{1 . 5}$ | 1.8 | 2.5 | 3.3 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $(1-\mathrm{h}) / \mathrm{h}$ | $\mathbf{0 . 2}$ | 0.8 | $\mathbf{1 . 4}$ | $\mathbf{2}$ | 2.6 | 4 | 5.6 |
| Ro1 (Ohm) | $\mathbf{2 0 0}$ | 806 | $\mathbf{1 . 4 K}$ | $\mathbf{2 K}$ | 2.61 K | 4.02 K | 5.62 K |
| Ro2 (Ohm) | $\mathbf{1 K}$ | 1 K | $\mathbf{1 K}$ | $\mathbf{1 K}$ | 1 K | 1 K | 1 K |

Only the voltages in boldface can be precisely set with standard $1 \%$ resistors.
From this table, one may also observe that when the value

$$
\frac{1-h}{h}=\frac{V_{0}-0.5}{0.5}
$$

and its multiples fall into the standard resistor value chart ( $1 \%, 5 \%$ or so), it is possible to use standard value resistors to exactly set up the required output voltage value.
The input bias current of the error amplifier also causes an error in setting the output voltage. The maximum inverting input bias currents of error amplifiers 1 and 2 is -250 nA . Since the non-inverting input is biased to 0.5 V , the percentage error in the second output voltage will be $-100 \% \cdot(0.25 \mu \mathrm{~A}) \cdot R_{o 1} R_{o 2} /\left[0.5 \cdot\left(R_{o 1}+R_{o 2}\right)\right]$. To keep this error below $0.2 \%, R_{02}<4 k \Omega$.

## Loop Compensation

SC2446 uses current-mode control for both step-down channels. Current-mode control is a dual-loop control system in which the inductor peak current is loosely controlled by the inner current-loop. The higher gain outer loop regulates the output voltage. Since the current loop makes the inductor appear as a current source, the complex high-Q poles of the output LC networks is split into a dominant pole determined by the output capacitor and the load resistance and a high frequency pole. This pole-splitting property of current-mode control greatly simplifies loop compensation.
The inner current-loop is unstable (sub-harmonic oscillation) unless the inductor current up-slope is steeper than the inductor current down-slope. For stable
operation above $50 \%$ duty-cycle, a compensation ramp is added to the sensed-current. In the SC2446 the compensation ramp is made duty-ratio dependent. The compensation ramp is approximately

$$
I_{\text {ramp }}=D e^{1.76 \mathrm{D}} * 30 \mu \mathrm{~A}
$$

The slope of the compensation ramp is then

$$
S_{e}=(1+1.76 \mathrm{D}) \mathrm{e}^{1.76 \mathrm{D}} \mathrm{f}_{\mathrm{s}} * 30 \mu \mathrm{~A} .
$$

The slope of the internal compensation ramp is well above the minimal slope requirement for current loop stability and is sufficient for all the applications.
With the inner current loop stable, the output voltage is then regulated with the outer voltage feedback loop. A simplified equivalent circuit model of the synchronous Buck converter with current mode control is shown in Figure 17.


Figure 17. A simple model of synchronous buck converter with current mode control.

The voltage transconductance error amplifier (in the SC2446) has a $g_{m}$ of $260 \propto A / V$. The target of the compensation design is to select the compensation network consisting of $\mathrm{C}_{2}, \mathrm{C}_{3}$ and $\mathrm{R}_{2}$, along with the feedback resistors $R_{01}, R_{02}$ and the current sensing gain, such that the converter output voltage is regulated with satisfactory dynamic performance.

## POWER MANAGEMENT

## Application Information (Cont.)

With the output voltage $\mathrm{V}_{\mathrm{o}}$ known, the feedback gain h and the feedback resistor values are determined using the equations given in the "Output Voltage Setting" section with

$$
\mathrm{h}=\frac{0.5}{\mathrm{~V}_{\mathrm{o}}}
$$

For the rated output current $I_{0}$, the current sensing gain $k$ is first estimated as

$$
\mathrm{k}=\frac{\mathrm{I}_{0}}{2.1} .
$$

From Figure 17, the transfer function from the voltage error amplifier output $v_{c}$ to the converter output $v_{o}$ is

$$
\frac{\mathrm{V}_{\mathrm{o}}(\mathrm{~s})}{\mathrm{V}_{\mathrm{c}}(\mathrm{~s})}:=\mathrm{G}_{\mathrm{vc}}(\mathrm{~s})=k R_{\mathrm{o}} \frac{1+\frac{\mathrm{s}}{\mathrm{~s}_{\mathrm{z} 1}}}{1+\frac{\mathrm{s}}{\mathrm{~s}_{\mathrm{p} 1}}}
$$

where, the single dominant pole is

$$
\mathrm{s}_{\mathrm{p} 1}=\frac{1}{\left(\mathrm{R}_{\mathrm{o}}+\mathrm{R}_{\mathrm{oesr}}\right) \mathrm{C}_{\mathrm{o}}}
$$

and the zero due to the output capacitor ESR is

$$
\mathrm{s}_{\mathrm{z} 1}=\frac{1}{\mathrm{R}_{\mathrm{oest}} \mathrm{C}_{\mathrm{o}}}
$$

The dominant pole moves as output load varies.
The controller transfer function (from the converter output $v_{o}$ to the voltage error amplifier output $v_{c}$ ) is

$$
C(s)=\frac{g_{m} h}{s\left(C_{2}+C_{3}\right)} \frac{1+\frac{s}{s_{z 2}}}{1+\frac{s}{s_{p 2}}}
$$

where

$$
\mathrm{s}_{\mathrm{z} 2}=\frac{1}{\mathrm{R}_{2} \mathrm{C}_{2}}
$$

and

$$
\mathrm{s}_{\mathrm{p} 2}=\frac{1}{\mathrm{R}_{2} \frac{\mathrm{C}_{2} \mathrm{C}_{3}}{\mathrm{C}_{2}+\mathrm{C}_{3}}}
$$

The loop transfer function is then

$$
\mathrm{T}(\mathrm{~s})=\mathrm{G}_{\mathrm{vc}}(\mathrm{~s}) \mathrm{C}(\mathrm{~s})
$$

To simplify design, we assume that $\mathrm{C}_{3} \ll \mathrm{C}_{2}, \mathrm{R}_{\text {oesr }} \ll \mathrm{R}_{\mathrm{o}}$, selects $S_{p 1}=S_{z 2}$ and specifies the loop crossover frequency $f_{c}$. It is noted that the crossover frequency determines the converter dynamic bandwidth. With these assumptions, the controller parameters are determined as following.

$$
\begin{aligned}
\mathrm{C}_{2} & =\frac{\mathrm{g}_{\mathrm{m}} \mathrm{hk} \mathrm{R}_{\mathrm{o}}}{2 \pi f_{\mathrm{c}}} \\
\mathrm{R}_{2} & =\frac{\mathrm{R}_{\mathrm{o}} \mathrm{C}_{\mathrm{o}}}{\mathrm{C}_{2}}
\end{aligned}
$$

and

$$
\mathrm{C}_{3}=\frac{\mathrm{R}_{\text {oesr }} \mathrm{C}_{0}}{\mathrm{R}_{2}} \mathrm{~K},
$$

with a constant K .
For example, if $\mathrm{V}_{\mathrm{o}}=2.5 \mathrm{~V}, \mathrm{I}_{\mathrm{o}}=15 \mathrm{~A}, \mathrm{f}_{\mathrm{s}}=300 \mathrm{kHz}, \mathrm{C}_{\mathrm{o}}=1.68 \mathrm{mF}$, $R_{\text {oesr }}=4.67 \mathrm{~m} \Omega$, one can calculate that

$$
\begin{aligned}
R_{o} & =\frac{V_{o}}{I_{o}}=167 \mathrm{~m} \Omega \\
h & =\frac{0.5}{V_{o}}=0.2
\end{aligned}
$$

and

$$
\mathrm{k}=\frac{\mathrm{I}_{\mathrm{o}}}{2.1}=7.14
$$

If the converter crossover frequency is set around $1 / 10$ of the switching frequency, $f_{c}=30 \mathrm{kHz}$, the controller parameters then can be calculated.

$$
\mathrm{C}_{2}=\frac{\mathrm{g}_{\mathrm{m}} \mathrm{hkR}}{2 \pi \mathrm{f}_{\mathrm{c}}} \approx 0.328 \mu \mathrm{~F}
$$

use $C_{2}=0.33 \mu \mathrm{~F}$.

$$
R_{2}=\frac{R_{0} C_{0}}{C_{2}} \approx 848.5 \mathrm{k} \Omega
$$

## POWER MANAGEMENT

## Application Information (Cont.)

use $\mathrm{R}_{2}=770 \mathrm{k} \Omega$.
With $K=1$, it is further calculated that

$$
\mathrm{C}_{3}=\frac{\mathrm{R}_{\text {oesr }} \mathrm{C}_{0}}{\mathrm{R}_{2}} \mathrm{~K} \approx 10.2 \mathrm{pF}
$$

use $\mathrm{C}_{3}=10 \mathrm{pF}$. The Bode plot of the loop transfer function (magnitude and phase) is shown in Figure 18



Figure 18. The loop transfer function Bode plot of the example.

It is clear that the resulted crossover frequency is about 27.1 kHz with phase margin $91^{\circ}$.

In some initial prototypes, if the circuit noise makes the control loop jittering, it is suggested to use a bigger $C_{3}$ value than the calculated one here. Effectively, the converter bandwidth is reduced in order to reject some
high frequency noises. In the final working circuit, the loop transfer function should be measured using network analyzer and compared with the design to ensure circuit stability under different line and load conditions. The load transient response behavior is further tested and measured to meet the specification.

## PC Board Layout Issues

Circuit board layout is very important for the proper operation of high frequency switching power converters. A power ground plane is required to reduce ground bounces. The followings are suggested for proper layout.

## Power Stage

1) Separate the power ground from the signal ground. In SC2446, the power ground PGND should be tied to the source terminal of lower MOSFETs. The signal ground AGND should be tied to the negative terminal of the output capacitor.
2) Minimize the size of high pulse current loop. Keep the top MOSFET, bottom MOSFET and the input capacitors within a small area with short and wide traces. In addition to the aluminum energy storage capacitors, add multilayer ceramic (MLC) capacitors from the input to the power ground to improve high frequency bypass.
3) Reduce high frequency voltage ringing. Widen and shorten the drain and source traces of the MOSFET's to reduce stray inductances. Add a small RC snubber if necessary to reduce the high frequency ringing at the phase node. Sometimes slowing down the gate drive signal also helps in reducing the high frequency ringing at the phase node.
4) Shorten the gate driver path. Integrity of the gate drive (voltage level, leading and falling edges) is important for circuit operation and efficiency. Short and wide gate drive traces reduce trace inductances. Bond wire inductance is about $2 \sim 3 n \mathrm{H}$. If the length of the PCB trace from the gate driver to the MOSFET gate is 1 inch, the trace inductance will be about 25 nH . If the gate drive current is 2 A with 10 ns rise and falling times, the voltage drops across the bond wire and the PCB trace will be 0.6 V and 5 V respectively. This may slow down the switching

## POWER MANAGEMENT

## Application Information (Cont.)

transient of the MOSFET's. These inductances may also ring with the gate capacitance.
5) Put the decoupling capacitor for the gate drive power supplies (BST and PVCC) close to the IC and power ground.

## Control Section

6) The frequency-setting resistor Rosc should be placed close to Pin 3. Trace length from this resistor to the analog ground should be minimized.
7) Solder the bias decoupling capacitor right across the AVCC and analog ground AGND.
8) Place the Combi-sense components away from the power circuit and close to the corresponding CS+ and CSpins. Use X7R type ceramic capacitor for the Combi-sense capacitor because of their temperature stability.
9) Use an isolated local ground plane for the controller and tie it to the negative side of output capacitor bank.

[^0]:    Dual Independant Outputs

