## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## POWER MANAGEMENT

## Description

The SC2450 can be configured as a dual converter or a bi-phase converter for high current applications. The part is designed for point of use power supplies with $8.5-30 \mathrm{~V}$ nominal backplane power sources. Multiple supplies can be synchronized together to prevent low frequency harmonics on the backplane. The power dissipation is controlled using a novel low voltage supply technique, allowing high speed and integration, with the high drive currents to ensure low MOSFET switching loss.
The use of high speed switching circuits allows very narrow PWM outputs down to $15: 1$ voltage ratios. Single pin compensation for each channel simplifies development as well as reducing external pin count.
Capable of driving MOSFETs via external driver transistors for phase currents beyond 20A.

## Features

- Selectable dual output or bi-phase operation
- Direct drive for N-channel MOSFETs
- Undervoltage lockout
- Synchronization to external clock
- Multi-converter synchronization
- Soft start
- Fast transient response
- Max duty cycle $45 \%$
- Output over voltage protection
- Thermal shutdown
- 28-Pin SO lead free package available. Fully WEEE and RoHS compliant


## Applications

Power supplies for advanced telecoms/datacoms SO IP, Ethernet and PABX power supplies

## Typical Application Circuit



## POWER MANAGEMENT

## Absolute Maximum Ratings

Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied.

| Parameter | Symbol | Maximum | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage | $\mathrm{V}_{\mathbb{N}}$ | 34 | V |
| Voltage on BST Pins | $\mathrm{V}_{\text {BST }}$ | 42 | V |
| Oscillator Frequency ${ }^{(1)}$ |  | 2 | MHz |
| VCC |  | 8 | V |
| Thermal Resistance Junction to Case | $\theta_{\text {JC }}$ | 25 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Resistance Junction to Ambient | $\theta_{\text {JA }}$ | 80 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Operating Temperature Range | $\mathrm{T}_{\text {A }}$ | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $\mathrm{T}_{\text {STG }}$ | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering) 10 seconds | $\mathrm{T}_{\text {LEAD }}$ | 300 | ${ }^{\circ} \mathrm{C}$ |

Note: (1) Maximum frequency and maximum supply voltage could cause excessive power dissipation in the part.

## Electrical Characteristics

Unless specified $\mathrm{V}_{\mathrm{IN}}=24 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathbb{N}}$ |  | 8.5 |  | 30 | V |
| Supply Current | ENABLE $=0$ |  | 30 | 40 | mA |
| Under Voltage Lockout |  |  | 5.8 |  | V |
| UVLO Hysteresis |  |  | 400 |  | mV |
| Voltage Regulator |  |  |  |  |  |
| Pre Regulator Voltage |  | 6 |  | 7 | V |
| Bgout Voltage | $\mathrm{C}_{\text {REF }}=4.7 \mathrm{nF}$ | 0.99 | 1 | 1.01 | V |
| Bgout Impedance |  |  | 3 |  | $\mathrm{K} \Omega$ |
| REGDRV Pin Sink Current | $\mathrm{I}_{\text {REGDRV }}$ |  | 5 |  | mA |
| Error Amp |  |  |  |  |  |
| Input Offset Voltage |  |  |  | 15 | mV |
| Input Offset Mismatch |  |  |  | 4 | mV |
| Input Impedance |  | 5 |  |  | K $\Omega$ |
| Linear Transconductance |  |  | . 002 |  | AN |
| Internal Oscillator |  |  |  |  |  |
| Frequency | $\mathrm{R}_{\mathrm{REF}}=30 \mathrm{~K}$ |  | 1 |  | MHz |
| Frequency | $\mathrm{R}_{\mathrm{REF}}=60 \mathrm{~K}$ |  | 500 |  | kHz |
| Ramp Valley to Peak | $\mathrm{V}_{\mathbb{N}}=12 \mathrm{~V}$ |  | 1.5 |  | V |
| Ramp Valley to Peak | $\mathrm{V}_{\mathbb{N}}=24 \mathrm{~V}$ |  | 3 |  | V |

POWER MANAGEMENT

## Electrical Characteristics (Cont.)

Unless specified $\mathrm{V}_{\text {IN }}=24 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| External Clock | Rise Time < 50ns |  |  | 2 | $\mu \mathrm{~s}$ |
| Detect Time |  | 10 |  | 50 | $\mu \mathrm{~s}$ |
| Unlock Time |  | 0.27 |  | 1 | MHz |
| Frequency Range |  |  |  |  |  |

High Side Gate Drive

| Max Duty Cycle |  |  | 45 |  | $\%$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Peak Source | C $_{\text {LOAD }}=10 \mathrm{nF}$ |  | 1 |  | A |
| Peak Sink | C LOAD $=10 \mathrm{nF}$ |  | 1 |  | A |

## Low Side Gate Drive

| Peak Source | $C_{\text {LOAD }}=10 \mathrm{nF}$ |  | 2 |  | A |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Peak Sink | $\mathrm{C}_{\text {LOAD }}=10 \mathrm{nF}$ |  | 2 |  | A |

Sync Drive Timing

| Min Non-overlap | $C_{\text {LOAD }}=1 \mathrm{nF}$ Fet Drive $<1 \mathrm{~V}$ | 20 | 50 |  | ns |
| :--- | :---: | :---: | :---: | :---: | :---: |
| PWM Match | $50 \%$ Duty Cycle, $\mathrm{F}_{\text {OSC }}=1 \mathrm{MHz}$ | -1 |  | 1 | $\%$ |

## Logic Input Pins

| Input Bias Current | $\mathrm{V}_{\mathbb{N}}=0-5 \mathrm{~V}$ | -10 |  | 10 | $\mu \mathrm{~A}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Logic Threshold |  |  | 0.8 |  | V |
| FB2 Disable Threshold |  |  | $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Over Current Protection

| OCP Threshold |  | 103 | 115 | 127 | mV |
| :--- | :--- | :---: | :---: | :---: | :---: |
| OC+ I/P Bias Current | $\mathrm{V}_{\mathbb{N}}=24 \mathrm{~V}$ |  | 700 |  | $\mu \mathrm{~A}$ |
| OC- I/P Bias Current |  |  | 50 |  | $\mu \mathrm{~A}$ |

## Over Voltage Protection

| OVP Threshold |  |  | 120 |  | $\%$ |
| :--- | :--- | :--- | :--- | :--- | :---: |
| Thermal Shutdown |  |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |

Note:
(1) This device is ESD sensitive. Use of standard ESD handling precautions is required.

POWER MANAGEMENT
Pin Configuration


## Ordering Information

| Part Number | PACKAGE $^{(1)}$ | $T_{\text {AMB }}\left(T_{A}\right)$ |
| :--- | :---: | :---: |
| SC2450ISWTR | SO-28 | $-40-+85^{\circ} \mathrm{C}$ |
| SC2450ISWTRT ${ }^{(2)}$ |  |  |
| SC2450EVB | SC2450 Evaluation Board |  |

## Notes:

(1) Only available in tape and reel packaging. A reel contains 1000 devices.
(2) Lead free product. This product is fully WEEE and RoHS compliant.

## Block Diagram



POWER MANAGEMENT
Pin Descriptions

| Pin | Pin Name | Pin Function |
| :---: | :---: | :---: |
| 1 | FB1 | Feedback for channel 1. |
| 2 | COMP1 | Compensation for channel 1. |
| 3 | NC | No connection. |
| 4 | BG | 1V reference for error amplifiers, 3K source impedance. |
| 5 | FB2 | Feedback for channel 2. |
| 6 | COMP2 | Compensation for channel 2. |
| 7 | REGDRV | Regulator drive for external pass transistor. |
| 8 | ENABLE | Enable threshold is 2.05 V , connect to ground to disable. |
| 9 | PHASE2 | Phase node input for channel 2. |
| 10 | DRVH2 | Gate drive for high side channel 2. |
| 11 | BSTH2 | Bootstrap input for high side channel 2. |
| 12 | DRVL2 | Gate drive for low side channel 2. |
| 13 | BSTL2 | Supply for low side channel 2. |
| 14 | VCC | Pre-regulated IC power supply. |
| 15 | BSTL1 | Supply for low side channel 1. |
| 16 | DRVL1 | Gate drive for low side channel 1. |
| 17 | BSTH1 | Bootstrap input for high side channel 1. |
| 18 | DRVH1 | Gate drive for high side channel 1. |
| 19 | PHASE1 | Phase node input for high side channel 1. |
| 20 | PGND | Power ground. |
| 21 | OC+ | Overcurrent comparator inverting input. |
| 22 | OC-2 | Overcurrent comparator non-inverting input for channel 2. |
| 23 | OC-1 | Overcurrent comparator non-inverting input for channel 1. |
| 24 | EXTCLK | External clock, converter locks to this input when a valid signal is present. |
| 25 | CLKOUT | Clock out, logic level drive to provide synchronizing signal for other converters. |
| 26 | NC | No connection. |
| 27 | AGND | Analog ground. |
| 28 | RREF | External reference resistor for internal oscillator and ramp generator. |

POWER MANAGEMENT
Typical Application
Schematic for Two Channel Operation


POWER MANAGEMENT

## Typical Application (Cont.)

Bill of Material for Two Channel Operation

| Item | Qty | Reference | Part Number/Value | Manufacturer |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 8 | C1-C8 | $0.47 \mu \mathrm{~F}, 50 \mathrm{~V}$, Cer. | Any |
| 2 | 3 | C9,C24, C25 | $0.33 \mu \mathrm{~F}$, Cer., 1206 | Any |
| 3 | 2 | C10, C11 | 22nF, Cer., 1206 | Any |
| 4 | 1 | C12 | $0.1 \mu \mathrm{~F}, \mathrm{Cer} ., 1206$ | Any |
| 5 | 2 | C13, C14 | 10nF, Cer., 1206 | Any |
| 6 | 1 | C15 | 47pF, Cer., 1206 | Any |
| 7 | 6 | C16, C19,C20, C21,C22, C23 | 22 $\mu \mathrm{F}, 35 \mathrm{~V}$, Tant. | Any |
| 8 | 2 | C17,C18 | 680~F, 35V, Alum. | Any |
| 9 | 2 | C26, C27 | 2.2nF, Cer., 1206 | Any |
| 10 | 3 | C28, C29, 550 | 1.0nF, Cer., 1206 | Any |
| 11 | 1 | C30 | 1.0رF, Cer., 1206 | Any |
| 12 | 11 | C31,C32,C33, C36,C37, C40,C41,C42,C43,C44, C45 | 10 $\mu$ F, Cer., 1206 | Any |
| 13 | 4 | C34,C35,C38, C39 | 1500 FF, 6.3V, Alum. | Any |
| 14 | 4 | D1,D2,D5,D6 | 1A, 40V, Schottky, MELF, 1N5819M | Any |
| 15 | 2 | D3,D4 | 3A, 40V, Schottky, 30BQ040 | Any |
| 16 | 2 | L1,L2 | Inductor, 9 turns | Magnetics: <br> Kool Mu <br> P/N: 77206-A7 |
| 17 | 4 | M1,M2,M3,M4 | N-Channel MOSFET, TO263AB | Fairchild P/N: FDB7030BL |
| 18 | 1 | Q1 | 80V, 1A, NPN, Med. Pwr. SOT-223 | BCP56CT |
| 19 | 2 | R1,R3 | 2.2, 5\%, 1206 | Any |
| 20 | 2 | R4,R6 | 4.7, 5\%, 1206 | Any |
| 21 | 4 | R2,R5,R7,R11 | 1.0, 5\%, 1206 | Any |
| 22 | 1 | R8 | 56k, 5\%, 1206 | Any |
| 23 | 2 | R9,R10 | 2.2k, 5\%, 1206 | Any |
| 24 | 1 | R12 | Chip resistor, 0.005, 1W, 1\%, 2512 | Any |

POWER MANAGEMENT
Typical Application (Cont.)
Bill of Material for Two Channel Operation (Cont.)

| Item | Qty | Reference | Part Number/Value | Manufacturer |
| :---: | :---: | :---: | :---: | :---: |
| 25 | 4 | R13,R14,R15,R16 | 2.2, 1/4W, 5\%, 1210 | Any |
| 26 | 1 | R17*,R19,R31* | Chip resistor, 0, 1206 | Any |
| 27 | 2 | R20,R21 | 1.00k, 1\%, 1206 | Any |
| 28 | 1 | R22 | 2.32k, 1\%, 1206 | Any |
| 29 | 1 | R23 | 4.02k, 1\%, 1206 | Any |
| 30 | 2 | R26,R27 | 20,5\%, 1206 | Any |
| 31 | 1 | R28 | 10,5\%, 1206 | Any |
| 32 | 1 | R29 | 51, 5\%, 1206 | Any |
| 33 | 1 | R34 | 15k, 5\%, 1206 | Any |
| 34 | 1 | R36 | $68.1 \mathrm{k}, 1 \%, 1206$ | Any |
| 35 | 1 | R37 | 10.0k, 1\%, 1206 | Any |
| 36 | 0 | Roc1*,Roc2* | TBD, 1\%, 1206 | Any |
| 37 | 1 | SC2450 | Bi-Phase/Dual Controller, SO-28W | Semtech Corp. <br> P/N: SC2450ISW <br> 805-498-2111 |

Notes:

1.     * Indicates optional parts.
2. Some parts are selected due to availability or lead time, and are not optimized.

## Typical Application (Cont.)

Schematic for Bi-Phase Operation


## POWER MANAGEMENT

## Electrical Characteristic Curves

## Two Channel Operation

## Efficiency in Two-Channel Application Circuit (5V/12A, 3.3V/18A)



Phase Node Waveform of Two-Channel Application Circuit (Vin = 24V, Load Current = 12A for 5V, Load Current = 18A for 3.3V)


POWER MANAGEMENT
Electrical Characteristic Curves (Cont.)

### 3.3V Channel Gate Waveform (Vin = 24V, Load Current = 18A)


5.0V Channel Gate Waveform (Vin = 24V, Load Current = 12A)


POWER MANAGEMENT
Electrical Characteristic Curves (Cont.)
Start-up (Vin $=24 \mathrm{~V}$, Vout1 $=5.0 \mathrm{~V} / 12 \mathrm{~A}$, Vout2 $=3.3 \mathrm{~V} / 18 \mathrm{~A})$


## Bi-Phase Operation (Vout = 3.3V, Max. Load Current $=20 \mathrm{~A}$ )

Efficiency in Bi-Phase Application Circuit (3.3V/20A)


POWER MANAGEMENT

## Electrical Characteristic Curves (Cont.)

## Phase Node Waveform (Vin = 24V, Vout = 3.3V, Load Current = 20A)


ch1: Vphase1; ch2: Vphase2

Gate Waveform (Vin = 24V, Vout = 3.3V, Load Current = 10A/phase)


POWER MANAGEMENT
Electrical Characteristic Curves (Cont.)
Start-up (Vin $=24 \mathrm{~V}$, Vout $=3.3 \mathrm{~V}$, Load Current $=5 \mathrm{~A} /$ phase)


## Theory of Operation

The SC2450 employs a voltage mode control with feed forward to provide fast output response to load and line transients.

The SC2450 has two outputs, which can be used to generate two separate supply voltages or can be combined in bi-phase operation to generate one single supply voltage. The internal reference is trimmed to 1 V with $+/-1 \%$ accuracy, and the outputs voltages can be adjusted by two external resistors. In bi-phase operation, the dual switching regulators are operated $180^{\circ}$ out of phase. Load current sharing between phases is normally required, and this can be achieved by using precise feedback voltage divider resistors (typically $0.1 \%$ ) to match individual phase output voltage. In addition, small drooping resistors ( could be PCB traces) are employed at the output of each phase to enhance phase current balance.

## PWM Control

Changes on the output voltages are fed to the inverting input of the Error Amplifiers, by the FB1 and FB2 pins, and compared with the internal 1 V reference. The compensation to the transconductance amplifier is achieved by connecting a capacitor in series with a resistor from the COMP1 and COMP2 pins to AGND respectively. The error signal from the error amplifier is compared to the saw tooth waveform by the PWM comparator, and
matched timing signal is generated to control the upper and lower gate drives of the two phases. A single Ramp signal is used to generate the control signals for both of phases, hence the maximum duty cycle is less than $50 \%$.

## Oscillator Frequency Selection

The sawtooth signal is generated by charging an internal capacitor with a current source. The charge current is set by an external resistor connected from the RREF pin to AGND. The oscillator frequency and the external resistance follow an inversely proportional relationship.

## Feed Forward

The SC2450 incorporates a voltage feed forward scheme to improve line transient immunity when changes of the input voltage occur. As the input voltage changes, the ramp valley to peak voltage of the internal oscillator follows this change instantly. As a result the output voltage will have minimum disturbance due to the input line change.

## Synchronized Operation

The internal oscillator can be synchronized to an external clock operating in the range of 270 kHz to 1 MHz . The switching frequency of each channel is one half of the oscillator frequency. The oscillator clock is also available externally through the CLKOUT pin and can be used to provide synchronization for other converters.

## Theory of Operation (Cont.)

## Bias Generation

A 6-7 Volt supply voltage is required to power up the SC2450. This voltage could be provided by an external power supply or derived from VIN through an external pass transistor. REGDRV is the control signal to the base of the pass transistor that will regulate VCC. The voltage at the VCC pin is compared to the internal voltage reference, and the REGDRV pin can sink up to 5 mA current to regulate the voltage at the VCC pin.

## Enable

If the ENABLE pin is connected to logic high, the SC2450 is enabled, while connecting it to ground will put the device into disabled mode. The ENABLE pin can also be configured as input UVLO through input voltage divider resistors. The controller will be enabled when the ENABLE pin voltage reaches 2.05 V , and will be disabled with 400 mV hysteresis.

## Under Voltage Lockout

Under Voltage lockout (UVLO) circuitry senses VCC through a voltage divider. If this signal falls below 5.8 V , with a typical hysteresis of 400 mV , the BG pin is pulled low by an internal transistor causing the lower MOSFET gate to be on and the upper MOSFET gate off for both phases.

## Over Voltage Protection

The SC2450 provides OVP protection for each output individually. Once the converter output voltage exceeds $120 \%$ nominal output voltage, the lower MOSFET gates are latched on and the upper MOSFET gates are latched off. The latch is then reset once the OVP condition is removed.

## Soft Start

An external capacitor at the BG pin is used to set up the Soft Start duration. The capacitor value, in conjunction with the internal 3 K resistor at the BG pin, control the duration to bring up the bandgap to its final level. As the BG capacitor is being charged through the internal resistor, the PWM pulse opens accordingly until the bandgap is charged completely. This controlled start up of the PWM prevents output voltage overshoot, unnecessary component stress, and noise generation during start up.

## Over Current Protection

The SC2450 current limit provides protection during an over current condition. A sense resistor or PCB trace can be used to sense the input supply current.

The over current protection trip point is determined by the voltage drop across the sense resistor. Once this voltage drop exceeds 115 mV , OCP protection circuit will be triggered. Due to component and layout parasitics, filtering might be necessary across the OC+ and OC- pins. It is recommended to use 200 hm resistor and 10 nF capacitor for filtering. The OCP accuracy may be affected by non-ideal PCB layout and MOSFET variations. To accommodate these variations, the OCP threshold can be externally adjusted by a voltage divider across the sense resistor to attenuate the voltage drop across the sense resistor, so that increase the OCP threshold accordingly. See application circuits.

Once an over current condition occurs, the lower MOSFET gates are latched on and the upper MOSFET gates are latched off. The latch is then reset at the beginning of the next clock cycle. The cycle is repeated indefinitely until the over current condition removed.

## Thermal Shutdown

In addition to current limit, the SC2450 monitors over temperature condition. The over temperature detection will shut down the part if the SC2450 die temperature exceeds $150^{\circ} \mathrm{C}$, and will auto reset once the die temperature is dropped down.

## Gate Drive

The SC2450 integrates high current gate drivers for fast switching of large MOSFETs. The high-side gates can be switched with peak currents of 1 Amp, while the larger low-side gates can be switched with peak currents of 2 Amps. A cross conduction prevention circuitry ensures a non-overlapping operation between the Upper and Lower MOSFETs. This prevents false current limit tripping and provides high efficiency.

## POWER MANAGEMENT

## Control Loop Design



Fig. 1. SC2450 control model.
The control model of SC2450 can be depicted in Fig. 1. This model can also be used in Spice kind of simulator to generate loop gain Bode plots. The bandgap reference is 1 V and trimmed to $+/-1 \%$ accuracy. The desired output voltage can be achieved by setting the resistive divider network, R1 and R2.

The error amplifier is transconductance type with fixed gain of:

$$
G_{\text {ERROR }}:=0.002 \frac{\mathrm{~A}}{\mathrm{~V}}
$$

The compensation network includes a resistor and a capacitor in series, which terminates from the output of the error amplifier to the ground.

This device uses voltage mode control with input voltage feed forward. The peak-to-peak ramp voltage is proportional to the input voltage, which results in an excellent performance to reject input voltage variation. The PWM gain is inversion of the ramp amplitude, and this gain is given by:

$$
\mathrm{G}_{\mathrm{PWM}}:=\frac{1}{\mathrm{~V}_{\mathrm{RAMP}}}
$$

where the ramp amplitude (peak-to-peak) is 3 volts when input voltage is 24 volts.

The total control loop-gain can then be derived as follows:

$$
T(s)=T_{o} \cdot\left(\frac{1+s \cdot R \cdot C}{s \cdot R \cdot C}\right) \cdot \frac{1+s \cdot R_{c} \cdot C_{o}}{1+s \cdot\left(R_{c} \cdot C_{o}+\frac{L}{R_{o}}\right)+s^{2} \cdot L \cdot C_{o} \cdot\left(1+\frac{R_{c}}{R_{o}}\right)}
$$

where

$$
T_{0}=G_{\text {error }} \cdot V_{i n} \cdot G_{p w m} \cdot R \cdot\left(\frac{R_{2}}{R_{1}+R_{2}}\right)
$$

The task here is to properly choose the compensation network for a nicely shaped loop-gain Bode plot. The following design procedures are recommended to accomplish the goal:
(1) Calculate the corner frequency of the output filter:

$$
F_{0}:=\frac{1}{2 \bullet \pi \cdot \sqrt{L \cdot C_{0}}}
$$

(2) Calculate the ESR zero frequency of the output filter capacitor:

$$
F_{\text {esr }}:=\frac{1}{2 \bullet \pi \bullet R_{\mathrm{C}} \bullet \mathrm{C}_{\mathrm{o}}}
$$

(3) Check that the ESR zero frequency is not too high.

$$
F_{\text {ers }}<\frac{F_{\mathrm{sw}}}{5}
$$

If this condition is not met, the compensation structure may not provide loop stability. The solution is to add some electrolytic capacitors to the output capacitor bank to correct the output filter corner frequency and the ESR zero frequency. In some cases, the filter inductance may also need to be adjusted to shift the filter corner frequency. It is not recommended to use only high frequency multi-layer ceramic capacitors for output filter.
(4) Choose the loop gain cross over frequency ( 0 dB frequency). It is recommended that the crossover frequency is always less than one fifth of the switching frequency or the output ripple frequency in bi-phase mode operation:

$$
\mathrm{F}_{\mathrm{X}_{-} \mathrm{OVER}} \leq \frac{\mathrm{F}_{\mathrm{SW}}}{5}
$$

If the transient specification is not stringent, it is better to choose a crossover frequency that is less than one tenth of the switching frequency for good noise immunity. The resistor in the compensation network can then be calculated as:

$$
\mathrm{R}:=\frac{1}{\mathrm{G}_{\mathrm{pwm}} \cdot \mathrm{~V}_{\mathrm{in}} \cdot \mathrm{G}_{\mathrm{error}}} \cdot\left(\frac{\mathrm{~F}_{\mathrm{esr}}}{\mathrm{~F}_{\mathrm{o}}}\right)^{2} \cdot\left(\frac{\mathrm{~F}_{\mathrm{x}_{\mathrm{o}} \mathrm{over}}}{\mathrm{~F}_{\mathrm{esr}}}\right) \cdot\left(\frac{\mathrm{V}_{\mathrm{o}}}{\mathrm{~V}_{\mathrm{bg}}}\right)
$$

when:

$$
\mathrm{F}_{\mathrm{o}}<\mathrm{F}_{\text {esr }}<\mathrm{F}_{\mathrm{x}} \text { oover }
$$

## POWER MANAGEMENT

## Control Loop Design (Cont.)

or

$$
\mathrm{R}:=\frac{1}{\mathrm{G}_{\mathrm{pwm}} \cdot V_{\text {in }} \cdot G_{\text {error }}} \cdot\left(\frac{\mathrm{F}_{\mathrm{o}}}{\mathrm{~F}_{\text {esr }}}\right)^{2} \cdot\left(\frac{\mathrm{~F}_{\mathrm{x}_{\mathrm{o}} \text { over }}}{\mathrm{F}_{\mathrm{o}}}\right) \cdot\left(\frac{\mathrm{V}_{\mathrm{o}}}{\mathrm{~V}_{\mathrm{bg}}}\right)
$$

when

$$
\mathrm{F}_{\mathrm{esr}}<\mathrm{F}_{\mathrm{o}}<\mathrm{F}_{\mathrm{x} \_ \text {over }}
$$

(5) The compensation capacitor is determined by choosing the compensator zero to be about one fifth of the output filter corner frequency:

$$
\begin{aligned}
& \mathrm{F}_{\text {zero }}:=\frac{\mathrm{F}_{\mathrm{o}}}{5} \\
& \mathrm{C}:=\frac{1}{2 \cdot \pi \cdot \mathrm{R} \cdot \mathrm{~F}_{\text {zero }}}
\end{aligned}
$$

(6) The final step is to generate the Bode plot, either by using the simulation model in Fig. 1 or using the equations provided here with Mathcad. The phase margin can then be checked using the Bode plot. Usually, this design procedure ensures a healthy phase margin.

An example is given below to demonstrate the procedure introduced above. The parameters of the power supply are given as:

$$
\begin{aligned}
\mathrm{V}_{\mathrm{in}} & :=24 \mathrm{~V} \\
\mathrm{~V}_{\mathrm{o}} & :=2.5 \mathrm{~V} \\
\mathrm{I}_{\mathrm{o}} & :=20 \mathrm{~A} \\
\mathrm{~F}_{\mathrm{sw}} & :=150 \mathrm{KHz} \\
\mathrm{~L} & :=4 \mu \mathrm{H} \\
\mathrm{C}_{\mathrm{o}} & :=3000 \mu \mathrm{~F} \\
\mathrm{R}_{\mathrm{c}} & :=0.02 \Omega \\
\mathrm{R}_{1} & :=1.5 \mathrm{~K} \Omega \\
\mathrm{R}_{2} & :=1.0 \mathrm{~K} \Omega
\end{aligned}
$$

Step 1. Output filter corner frequency

$$
F_{0}=1.453 \mathrm{KHz}
$$

Step 2. ESR zero frequency:

$$
\mathrm{F}_{\mathrm{esr}}=2.653 \mathrm{KHz}
$$

Step 3. Check the following condition:

$$
\mathrm{F}_{\mathrm{ers}}<\frac{\mathrm{F}_{\mathrm{sw}}}{5}
$$

Which is satisfied in this case.
Step 4. Choose crossover frequency and calculate compensator R:

$$
\begin{gathered}
\mathrm{F}_{\mathrm{x} \_ \text {over }}=30 \mathrm{KHz} \\
\mathrm{R}=5.89 \mathrm{~K} \Omega
\end{gathered}
$$

Step 5. Calculate the compensator C:

$$
\mathrm{C}=92.98 \mathrm{nF}
$$

Step 6. Generate Bode plot and check the phase margin. In this case, the phase margin is about $85^{\circ} \mathrm{C}$ that ensures the loop stability. Fig. 2 shows the Bode plot of the loop.

## POWER MANAGEMENT

## Control Loop Design (Cont.)



Fig. 2. Bode plot of the loop

## Layout Guidelines

Good layout is necessary for successful implementation of the SC2450 bi-phase/dual controller. Important layout guidelines are listed below.
1). The high power parts should be laid out first. The parasitic inductance of the pulsating power current loop (start from positive end of the input capacitor, to top MOSFET, then to bottom MOSFET back to power ground) must be minimized. The high frequency input capacitors and top MOSFETs should be close to each other. The freewheeling Schottky diode, the bottom MOSFET snubber, and the bottom MOSFET should be placed close to each other. The MOSFET gate drive and current sense loop areas should be minimized. The gate drive trace should be short and wide.
2). The layout of the two phases should be made as symmetrical as possible. The SC2450 controller should be placed in the center of the two phases. Please see evaluation board layout as an example.
3). Separate ground planes for analog and power should
be provided. Power current should avoid running over the analog ground plane. The AGND is star connected to the PGND at the converter output to provide best possible ground sense. Refer to the application schematics, certain components should be connected directly to the AGND.
4). If a multi-layer PCB is used, power layer and ground layer are recommended to be adjacent to each other. Typically the power layer is on the top, followed by the ground layer. This results in the least parasitic inductance in the MOSFET-capacitor power loop, and reduces the ringing on the phase node. The rest of the layers could be used to run DC supply traces and signal traces.

An example of a two-layer PCB layout is given below to illustrate these layout principles.

POWER MANAGEMENT
Layout Guidelines (Cont.)


Component Side (TOP)



## POWER MANAGEMENT

## Outline Drawing - SO-28



Land Pattern - SO-28


Contact Information

Semtech Corporation
Power Management Products Division 200 Flynn Road, Camarillo, CA 93012
Phone: (805)498-2111 FAX (805)498-3804

