# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.), with 64-byte FIFOs and 68 mode  $\mu\text{P}$  interface

Rev. 04 — 20 January 2010

**Product data sheet** 

## 1. General description

The SC68C752B is a dual Universal Asynchronous Receiver/Transmitter (UART) with 64-byte FIFOs, automatic hardware/software flow control, and data rates up to 5 Mbit/s. The SC68C752B offers enhanced features. It has a Transmission Control Register (TCR) that stores receiver FIFO threshold levels to start/stop transmission during hardware and software flow control. With the FIFO Rdy register, the software gets the status of TXRDYn/RXRDYn for all four ports in one access. On-chip status registers provide the user with error indications, operational status, and modem interface control. System interrupts may be tailored to meet user requirements. An internal loopback capability allows on-board diagnostics.

The UART transmits data, sent to it over the peripheral 8-bit bus, on the TXn signal and receives characters on the RXn signal. Characters can be programmed to be 5 bits, 6 bits, 7 bits, or 8 bits. The UART has a 64-byte receive FIFO and transmit FIFO and can be programmed to interrupt at different trigger levels. The UART generates its own desired baud rate based upon a programmable divisor and its input clock. It can transmit even, odd, or no parity and 1, 1.5, or 2 stop bits. The transmitter can detect break, idle, or framing errors, FIFO overflow, and parity errors. The transmitter can detect FIFO underflow. The UART also contains a software interface for modem control operations, and has software flow control capabilities.

The SC68C752B is available in LQFP48 and HVQFN32 packages.

## 2. Features

- Dual channel with 68 mode (Motorola) μP interface
- Up to 5 Mbit/s data rate
- 64-byte transmit FIFO
- 64-byte receive FIFO with error flags
- Programmable and selectable transmit and receive FIFO trigger levels for DMA and interrupt generation
- Software/hardware flow control
  - Programmable Xon/Xoff characters
  - Programmable auto-RTS and auto-CTS
- Optional data flow resume by Xon any character
- DMA signalling capability for both received and transmitted data
- Supports 5 V, 3.3 V and 2.5 V operation



- 5 V tolerant on input only pins<sup>1</sup>
- Software selectable baud rate generator
- Prescaler provides additional divide-by-4 function
- Industrial temperature range (-40 °C to +85 °C)
- Fast data bus access time
- Programmable Sleep mode
- Programmable serial interface characteristics
  - 5-bit, 6-bit, 7-bit, or 8-bit characters
  - Even, odd, or no parity bit generation and detection
  - 1, 1.5, or 2 stop bit generation
- False start bit detection
- Complete status reporting capabilities in both normal and Sleep mode
- Line break generation and detection
- Internal test and loopback capabilities
- Fully prioritized interrupt system controls
- Modem control functions (CTS, RTS, DSR, DTR, RI, and CD)

## 3. Ordering information

#### Table 1.Ordering information

| Type number   | Package |                                                                                                            |          |  |  |  |  |
|---------------|---------|------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
|               | Name    | Description                                                                                                | Version  |  |  |  |  |
| SC68C752BIB48 | LQFP48  | plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm                           | SOT313-2 |  |  |  |  |
| SC68C752BIBS  | HVQFN32 | plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body $5\times5\times0.85$ mm | SOT617-1 |  |  |  |  |

<sup>1.</sup> For data bus pins D7 to D0, see <u>Table 25 "Limiting values"</u>.

#### 5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.), with 64-byte FIFOs

## 4. Block diagram



5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.), with 64-byte FIFOs

## 5. Pinning information

### 5.1 Pinning





## 5.2 Pin description

| Table 2. | Pin desc |                    | -    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|----------|----------|--------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Symbol   | Pin      |                    | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|          | LQFP48   |                    |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| A0       | 28       | 19                 | I    | Address 0 select bit. Internal registers address selection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| A1       | 27       | 18                 | I    | Address 1 select bit. Internal registers address selection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| A2       | 26       | 17                 |      | Address 2 select bit. Internal registers address selection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| A3       | 11       | 9                  | I    | Address 3. A3 is used to select Channel A or Channel B. A logic LOW selects Channel A, and a logic HIGH selects Channel B. (See <u>Table 3</u> .)                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| CDA      | 40       | -                  | I    | Carrier Detect (active LOW). These inputs are associated with individual UART                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| CDB      | 16       | -                  | Ι    | Channel A and Channel B. A logic LOW on these pins indicates that a carrier has been detected by the modem for that channel. The state of these inputs is reflected in the Modem Status Register (MSR).                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| CS       | 10       | 8                  | I    | <b>Chip Select (active LOW).</b> This pin enables data transfers between the user CPU and the SC68C752B for the channel(s) addressed. Individual UART sections (A, B) are addressed by A3. See <u>Table 3</u> .                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| CTSA     | 38       | 25                 | I    | Clear to Send (active LOW). These inputs are associated with individual UART                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| CTSB     | 23       | 15                 | I    | Channel A and Channel B. A logic 0 (LOW) on the CTSn pins indicates the modem or data set is ready to accept transmit data from the SC68C752B. Status can be tested by reading MSR[4]. These pins only affect the transmit and receive operations when auto-CTS function is enabled via the Enhanced Feature Register EFR[7] for hardware flow control operation.                                                                                                                                                                  |  |  |  |  |  |  |
| D0       | 44       | 27                 | I/O  | Data bus (bidirectional). These pins are the 8-bit, 3-state data bus for                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| D1       | 45       | 28                 | I/O  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| D2       | 46       | 29                 | I/O  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| D3       | 47       | 30                 | I/O  | Register EFR[7] for hardware flow control operation.<br><b>Data bus (bidirectional).</b> These pins are the 8-bit, 3-state data bus for transferring information to or from the controlling CPU. D0 is the least significant bit and the first data bit in a transmit or receive serial data stream.                                                                                                                                                                                                                               |  |  |  |  |  |  |
| D4       | 48       | 31                 | I/O  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| D5       | 1        | 32                 | I/O  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| D6       | 2        | 1                  | I/O  | dem or data set is ready to accept transmit data from the SC68C752B. Status<br>be tested by reading MSR[4]. These pins only affect the transmit and receive<br>rations when auto-CTS function is enabled via the Enhanced Feature<br>jister EFR[7] for hardware flow control operation.<br><b>a bus (bidirectional).</b> These pins are the 8-bit, 3-state data bus for<br>sferring information to or from the controlling CPU. D0 is the least significant<br>and the first data bit in a transmit or receive serial data stream. |  |  |  |  |  |  |
| D7       | 3        | 2                  | I/O  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| DSRA     | 39       | -                  | I    | Data Set Ready (active LOW). These inputs are associated with individual                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| DSRB     | 20       | -                  | I    | UART Channel A and Channel B. A logic 0 (LOW) on these pins indicates the modem or data set is powered-on and is ready for data exchange with the UART The state of these inputs is reflected in the Modem Status Register (MSR).                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| DTRA     | 34       | -                  | 0    | Data Terminal Ready (active LOW). These outputs are associated with                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| DTRB     | 35       | -                  | 0    | individual UART Channel A and Channel B. A logic 0 (LOW) on these pins<br>indicates that the SC68C752B is powered-on and ready. These pins can be<br><u>controlled</u> via the Modem Control Register. Writing a logic 1 to MCR[0] will set the<br>DTRn output pin to logic 0 (LOW), enabling the modem. The output of these pins<br>will be a logic 1 after writing a logic 0 to MCR[0], or after a reset.                                                                                                                        |  |  |  |  |  |  |
| GND      | 17, 24   | 13 <mark>11</mark> | I    | Signal and power ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| IRQ      | 30       | 21                 | 0    | <b>Interrupt Request.</b> Interrupts from UART Channel A and Channel B are wire-ORed internally to function as a single IRQ interrupt. This pin transitions to a logic 0 (if enabled by the Interrupt Enable Register) whenever a UART channel(s requires service. Individual channel interrupt status can be determined by addressing each channel through its associated internal register, using $\overline{CS}$ and A3. An external pull-up resistor must be connected between this pin and V <sub>CC</sub> .                  |  |  |  |  |  |  |

| Table 2.        | Pin desc          | riptioncor | ntinued |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|-----------------|-------------------|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Symbol          | Pin               |            | Туре    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|                 | LQFP48            | HVQFN32    |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| R/W             | 15                | 12         | I       | A logic LOW on this pin will transfer the contents of the data bus (D[7:0]) from an external CPU to an internal register that is defined by address bits A[2:0]. A logic HIGH on this pin will load the contents of an internal register defined by address bits A[2:0] on the SC68C752B data bus (D[7:0]) for access by an external CPU.                                                                                                                                                                                                               |  |  |  |
| n.c.            | 12, 25,<br>29, 37 | 14, 20     | -       | not connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| OPA             | 32                | 22         | 0       | User defined outputs. This function is associated with individual Channel A and                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| OPB             | 9                 | 7          | 0       | Channel B. The state of these pins is defined by the user through the software settings of MCR[3]. OPA/OPB is a logic 0 when MCR[3] is set to a logic 1. OPA/OPB is a logic 1 when MCR[3] is set to a logic 0. The output of these two pins is HIGH after reset.                                                                                                                                                                                                                                                                                        |  |  |  |
| RESET           | 36                | 24         | I       | <b>Reset (active LOW).</b> This pin will reset the internal registers and all the outputs. The UART transmitter output and the receiver input will be disabled during reset time. RESET is an active LOW input.                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| RIA             | 41                | -          | I       | Ring Indicator (active LOW). These inputs are associated with individual UART                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| RIB             | 21                | -          | I       | Channel A and Channel B. A logic 0 on these pins indicates the modem has received a ringing signal from the telephone line. A LOW-to-HIGH transition on these input pins generates a modem status interrupt, if enabled. The state of these inputs is reflected in the Modem Status Register (MSR).                                                                                                                                                                                                                                                     |  |  |  |
| RTSA            | 33                | 23         | 0       | <b>Request to Send (active LOW).</b> These outputs are associated with individual UART Channel A and Channel B. A logic 0 on the RTSn pin indicates the transmitter has data ready and waiting to send. Writing a logic 1 in the Modem Control Register MCR[1] will set this pin to a logic 0, indicating data is available After a reset these pins are set to a logic 1. These pins only affect the transmit and receive operations when auto-RTS function is enabled via the Enhanced Feature Register (EFR[6]) for hardware flow control operation. |  |  |  |
| RTSB            | 22                | 16         | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| RXA             | 5                 | 4          | I       | and receive operations when auto- $\overline{\text{RTS}}$ function is enabled via the Enhanced                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| RXB             | 4                 | 3          | I       | data to the SC68C752B. During the local Loopback mode, these RXn input pins are disabled and transmit data is connected to the UART receive input internally.                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| RXRDYA          | 31                | -          | 0       | Receive Ready (active LOW). RXRDYA or RXRDYB goes LOW when the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| RXRDYB          | 18                | -          | 0       | trigger level has been reached or the FIFO has at least one character. It goes HIGH when the receive FIFO is empty.                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| ТХА             | 7                 | 5          | 0       | trigger level has been reached or the FIFO has at least one character. It goes HIGH when the receive FIFO is empty.<br><b>Transmit data A, B.</b> These outputs are associated with individual serial trans                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| ТХВ             | 8                 | 6          | 0       | channel data from the SC68C752B. During the local Loopback mode, the TXn<br>output pin is disabled and transmit data is internally connected to the UART<br>receive input.                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| TXRDYA          | 43                | -          | 0       | Transmit Ready (active LOW). TXRDYA or TXRDYB go LOW when there are at                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| TXRDYB          | 6                 | -          | 0       | least a trigger level number of spaces available or when the FIFO is empty. It goes HIGH when the FIFO is full or not empty.                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| V <sub>CC</sub> | 19, 42            | 26         | I       | Power supply input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| XTAL1           | 13                | 10         | I       | <b>Crystal or external clock input.</b> Functions as a crystal input or as an external clock input. A crystal can be connected between XTAL1 and XTAL2 to form an internal oscillator circuit (see Figure 13). Alternatively, an external clock can be connected to this pin to provide custom data rates.                                                                                                                                                                                                                                              |  |  |  |
| XTAL2           | 14                | 11         | 0       | <b>Output of the crystal oscillator or buffered clock.</b> (See also XTAL1.) XTAL2 is used as a crystal oscillator output or a buffered clock output.                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| -               |                   |            |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |

[1] HVQFN32 package die supply ground is connected to both GND pin and exposed center pad. GND pin must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board level performance, the exposed pad needs to be soldered to the board using a corresponding thermal pad on the board and for proper heat conduction through the board, thermal vias need to be incorporated in the PCB in the thermal pad region.

| Table 3. | Channel s | election using CS pin |  |
|----------|-----------|-----------------------|--|
| CS       | A3        | UART channel          |  |
| 1        | -         | none                  |  |
| 0        | 0         | channel A             |  |
| 0        | 1         | channel B             |  |

## 6. Functional description

The UART will perform serial-to-parallel conversion on data characters received from peripheral devices or modems, and parallel-to-parallel conversion on data characters transmitted by the processor. The complete status of each channel of the SC68C752B UART can be read at any time during functional operation by the processor.

The SC68C752B can be placed in an alternate mode (FIFO mode) relieving the processor of excessive software overhead by buffering received/transmitted characters. Both the receiver and transmitter FIFOs can store up to 64 bytes (including three additional bits of error status per byte for the receiver FIFO) and have selectable or programmable trigger levels. Primary outputs RXRDYn and TXRDYn allow signalling of DMA transfers.

The SC68C752B has selectable hardware flow control and software flow control. Hardware flow control significantly reduces software overhead and increases system efficiency by automatically controlling serial data flow using the RTSn output and CTSn input signals. Software flow control automatically controls data flow by using programmable Xon/Xoff characters.

The UART includes a programmable baud rate generator that can divide the timing reference clock input by a divisor between 1 and  $(2^{16} - 1)$ .

#### 6.1 Trigger levels

The SC68C752B provides independent selectable and programmable trigger levels for both receiver and transmitter DMA and interrupt generation. After reset, both transmitter and receiver FIFOs are disabled and so, in effect, the trigger level is the default value of one byte. The selectable trigger levels are available via the FCR. The programmable trigger levels are available via the Trigger Level Register (TLR).

#### 6.2 Hardware flow control

Hardware flow control is comprised of auto-CTS and auto-RTS. Auto-CTS and auto-RTS can be enabled/disabled independently by programming EFR[7:6].

With auto-CTS, CTSn must be active before the UART can transmit data.

Auto-RTS only activates the RTSn output when there is enough room in the FIFO to receive data and de-activates the RTSn output when the receive FIFO is sufficiently full. The halt and resume trigger levels in the TCR determine the levels at which RTSn is activated/deactivated.

If both auto-CTS and auto-RTS are enabled, when RTSn is connected to CTSn, data transmission does not occur unless the receive FIFO has empty space. Thus, overrun errors are eliminated during hardware flow control. If not enabled, overrun errors occur if the transmit data rate exceeds the receive FIFO servicing latency.



#### \_\_\_\_

## 6.2.1 Auto-RTS

Auto-RTS data flow control originates in the receiver block (see Figure 1 "Block diagram of SC68C752B" on page 3). Figure 5 shows RTSn functional timing. The receiver FIFO trigger levels used in auto-RTS are stored in the TCR. RTSn is active if the receiver FIFO level is below the halt trigger level in TCR[3:0]. When the receiver FIFO halt trigger level is reached, RTSn is de-asserted. The sending device (for example, another UART) may send an additional byte after the trigger level is reached (assuming the sending UART has another byte to send) because it may not recognize the de-assertion of RTSn until it has begun sending the additional byte. RTSn is automatically reasserted once the receiver FIFO reaches the resume trigger level programmed via TCR[7:4]. This re-assertion allows the sending device to resume transmission.



### 6.2.2 Auto-CTS

The transmitter circuitry checks CTSn before sending the next data byte. When CTSn is active, the transmitter sends the next byte. To stop the transmitter from sending the following byte, CTSn must be de-asserted before the middle of the last stop bit that is currently being sent. The auto-CTS function reduces interrupts to the host system. When flow control is enabled, CTSn level changes do not trigger host interrupts because the device automatically controls its own transmitter. Without auto-CTS, the transmitter sends any data present in the transmit FIFO and a receiver overrun error may result.



### 6.3 Software flow control

Software flow control is enabled through the Enhanced Feature Register and the Modem Control Register. Different combinations of software flow control can be enabled by setting different combinations of EFR[3:0]. Table 4 shows software flow control options.

| Table 4. | Sonwar | e now con | troi option | IS (EFR[3:0])                                    |
|----------|--------|-----------|-------------|--------------------------------------------------|
| EFR[3]   | EFR[2] | EFR[1]    | EFR[0]      | TX, RX software flow controls                    |
| 0        | 0      | Х         | Х           | no transmit flow control                         |
| 1        | 0      | Х         | Х           | transmit Xon1, Xoff1                             |
| 0        | 1      | Х         | Х           | transmit Xon2, Xoff2                             |
| 1        | 1      | Х         | Х           | transmit Xon1, Xon2, Xoff1, Xoff2                |
| Х        | Х      | 0         | 0           | no receive flow control                          |
| Х        | Х      | 1         | 0           | receiver compared Xon1, Xoff1                    |
| Х        | Х      | 0         | 1           | receiver compares Xon2, Xoff2                    |
| 1        | 0      | 1         | 1           | transmit Xon1, Xoff1                             |
|          |        |           |             | receiver compares Xon1 and Xon2, Xoff1 and Xoff2 |
| 0        | 1      | 1         | 1           | transmit Xon2, Xoff2                             |
|          |        |           |             | receiver compares Xon1 and Xon2, Xoff1 and Xoff2 |
| 1        | 1      | 1         | 1           | transmit Xon1, Xon2, Xoff1, Xoff2                |
|          |        |           |             | receiver compares Xon1 and Xon2, Xoff1 and Xoff2 |
|          |        |           |             |                                                  |

Table 4. Software flow control options (EFR[3:0])

There are two other enhanced features relating to software flow control:

- Xon Any function (MCR[5]): Operation will resume after receiving any character after recognizing the Xoff character. It is possible that an Xon1 character is recognized as an Xon Any character, which could cause an Xon2 character to be written to the RX FIFO.
- Special character (EFR[5]): Incoming data is compared to Xoff2. Detection of the special character sets the Xoff interrupt (IIR[4]) but does not halt transmission. The Xoff interrupt is cleared by a read of the IIR. The special character is transferred to the RX FIFO.

#### 6.3.1 Receive flow control

When software flow control operation is enabled, the SC68C752B will compare incoming data with Xoff1/Xoff2 programmed characters (in certain cases, Xoff1 and Xoff2 must be received sequentially). When the correct Xoff character are received, transmission is halted after completing transmission of the current character. Xoff detection also sets IIR[4] (if enabled via IER[5]) and causes IRQ to go HIGH.

To resume transmission, an Xon1/Xon2 character must be received (in certain cases Xon1 and Xon2 must be received sequentially). When the correct Xon characters are received, IIR[4] is cleared, and the Xoff interrupt disappears.

#### 6.3.2 Transmit flow control

Xoff1/Xoff2 character is transmitted when the RX FIFO has passed the HALT trigger level programmed in TCR[3:0].

Xon1/Xon2 character is transmitted when the RX FIFO reaches the RESUME trigger level programmed in TCR[7:4].

The transmission of Xoff/Xon(s) follows the exact same protocol as transmission of an ordinary byte from the FIFO. This means that even if the word length is set to be 5, 6, or 7 characters, then the 5, 6, or 7 least significant bits of Xoff1/Xoff2, Xon1/Xon2 will be transmitted. (Note that the transmission of 5, 6, or 7 bits of a character is seldom done, but this functionality is included to maintain compatibility with earlier designs.)

It is assumed that software flow control and hardware flow control will never be enabled simultaneously. Figure 7 shows an example of software flow control.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.), with 64-byte FIFOs



#### 6.3.3 Software flow control example

6.3.3.1 Assumptions

UART1 is transmitting a large text file to UART2. Both UARTs are using software flow control with single character Xoff (0F) and Xon (0D) tokens. Both have Xoff threshold (TCR[3:0] = F) set to 60, and Xon threshold (TCR[7:4] = 8) set to 32. Both have the interrupt receive threshold (TLR[7:4] = D) set to 52.

UART1 begins transmission and sends 52 characters, at which point UART2 will generate an interrupt to its processor to service the RX FIFO, but assume the interrupt latency is fairly long. UART1 will continue sending characters until a total of 60 characters have been sent. At this time, UART2 will transmit a 0Fh to UART1, informing UART1 to halt transmission. UART1 will likely send the 61<sup>st</sup> character while UART2 is sending the Xoff character. Now UART2 is serviced and the processor reads enough data out of the RX FIFO that the level drops to 32. UART2 will now send a 0Dh to UART1, informing UART1 to resume transmission.

#### 6.4 Reset

Table 5 summarizes the state of register after reset.

#### Table 5. Register reset functions

| Register                          | Reset control | Reset state                                    |
|-----------------------------------|---------------|------------------------------------------------|
| Interrupt Enable Register         | RESET         | all bits cleared                               |
| Interrupt Identification Register | RESET         | bit 0 is set; all other bits cleared           |
| FIFO Control Register             | RESET         | all bits cleared                               |
| Line Control Register             | RESET         | reset to 0001 1101 (1Dh)                       |
| Modem Control Register            | RESET         | all bits cleared                               |
| Line Status Register              | RESET         | bits 5 and 6 set; all other bits cleared       |
| Modem Status Register             | RESET         | bits 0 to 3 cleared; bits 4 to 7 input signals |
| Enhanced Feature Register         | RESET         | all bits cleared                               |
| Receiver Holding Register         | RESET         | pointer logic cleared                          |
| Transmitter Holding Register      | RESET         | pointer logic cleared                          |
| Transmission Control Register     | RESET         | all bits cleared                               |
| Trigger Level Register            | RESET         | all bits cleared                               |

**Remark:** Registers DLL, DLM, SPR, XON1, XON2, XOFF1, XOFF2 are not reset by the top-level reset signal RESET, that is, they hold their initialization values during reset.

Table 6 summarizes the state of registers after reset.

## Table 6. Signal RESET functions

| Signal | Reset control | Reset state |
|--------|---------------|-------------|
| TXn    | RESET         | HIGH        |
| RTSn   | RESET         | HIGH        |
| DTRn   | RESET         | HIGH        |
| RXRDYn | RESET         | HIGH        |
| TXRDYn | RESET         | LOW         |

#### 6.5 Interrupts

The SC68C752B has interrupt generation and prioritization (six prioritized levels of interrupts) capability. The Interrupt Enable Register (IER) enables each of the six types of interrupts and the IRQ signal in response to an interrupt generation. The IER can also disable the interrupt system by clearing bits 3:0 and bits 7:5. When an interrupt is generated, the IIR indicates that an interrupt is pending and provides the type of interrupt through IIR[5:0]. Table 7 summarizes the interrupt control functions.

|        | Priority<br>level | Interrupt type          | Interrupt source                                                                            |                                                                                       |
|--------|-------------------|-------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
|        |                   |                         | interrupt source                                                                            | Interrupt reset method                                                                |
| 000001 | None              | none                    | none                                                                                        | none                                                                                  |
| 000110 | 1                 | receiver line<br>status | OE, FE, PE, or BI errors occur<br>in characters in the RX FIFO                              | FE, PE, BI: all erroneous<br>characters are read from<br>the RX FIFO.<br>OE: read LSR |
| 001100 | 2                 | RX time-out             | stale data in RX FIFO                                                                       | read RHR                                                                              |
| 000100 | 2                 | RHR interrupt           | DRDY (data ready)<br>(FIFO disable)<br>RX FIFO above trigger level<br>(FIFO enable)         | read RHR                                                                              |
| 000010 | 3                 | THR interrupt           | TFE (THR empty)<br>(FIFO disable)<br>TX FIFO passes above trigger<br>level<br>(FIFO enable) | read IIR <b>or</b> a write to the<br>THR                                              |
| 000000 | 4                 | modem status            | MSR[3:0] = 0                                                                                | read MSR                                                                              |
| 010000 | 5                 | Xoff interrupt          | receive Xoff character(s)/<br>special character                                             | receive Xon character(s)/<br>Read of IIR                                              |
| 100000 | 6                 | CTS, RTS                | RTSn pin or CTSn pin change<br>state from active (LOW) to<br>inactive (HIGH)                | read IIR                                                                              |

Table 7.
 Interrupt control functions

It is important to note that for the framing error, parity error, and break conditions, LSR[7] generates the interrupt. LSR[7] is set when there is an error anywhere in the RX FIFO, and is cleared only when there are no more errors remaining in the FIFO. LSR[4:2] always represent the error status for the received character at the top of the RX FIFO. Reading the RX FIFO updates LSR[4:2] to the appropriate status for the new character at the top of the FIFO. If the RX FIFO is empty, then LSR[4:2] are all zeros.

For the Xoff interrupt, if an Xoff flow character detection caused the interrupt, the interrupt is cleared by an Xon flow character detection. If a special character detection caused the interrupt, the interrupt is cleared by a read of the IIR.

#### 6.5.1 Interrupt mode operation

In Interrupt mode (if any bit of IER[3:0] is 1) the processor is informed of the status of the receiver and transmitter by an interrupt signal, IRQ. Therefore, it is not necessary to continuously poll the Line Status Register (LSR) to see if any interrupt needs to be serviced. Figure 8 shows Interrupt mode operation.



#### 6.5.2 Polled mode operation

In Polled mode (IER[3:0] = 0000) the status of the receiver and transmitter can be checked by polling the Line Status Register (LSR). This mode is an alternative to the FIFO Interrupt mode of operation where the status of the receiver and transmitter is automatically known by means of interrupts sent to the CPU. Figure 9 shows FIFO polled mode operation.



#### 6.6 DMA operation

There are two modes of DMA operation, DMA mode 0 or DMA mode 1, selected by FCR[3].

In DMA mode 0 or FIFO disable (FCR[0] = 0) DMA occurs in single character transfers. In DMA mode 1, multi-character (or block) DMA transfers are managed to relieve the processor for longer periods of time.

#### 6.6.1 Single DMA transfers (DMA mode 0/FIFO disable)

Figure 10 shows TXRDYn and RXRDYn in DMA mode 0/FIFO disable.



#### 6.6.1.1 Transmitter

When empty, the TXRDYn signal becomes active. TXRDYn will go inactive after one character has been loaded into it.

#### 6.6.1.2 Receiver

RXRDYn is active when there is at least one character in the FIFO. It becomes inactive when the receiver is empty.

#### 6.6.2 Block DMA transfers (DMA mode 1)

Figure 11 shows TXRDYn and RXRDYn in DMA mode 1.



#### 6.6.2.1 Transmitter

TXRDYn is active when there is a trigger level number of spaces available. It becomes inactive when the FIFO is full.

#### 6.6.2.2 Receiver

RXRDYn becomes active when the trigger level has been reached, or when a time-out interrupt occurs. It will go inactive when the FIFO is empty or an error in the receive FIFO is flagged by LSR[7].

#### 6.7 Sleep mode

Sleep mode is an enhanced feature of the SC68C752B UART. It is enabled when EFR[4], the enhanced functions bit, is set **and** when IER[4] is set. Sleep mode is entered when:

- The serial data input line, RXn, is idle (see <u>Section 6.8 "Break and time-out</u> <u>conditions</u>").
- The transmit FIFO and transmit shift register are empty.
- There are no interrupts pending except THR and time-out interrupts.

**Remark:** Sleep mode will **not** be entered if there is data in the receive FIFO.

In Sleep mode, the UART clock and baud rate clock are stopped. Since most registers are clocked using these clocks, the power consumption is greatly reduced. The UART will wake up when any change is detected on the RXn line, when there is any change in the state of the modem input pins, or if data is written to the transmit FIFO.

**Remark:** Writing to the divisor latches, DLL and DLM, to set the baud clock, must not be done during Sleep mode. Therefore, it is advisable to disable Sleep mode using IER[4] before writing to DLL or DLM.

#### 6.8 Break and time-out conditions

An RX idle condition is detected when the receiver line, RXn, has been HIGH for 4 character time. The receiver line is sampled midway through each bit.

When a break condition occurs, the TXn line is pulled LOW. A break condition is activated by setting LCR[6].

#### 6.9 Programmable baud rate generator

The SC68C752B UART contains a programmable baud generator that takes any clock input and divides it by a divisor in the range between 1 and  $(2^{16} - 1)$ . An additional divide-by-4 prescaler is also available and can be selected by MCR[7], as shown in Figure 12. The output frequency of the baud rate generator is 16 times the baud rate. The formula for the divisor is:

$$divisor = \frac{\left(\frac{XTAL1\ crystal\ input\ frequency}{prescaler}\right)}{desired\ baud\ rate \times 16}$$
(1)

Where:

prescaler = 1, when MCR[7] is set to 0 after reset (divide-by-1 clock selected) prescaler = 4, when MCR[7] is set to 1 after reset (divide-by-4 clock selected).

**Remark:** The default value of prescaler after reset is divide-by-1.

Figure 12 shows the internal prescaler and baud rate generator circuitry.



DLL and DLM must be written to in order to program the baud rate. DLL and DLM are the least significant and most significant byte of the baud rate divisor. If DLL and DLM are both zero, the UART is effectively disabled, as no baud clock will be generated.

**Remark:** The programmable baud rate generator is provided to select both the transmit and receive clock rates.

<u>Table 8</u> and <u>Table 9</u> show the baud rate and divisor correlation for crystal with frequency 1.8432 MHz and 3.072 MHz, respectively.

Figure 13 shows the crystal clock circuit reference.

## 5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.), with 64-byte FIFOs

| Table 8. Baud rat | es using a 1.8432 MHz crystal         |                                                        |
|-------------------|---------------------------------------|--------------------------------------------------------|
| Desired baud rate | Divisor used to generate<br>16× clock | Percent error difference<br>between desired and actual |
| 50                | 2304                                  |                                                        |
| 75                | 1536                                  |                                                        |
| 110               | 1047                                  | 0.026                                                  |
| 134.5             | 857                                   | 0.058                                                  |
| 150               | 768                                   |                                                        |
| 300               | 384                                   |                                                        |
| 600               | 192                                   |                                                        |
| 1200              | 96                                    |                                                        |
| 1800              | 64                                    |                                                        |
| 2000              | 58                                    | 0.69                                                   |
| 2400              | 48                                    |                                                        |
| 3600              | 32                                    |                                                        |
| 4800              | 24                                    |                                                        |
| 7200              | 16                                    |                                                        |
| 9600              | 12                                    |                                                        |
| 19200             | 6                                     |                                                        |
| 38400             | 3                                     |                                                        |
| 56000             | 2                                     | 2.86                                                   |

#### Baud rates using a 1.8432 MHz crystal

#### Table 9. Baud rates using a 3.072 MHz crystal

| Desired baud rate | Divisor used to generate<br>16× clock | Percent error difference between desired and actual |
|-------------------|---------------------------------------|-----------------------------------------------------|
| 50                | 2304                                  |                                                     |
| 75                | 2560                                  |                                                     |
| 110               | 1745                                  | 0.026                                               |
| 134.5             | 1428                                  | 0.034                                               |
| 150               | 1280                                  |                                                     |
| 300               | 640                                   |                                                     |
| 600               | 320                                   |                                                     |
| 1200              | 160                                   |                                                     |
| 1800              | 107                                   | 0.312                                               |
| 2000              | 96                                    |                                                     |
| 2400              | 80                                    |                                                     |
| 3600              | 53                                    | 0.628                                               |
| 4800              | 40                                    |                                                     |
| 7200              | 27                                    | 1.23                                                |
| 9600              | 20                                    |                                                     |
| 19200             | 10                                    |                                                     |
| 38400             | 5                                     |                                                     |



## 7. Register descriptions

Each register is selected using address lines A0, A1, A2, and in some cases, bits from other registers. The programming combinations for register selection are shown in Table 10.

#### Table 10. Register map - read/write properties

| A2 | <b>A</b> 1 | <b>A</b> 0 | Read mode                                         | Write mode                                      |
|----|------------|------------|---------------------------------------------------|-------------------------------------------------|
| 0  | 0          | 0          | Receive Holding Register (RHR)                    | Transmit Holding Register (THR)                 |
| 0  | 0          | 1          | Interrupt Enable Register (IER)                   | Interrupt Enable Register                       |
| 0  | 1          | 0          | Interrupt Identification Register (IIR)           | FIFO Control Register (FCR)                     |
| 0  | 1          | 1          | Line Control Register (LCR)                       | Line Control Register                           |
| 1  | 0          | 0          | Modem Control Register (MCR) <sup>[1]</sup>       | Modem Control Register <sup>[1]</sup>           |
| 1  | 0          | 1          | Line Status Register (LSR)                        |                                                 |
| 1  | 1          | 0          | Modem Status Register (MSR)                       |                                                 |
| 1  | 1          | 1          | ScratchPad Register (SPR)                         | ScratchPad Register                             |
| 0  | 0          | 0          | Divisor Latch LSB (DLL)[2][3]                     | divisor latch LSB <sup>[2][3]</sup>             |
| 0  | 0          | 1          | Divisor Latch MSB (DLM)[2][3]                     | divisor latch MSB <sup>[2][3]</sup>             |
| 0  | 1          | 0          | Enhanced Feature Register (EFR) <sup>[2][4]</sup> | Enhanced Feature Register <sup>[2][4]</sup>     |
| 1  | 0          | 0          | Xon1 word <sup>[2][4]</sup>                       | Xon1 word <sup>[2][4]</sup>                     |
| 1  | 0          | 1          | Xon2 word <sup>[2][4]</sup>                       | Xon2 word <sup>[2][4]</sup>                     |
| 1  | 1          | 0          | Xoff1 word <sup>[2][4]</sup>                      | Xoff1 word <sup>[2][4]</sup>                    |
| 1  | 1          | 1          | Xoff2 word <sup>[2][4]</sup>                      | Xoff2 word <sup>[2][4]</sup>                    |
| 1  | 1          | 0          | Transmission Control Register (TCR)[2][5]         | Transmission Control Register <sup>[2][5]</sup> |
| 1  | 1          | 1          | Trigger Level Register (TLR)[2][5]                | Trigger Level Register <sup>[2][5]</sup>        |
| 1  | 1          | 1          | FIFO ready register <sup>[2][6]</sup>             |                                                 |
| -  |            |            |                                                   |                                                 |

[1] MCR[7] can only be modified when EFR[4] is set.

[2] Accessed by a combination of address pins and register bits.

[3] Accessible only when LCR[7] is logic 1.

[4] Accessible only when LCR is set to 1011 1111 (BFh).

- [5] Accessible only when EFR[4] = 1 and MCR[6] = 1, that is, EFR[4] and MCR[6] are read/write enables.
- [6] Accessible only when  $\overline{CS} = 0$ , MCR[2] = 1, and loopback is disabled (MCR[4] = 0).

#### 5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.), with 64-byte FIFOs

Table 11 lists and describes the SC68C752B internal registers.

| A2  | A1   | A0    | Register                | Bit 7                                                     | Bit 6                                     | Bit 5                                       | Bit 4                                       | Bit 3                                | Bit 2                                | Bit 1                                | Bit 0                                | Read<br>Write |
|-----|------|-------|-------------------------|-----------------------------------------------------------|-------------------------------------------|---------------------------------------------|---------------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|---------------|
| Ger | eral | regi  | ster set <sup>[1]</sup> | I                                                         | I                                         | I                                           | I                                           |                                      |                                      |                                      |                                      |               |
| 0   | 0    | 0     | RHR                     | bit 7                                                     | bit 6                                     | bit 5                                       | bit 4                                       | bit 3                                | bit 2                                | bit 1                                | bit 0                                | R             |
| )   | 0    | 0     | THR                     | bit 7                                                     | bit 6                                     | bit 5                                       | bit 4                                       | bit 3                                | bit 2                                | bit 1                                | bit 0                                | W             |
| )   | 0    | 1     | IER                     | CTS<br>interrupt<br>enable <sup>[2]</sup>                 | RTS<br>interrupt<br>enable <sup>[2]</sup> | Xoff[2]                                     | Sleep<br>mode <sup>[2]</sup>                | modem<br>status<br>interrupt         | receive<br>line status<br>interrupt  | THR<br>empty<br>interrupt            | RX data<br>available<br>interrupt    | R/W           |
| )   | 1    | 0     | FCR                     | RX trigger<br>level<br>(MSB)                              | RX trigger<br>level<br>(LSB)              | TX trigger<br>level<br>(MSB) <sup>[2]</sup> | TX trigger<br>level<br>(LSB) <sup>[2]</sup> | DMA<br>mode<br>select                | TX FIFO<br>reset                     | RX FIFO<br>reset                     | FIFO<br>enable                       | W             |
| )   | 1    | 0     | IIR                     | FCR[0]                                                    | FCR[0]                                    | <u>CTS,</u><br>RTS                          | Xoff                                        | interrupt<br>priority<br>bit 2       | interrupt<br>priority<br>bit 1       | interrupt<br>priority<br>bit 0       | interrupt<br>status                  | R             |
| )   | 1    | 1     | LCR                     | DLAB                                                      | break<br>control bit                      | set parity                                  | parity<br>type<br>select                    | parity<br>enable                     | number of stop bits                  | word<br>length<br>bit 1              | word<br>length<br>bit 0              | R/W           |
| 1   | 0    | 0     | MCR                     | $1 \times \text{ or } 1 \times 4$<br>clock <sup>[2]</sup> | TCR and<br>TLR<br>enable <sup>[2]</sup>   | Xon<br>Any <mark>[2]</mark>                 | enable<br>loopback                          | OPA/<br>OPB<br>control               | FIFO<br>ready<br>enable              | RTS                                  | DTR                                  | R/W           |
| 1   | 0    | 1     | LSR                     | error in<br>RX FIFO                                       | THR and<br>TSR<br>empty                   | THR<br>empty                                | break<br>interrupt                          | framing<br>error                     | parity<br>error                      | overrun<br>error                     | data in<br>receiver                  | R             |
|     | 1    | 0     | MSR                     | CD                                                        | RI                                        | DSR                                         | CTS                                         | $\Delta CD$                          | ΔRI                                  | $\Delta \text{DSR}$                  | ∆CTS                                 | R             |
|     | 1    | 1     | SPR                     | bit 7                                                     | bit 6                                     | bit 5                                       | bit 4                                       | bit 3                                | bit 2                                | bit 1                                | bit 0                                | R/W           |
|     | 1    | 0     | TCR                     | bit 7                                                     | bit 6                                     | bit 5                                       | bit 4                                       | bit 3                                | bit 2                                | bit 1                                | bit 0                                | R/W           |
|     | 1    | 1     | TLR                     | bit 7                                                     | bit 6                                     | bit 5                                       | bit 4                                       | bit 3                                | bit 2                                | bit 1                                | bit 0                                | R/W           |
|     | 1    | 1     | FIFO Rdy                | 0                                                         | 0                                         | RX FIFO<br>B status                         | RX FIFO<br>A status                         | 0                                    | 0                                    | TX FIFO<br>B status                  | TX FIFO<br>A status                  | R             |
| Spe | cial | regis | ster set <sup>[3]</sup> |                                                           |                                           |                                             |                                             |                                      |                                      |                                      |                                      |               |
| )   | 0    | 0     | DLL                     | bit 7                                                     | bit 6                                     | bit 5                                       | bit 4                                       | bit 3                                | bit 2                                | bit 1                                | bit 0                                | R/W           |
| )   | 0    | 1     | DLM                     | bit 15                                                    | bit 14                                    | bit 13                                      | bit 12                                      | bit 11                               | bit 10                               | bit 9                                | bit 8                                | R/W           |
| Inh | anc  | ed re | egister set             | <u>4]</u>                                                 |                                           |                                             |                                             |                                      |                                      |                                      |                                      |               |
| )   | 1    | 0     | EFR                     | auto-CTS                                                  | auto-RTS                                  | special<br>character<br>detect              | enable<br>enhanced<br>functions<br>[2]      | software<br>flow<br>control<br>bit 3 | software<br>flow<br>control<br>bit 2 | software<br>flow<br>control<br>bit 1 | software<br>flow<br>control<br>bit 0 | R/W           |
|     | 0    | 0     | XON1                    | bit 7                                                     | bit 6                                     | bit 5                                       | bit 4                                       | bit 3                                | bit 2                                | bit 1                                | bit 0                                | R/W           |
|     | 0    | 1     | XON2                    | bit 7                                                     | bit 6                                     | bit 5                                       | bit 4                                       | bit 3                                | bit 2                                | bit 1                                | bit 0                                | R/W           |
|     | 1    | 0     | XOFF1                   | bit 7                                                     | bit 6                                     | bit 5                                       | bit 4                                       | bit 3                                | bit 2                                | bit 1                                | bit 0                                | R/W           |
| 1   | 1    | 1     | XOFF2                   | bit 7                                                     | bit 6                                     | bit 5                                       | bit 4                                       | bit 3                                | bit 2                                | bit 1                                | bit 0                                | R/W           |

Table 11. SC68C752B internal registers

[1] These registers are accessible only when LCR[7] = 0.

[2] This bit can only be modified if register bit EFR[4] is enabled, that is, if enhanced functions are enabled.

[3] The Special register set is accessible only when LCR[7] is set to a logic 1.

[4] Enhanced Feature Register; XON1/XON2 and XOFF1/XOFF2 are accessible only when LCR is set to 'BFh'.

Remark: Refer to the notes under Table 10 for more register access information.

### 7.1 Receiver Holding Register (RHR)

The receiver section consists of the Receiver Holding Register (RHR) and the Receiver Shift Register (RSR). The RHR is actually a 64-byte FIFO. The RSR receives serial data from the RX terminal. The data is converted to parallel data and moved to the RHR. The receiver section is controlled by the line control register. If the FIFO is disabled, location zero of the FIFO is used to store the characters.

Remark: In this case, characters are overwritten if overflow occurs.

If overflow occurs, characters are lost. The RHR also stores the error status bits associated with each character.

## 7.2 Transmit Holding Register (THR)

The transmitter section consists of the Transmit Holding Register (THR) and the Transmit Shift Register (TSR). The THR is actually a 64-byte FIFO. The THR receives data and shifts it into the TSR, where it is converted to serial data and moved out on the TX terminal. If the FIFO is disabled, the FIFO is still used to store the byte. Characters are lost if overflow occurs.

## 7.3 FIFO Control Register (FCR)

This is a write-only register that is used for enabling the FIFOs, clearing the FIFOs, setting transmitter and receiver trigger levels, and selecting the type of DMA signalling. <u>Table 12</u> shows FIFO Control Register bit settings.

| Bit | Symbol                        | Description                                                                                                                                                                                                                                                                                           |
|-----|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | FCR[7] (MSB),<br>FCR[6] (LSB) | RX trigger. Sets the trigger level for the receive FIFO.<br>00 - 8 characters<br>01 - 16 characters<br>10 - 56 characters<br>11 - 60 characters                                                                                                                                                       |
| 5:4 | FCR[5] (MSB),<br>FCR[4] (LSB) | TX trigger. Sets the trigger level for the transmit FIFO.<br>00 - 8 spaces<br>01 - 16 spaces<br>10 - 32 spaces<br>11 - 56 spaces<br>FCR[5:4] can only be modified and enabled when EFR[4] is set. This is<br>because the transmit trigger level is regarded as an enhanced function.                  |
| 3   | FCR[3]                        | DMA mode select.<br>logic 0 = Set DMA mode '0'<br>logic 1 = Set DMA mode '1'                                                                                                                                                                                                                          |
| 2   | FCR[2]                        | Reset transmit FIFO.<br>logic 0 = No FIFO transmit reset (normal default condition)<br>logic 1 = Clears the contents of the transmit FIFO and resets the FIFO<br>counter logic (the transmit shift register is not cleared or altered). This<br>bit will return to a logic 0 after clearing the FIFO. |
| 1   | FCR[1]                        | Reset receive FIFO.<br>logic 0 = no FIFO receive reset (normal default condition)<br>logic 1 = Clears the contents of the receive FIFO and resets the FIFO<br>counter logic (the receive shift register is not cleared or altered). This<br>bit will return to a logic 0 after clearing the FIFO.     |
| 0   | FCR[0]                        | FIFO enable.<br>logic 0 = disable the transmit and receive FIFO (normal default<br>condition)<br>logic 1 = enable the transmit and receive FIFO                                                                                                                                                       |

## 7.4 Line Control Register (LCR)

This register controls the data communication format. The word length, number of stop bits, and parity type are selected by writing the appropriate bits to the LCR. <u>Table 13</u> shows the Line Control Register bit settings.

Table 13. Line Control Register bits description

| Bit | Symbol   | Description                                                                                                                                                                                                           |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | LCR[7]   | Divisor latch enable.                                                                                                                                                                                                 |
|     |          | logic 0 = divisor latch disabled (normal default condition)                                                                                                                                                           |
|     |          | logic 1 = divisor latch enabled                                                                                                                                                                                       |
| 6   | LCR[6]   | Break control bit. When enabled, the Break control bit causes a break condition to be transmitted (the TXn output is forced to a logic 0 state). This condition exists until disabled by setting LCR[6] to a logic 0. |
|     |          | logic 0 = no break condition (normal default condition)                                                                                                                                                               |
|     |          | logic 1 = forces the transmitter output (TXn) to a logic 0 to alert the communication terminal to a line break condition                                                                                              |
| 5   | LCR[5]   | Set parity. LCR[5] selects the forced parity format (if LCR[3] = 1).                                                                                                                                                  |
|     |          | logic 0 = parity is not forced (normal default condition)                                                                                                                                                             |
|     |          | LCR[5] = logic 1 and LCR[4] = logic 0: parity bit is forced to a logic 1 for the transmit and receive data.                                                                                                           |
|     |          | LCR[5] = logic 1 and LCR[4] = logic 1: parity bit is forced to a logic 0 for the transmit and receive data.                                                                                                           |
| 4   | LCR[4]   | Parity type select.                                                                                                                                                                                                   |
|     |          | logic $0 = \text{odd parity is generated (if LCR[3] = 1)}$ .                                                                                                                                                          |
|     |          | logic 1 = even parity is generated (if LCR[3] = 1).                                                                                                                                                                   |
| 3   | LCR[3]   | Parity enable.                                                                                                                                                                                                        |
|     |          | logic 0 = no parity (normal default condition).                                                                                                                                                                       |
|     |          | logic 1 = a parity bit is generated during transmission and the receiver checks for received parity.                                                                                                                  |
| 2   | LCR[2]   | Number of stop bits. Specifies the number of stop bits.                                                                                                                                                               |
|     |          | 0 = 1 stop bit (word length = 5, 6, 7, 8)                                                                                                                                                                             |
|     |          | 1 = 1.5 stop bits (word length = 5)                                                                                                                                                                                   |
|     |          | 1 = 2 stop bits (word length = 6, 7, 8)                                                                                                                                                                               |
| 1:0 | LCR[1:0] | Word length bits 1, 0. These two bits specify the word length to be transmitted or received.                                                                                                                          |
|     |          | 00 = 5 bits                                                                                                                                                                                                           |
|     |          | 01 = 6 bits                                                                                                                                                                                                           |
|     |          | 10 = 7 bits                                                                                                                                                                                                           |
|     |          | 11 = 8 bits                                                                                                                                                                                                           |

## 7.5 Line Status Register (LSR)

Table 14 shows the Line Status Register bit settings.

| Table 14.         Line Status Register bits description |        |                                                                                                                                                                   |  |  |  |
|---------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                                     | Symbol | Description                                                                                                                                                       |  |  |  |
| 7                                                       | LSR[7] | FIFO data error.                                                                                                                                                  |  |  |  |
|                                                         |        | logic 0 = No error (normal default condition)                                                                                                                     |  |  |  |
|                                                         |        | logic 1 = At least one parity error, framing error, or break indication is in the receiver FIFO. This bit is cleared when no more errors are present in the FIFO. |  |  |  |
| 6                                                       | LSR[6] | THR and TSR empty. This bit is the Transmit Empty indicator.                                                                                                      |  |  |  |
|                                                         |        | logic 0 = transmitter hold <b>and</b> shift registers are not empty                                                                                               |  |  |  |
|                                                         |        | logic 1 = transmitter hold <b>and</b> shift registers are empty                                                                                                   |  |  |  |
| 5                                                       | LSR[5] | THR empty. This bit is the Transmit Holding Register Empty indicator.                                                                                             |  |  |  |
|                                                         |        | logic 0 = Transmit Hold Register is <b>not</b> empty                                                                                                              |  |  |  |
|                                                         |        | logic 1 = Transmit Hold Register is empty. The processor can now load up to 64 bytes of data into the THR if the TX FIFO is enabled.                              |  |  |  |
| 4                                                       | LSR[4] | Break interrupt.                                                                                                                                                  |  |  |  |
|                                                         |        | logic 0 = no break condition (normal default condition)                                                                                                           |  |  |  |
|                                                         |        | logic 1 = A break condition occurred and associated byte is 00, that is,<br>RXn was LOW for one character time frame.                                             |  |  |  |
| 3                                                       | LSR[3] | Framing error.                                                                                                                                                    |  |  |  |
|                                                         |        | logic 0 = no framing error in data being read from receive FIFO (normal default condition)                                                                        |  |  |  |
|                                                         |        | logic 1 = Framing error occurred in data being read from receive FIFO, that is, received data did not have a valid stop bit.                                      |  |  |  |
| 2                                                       | LSR[2] | Parity error.                                                                                                                                                     |  |  |  |
|                                                         |        | logic 0 = no parity error (normal default condition)                                                                                                              |  |  |  |
|                                                         |        | logic 1 = parity error in data being read from receive FIFO                                                                                                       |  |  |  |
| 1                                                       | LSR[1] | Overrun error.                                                                                                                                                    |  |  |  |
|                                                         |        | logic 0 = no overrun error (normal default condition)                                                                                                             |  |  |  |
|                                                         |        | logic 1 = overrun error has occurred                                                                                                                              |  |  |  |
| 0                                                       | LSR[0] | Data in receiver.                                                                                                                                                 |  |  |  |
|                                                         |        | logic 0 = no data in receive FIFO (normal default condition)                                                                                                      |  |  |  |
|                                                         |        | logic $1 = $ at least one character in the receive FIFO                                                                                                           |  |  |  |

When the LSR is read, LSR[4:2] reflect the error bits (BI, FE, PE) of the character at the top of the receive FIFO (next character to be read). The LSR[4:2] registers do not physically exist, as the data read from the receive FIFO is output directly onto the output data bus, D[4:2], when the LSR is read. Therefore, errors in a character are identified by reading the LSR and then reading the RHR.

LSR[7] is set when there is an error anywhere in the receive FIFO, and is cleared only when there are no more errors remaining in the FIFO.

Reading the LSR does not cause an increment of the receive FIFO read pointer. The receive FIFO read pointer is incremented by reading the RHR.

**Remark:** The three error bits (parity, framing, break) may not be updated correctly in the first read of the LSR when the input clock (XTAL1) is running faster than 36 MHz. However, the second read is always correct. It is strongly recommended that when using this device with a clock faster than 36 MHz, that the LSR be read twice and only the second read be used for decision making. All other bits in the LSR are correct on all reads.

#### 7.6 Modem Control Register (MCR)

The MCR controls the interface with the mode, data set, or peripheral device that is emulating the modem. <u>Table 15</u> shows Modem Control Register bit settings.

| Bit | Symbol     | Description                                                                                                                                                                                                     |
|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | MCR[7] [1] | Clock select.                                                                                                                                                                                                   |
|     |            | logic 0 = divide-by-1 clock input                                                                                                                                                                               |
|     |            | logic 1 = divide-by-4 clock input                                                                                                                                                                               |
| 6   | MCR[6] [1] | TCR and TLR enable.                                                                                                                                                                                             |
|     |            | logic $0 = no$ action.                                                                                                                                                                                          |
|     |            | logic 1 = enable access to the TCR and TLR registers                                                                                                                                                            |
| 5   | MCR[5] [1] | Xon Any.                                                                                                                                                                                                        |
|     |            | logic 0 = disable Xon Any function                                                                                                                                                                              |
|     |            | logic 1 = enable Xon Any function                                                                                                                                                                               |
| 4   | MCR[4]     | Enable loopback.                                                                                                                                                                                                |
|     |            | logic 0 = normal operating mode                                                                                                                                                                                 |
|     |            | logic 1 = Enable local Loopback mode (internal). In this mode the MCR[3:0] signals are looped back into MSR[7:4] and the TXn output is looped back to the RXn input internally.                                 |
| 3   | MCR[3]     | OPA/OPB control.                                                                                                                                                                                                |
|     |            | logic 0 = forces $\overline{OPA}/\overline{OPB}$ output to HIGH state                                                                                                                                           |
|     |            | logic 1 = forces OPA/OPB output to LOW state. In Loopback mode, controls MSR[7].                                                                                                                                |
| 2   | MCR[2]     | FIFO Ready enable.                                                                                                                                                                                              |
|     |            | logic 0 = Disable the FIFO Rdy register                                                                                                                                                                         |
|     |            | logic 1 = Enable the FIFO Rdy register. In Loopback mode, controls<br>MSR[6].                                                                                                                                   |
| 1   | MCR[1]     | RTS                                                                                                                                                                                                             |
|     |            | logic 0 = force $\overline{\text{RTSn}}$ output to inactive (HIGH)                                                                                                                                              |
|     |            | logic 1 = force $\overline{\text{RTSn}}$ out <u>put to active</u> (LOW). In Loopback mode, controls MSR[4]. If auto-RTS is enabled, the $\overline{\text{RTSn}}$ output is controlled by hardware flow control. |
| 0   | MCR[0]     | DTR                                                                                                                                                                                                             |
|     |            | logic 0 = force $\overline{\text{DTRn}}$ output to inactive (HIGH)                                                                                                                                              |
|     |            | logic 1 = force DTRn output to active (LOW). In Loopback mode, controls MSR[5].                                                                                                                                 |

Table 15. Modem Control Register bits description

[1] MCR[7:5] can only be modified when EFR[4] is set, that is, EFR[4] is a write enable.