# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# Si4063/60

# HIGH-PERFORMANCE, LOW-CURRENT TRANSMITTER

#### Features

- Frequency range = 142–1050 MHz ■
- Modulation
  - (G)FSK, 4(G)FSK, (G)MSK
  - 00K
- Max output power
  - +20 dBm (Si4063)
  - +13 dBm (Si4060)
  - PA support for +27 or +30 dBm
- Ultra low current powerdown modes
  30 nA shutdown, 50 nA standby
- Data rate = 100 bps to 1 Mbps
- Fast wake times
- Applications
- Smart metering
- Remote control
- Home security and alarm
- Telemetry
- Garage and gate openers

#### Description

Silicon Laboratories' Si406x devices are high-performance, low-current transmitters covering the sub-GHz frequency bands from 142 to 1050 MHz. The radios are part of the EZRadioPRO<sup>®</sup> family, which includes a complete line of transmitters, receivers, and transceivers covering a wide range of applications. All parts offer extremely low active and standby current consumption. The Si406x includes optimal phase noise performance for narrow band applications, such as FCC Part90 and 169 MHz wireless Mbus. The Si4063 offers exceptional output power of up to +20 dBm with outstanding TX efficiency. The high output power allows extended ranges and highly robust communication links. The Si4060 active mode TX current consumption of 18 mA at +10 dBm coupled with extremely low standby current and fast wake times ensure extended battery life in the most demanding applications. The Si4063 can achieve up to +27 dBm output power with built-in ramping control of a low-cost external FET. The devices are compliant with all worldwide regulatory standards: FCC, ETSI, and ARIB. All devices are designed to be compliant with 802.15.4g and WMbus smart metering standards.

- Power supply = 1.8 to 3.6 V
- Highly configurable packet handler
- TX 64 byte FIFO
- Low BOM
- Low battery detector
- Temperature sensor
- 20-Pin QFN package
- IEEE 802.15.4g compliant
  - FCC Part 90 Mask D, FCC part 15.247, 15,231, 15,249, ARIB T-108, T-96, T-67, China regulatory
  - ETSI Class-I Operation
    - Remote keyless entry
    - Home automation
    - Industrial control
    - Sensor networks
    - Health monitors
    - Electronic shelf labels





#### Patents pending

## **Functional Block Diagram**



| Product | Freq. Range                 | Max Output<br>Power | TX Current                       | Narrowband<br>Operation |
|---------|-----------------------------|---------------------|----------------------------------|-------------------------|
| Si4063  | Major bands<br>142–1050 MHz | +20 dBm             | 169 MHz: 70 mA<br>915 MHz: 85 mA | $\checkmark$            |
| Si4060  | Major bands<br>142–1050 MHz | +13 dBm             | +10 dBm: 18 mA                   | ✓                       |



# TABLE OF CONTENTS

# Section

# <u>Page</u>

| 1. Electrical Specifications                         | <b>4</b> |
|------------------------------------------------------|----------|
| 2 Functional Description                             | 11       |
| 3. Controller Interface                              | .12      |
| 3.1. Serial Peripheral Interface (SPI)               | .12      |
| 3.2. Fast Response Registers                         | .14      |
| 3.3. Operating Modes and Timing                      | .14      |
| 3.4. Application Programming Interface (API)         | .18      |
| 3.5. Interrupts                                      | .18      |
| 3.6. GPIO                                            | .19      |
| 4. Modulation and Hardware Configuration Options     | .20      |
| 4.1. Modulation Types                                | .20      |
| 4.2. Hardware Configuration Options                  | .20      |
| 5. Internal Functional Blocks                        | .21      |
| 5.1. Synthesizer                                     | .21      |
| 5.2. Transmitter (TX)                                | .22      |
| 5.3. Crystal Oscillator                              | .25      |
| 6. Data Handling and Packet Handler                  | .26      |
| 6.1. TX FIFOs                                        | .26      |
| 6.2. Packet Handler                                  | .26      |
| 7. Auxiliary Blocks                                  | .27      |
| 7.1. Wake-up Timer and 32 kHz Clock Source           | .27      |
| 7.2. Low Duty Cycle Mode                             | .29      |
| 7.3. Temperature, Battery Voltage, and Auxiliary ADC | .30      |
| 7.4. Low Battery Detector                            | .31      |
| 8. Pin Descriptions: Si4063/60                       | .32      |
| 9. Ordering Information                              | .34      |
| 10. Package Outline: Si4063/60                       | .35      |
| 11. PCB Land Pattern: Si4063/60                      | .37      |
| 12. Iop Marking                                      | .39      |
| 12.1. SI4063/60 Top Marking                          | .39      |
|                                                      | .39      |
|                                                      | .40      |



# 1. Electrical Specifications

# Table 1. DC Characteristics<sup>1</sup>

| Parameter                                       | Symbol                      | Test Condition                                                                         | Min | Тур | Max      | Unit |
|-------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------|-----|-----|----------|------|
| Supply Voltage<br>Range                         | V <sub>DD</sub>             |                                                                                        | 1.8 | 3.3 | 3.6      | V    |
| Power Saving Modes                              | I <sub>Shutdown</sub>       | RC Oscillator, Main Digital Regulator,<br>and Low Power Digital Regulator OFF          |     | 30  |          | nA   |
|                                                 | I <sub>Standby</sub>        | Register values maintained and RC<br>oscillator/WUT OFF                                |     | 50  |          | nA   |
|                                                 | I <sub>SleepRC</sub>        | RC Oscillator/WUT ON and all register values main-<br>tained, and all other blocks OFF |     | 900 |          | nA   |
|                                                 | I <sub>SleepXO</sub>        | Sleep current using an external 32 kHz crystal. <sup>2</sup>                           |     | 1.7 | <u> </u> | μA   |
|                                                 | I <sub>Sensor</sub><br>-LBD | Low battery detector ON, register values maintained,<br>and all other blocks OFF       |     | 1   |          | μA   |
|                                                 | I <sub>Ready</sub>          | Crystal Oscillator and Main Digital Regulator ON,<br>all other blocks OFF              |     | 1.8 |          | mA   |
| TUNE Mode Current                               | I <sub>Tune_TX</sub>        | TX Tune, High Performance Mode                                                         |     | 8   |          | mA   |
| TX Mode Current I <sub>TX_+20</sub><br>(Si4063) |                             | +20 dBm output power, class-E match, 915 MHz,<br>3.3 V                                 |     | 85  |          | mA   |
|                                                 |                             | +20 dBm output power, class-E match, 460 MHz,<br>3.3 V                                 |     | 75  |          | mA   |
|                                                 |                             | +20 dBm output power, square-wave match,<br>169 MHz, 3.3 V                             |     | 70  |          | mA   |
| TX Mode Current<br>(Si4060)                     | I <sub>TX_+10</sub>         | +10 dBm output power, Class-E match, 868 MHz, $3.3 \text{ V}^2$                        |     | 18  |          | mA   |

#### Notes:

1. All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section of "1.1. Definition of Test Conditions" on page 10.

2. Guaranteed by qualification. Qualification test conditions are listed in the "Qualification Test Conditions" section in "1.1. Definition of Test Conditions" on page 10.



# Table 2. Synthesizer AC Electrical Characteristics<sup>1</sup>

| Parameter                              | Symbol               | Test Condition                                                                                        | Min | Тур  | Max  | Unit   |
|----------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------|-----|------|------|--------|
| Synthesizer Frequency                  | F <sub>SYN</sub>     |                                                                                                       | 850 | —    | 1050 | MHz    |
| Range (514063/60)                      |                      |                                                                                                       | 420 | —    | 525  | MHz    |
|                                        |                      |                                                                                                       | 284 | —    | 350  | MHz    |
|                                        |                      |                                                                                                       | 142 | —    | 175  | MHz    |
| Synthesizer Frequency                  | F <sub>RES-960</sub> | 850–1050 MHz                                                                                          |     | 28.6 |      | Hz     |
| Resolution                             | F <sub>RES-525</sub> | 420–525 MHz                                                                                           |     | 14.3 |      | Hz     |
|                                        | F <sub>RES-350</sub> | 283–350 MHz                                                                                           |     | 9.5  | —    | Hz     |
|                                        | F <sub>RES-175</sub> | 142–175 MHz                                                                                           |     | 4.7  | —    | Hz     |
| Synthesizer Settling Time <sup>3</sup> | t <sub>LOCK</sub>    | Measured from exiting Ready mode with<br>XOSC running to any frequency.<br>Including VCO Calibration. |     | 50   |      | μs     |
| Phase Noise <sup>3</sup>               | $L\phi(f_M)$         | $\Delta F$ = 10 kHz, 460 MHz, High Perf Mode                                                          |     | -106 |      | dBc/Hz |
|                                        |                      | $\Delta F$ = 100 kHz, 460 MHz, High Perf Mode                                                         | —   | -110 | —    | dBc/Hz |
|                                        |                      | $\Delta F$ = 1 MHz, 460 MHz, High Perf Mode                                                           |     | -123 |      | dBc/Hz |
|                                        |                      | $\Delta F$ = 10 MHz, 460 MHz, High Perf Mode                                                          |     | -130 | —    | dBc/Hz |

Notes:

1. All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section in "1.1. Definition of Test Conditions" on page 10.

2. Default API setting for modulation deviation resolution is double the typical value specified.

**3.** Guaranteed by qualification. Qualification test conditions are listed in the "Qualification Test Conditions" section in "1.1. Definition of Test Conditions" on page 10.



# Table 3. Transmitter AC Electrical Characteristics<sup>1</sup>

| Parameter                                                    | Symbol                | Test Condition                                           | Min | Тур  | Max  | Unit |
|--------------------------------------------------------------|-----------------------|----------------------------------------------------------|-----|------|------|------|
| TX Frequency<br>Range (Si4063/60)                            |                       |                                                          | 850 |      | 1050 | MHz  |
|                                                              | Fax                   |                                                          | 420 | _    | 525  | MHz  |
|                                                              | ' IX                  |                                                          | 284 | _    | 350  | MHz  |
|                                                              |                       |                                                          | 142 | _    | 175  | MHz  |
| (G)FSK Data Rate <sup>2,3</sup>                              | DR <sub>FSK</sub>     |                                                          | 0.1 |      | 500  | kbps |
| 4(G)FSK Data Rate <sup>2,3</sup>                             | DR <sub>4FSK</sub>    |                                                          | 0.2 |      | 1000 | kbps |
| OOK Data Rate <sup>2,3</sup>                                 | DR <sub>OOK</sub>     |                                                          | 0.1 |      | 120  | kbps |
| Modulation Deviation                                         | $\Delta f_{960}$      | 850–1050 MHz                                             | -   | 1.5  | —    | MHz  |
| Tange                                                        | $\Delta f_{525}$      | 420–525 MHz                                              | —   | 750  | —    | kHz  |
|                                                              | $\Delta f_{350}$      | 283–350 MHz                                              | —   | 500  | —    | kHz  |
|                                                              | $\Delta f_{175}$      | 142–175 MHz                                              |     | 250  | _    | kHz  |
| Modulation Deviation                                         | F <sub>RES-960</sub>  | 850–1050 MHz                                             | —   | 28.6 | —    | Hz   |
| Resolution                                                   | F <sub>RES-525</sub>  | 420–525 MHz                                              | -   | 14.3 | —    | Hz   |
|                                                              | F <sub>RES-350</sub>  | 283–350 MHz                                              |     | 9.5  |      | Hz   |
|                                                              | F <sub>RES-175</sub>  | 142–175 MHz                                              | —   | 4.7  | _    | Hz   |
| Output Power Range<br>(Si4063) <sup>5</sup>                  | P <sub>TX</sub>       |                                                          | -20 | _    | +20  | dBm  |
| Output Power Range<br>(Si4060) <sup>5</sup>                  | P <sub>TX60</sub>     |                                                          | -40 | _    | +13  | dBm  |
| TX RF Output Steps <sup>2</sup>                              | $\Delta P_{RF_OUT}$   | Using switched current match within<br>6 dB of max power | _   | 0.1  |      | dB   |
| TX RF Output Level <sup>2</sup><br>Variation vs. Temperature | $\Delta P_{RF\_TEMP}$ | -40 to +85 °C                                            | _   | 1    |      | dB   |
| TX RF Output Level<br>Variation vs. Frequency <sup>2</sup>   | $\Delta P_{RF\_FREQ}$ | Measured across 902–928 MHz                              | _   | 0.5  |      | dB   |
| Transmit Modulation<br>Filtering <sup>2</sup>                | B*T                   | Gaussian Filtering Bandwith Time<br>Product              | _   | 0.5  |      |      |

Notes:

1. All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section in "1.1. Definition of Test Conditions" on page 10.

2. Guaranteed by qualification. Qualification test conditions are listed in the "Qualification Test Conditions" section in "1.1. Definition of Test Conditions" on page 10.

- **3.** The maximum data rate is dependent on the XTAL frequency and is calculated as per the formula: Maximum Symbol Rate = Fxtal/60, where Fxtal is the XTAL frequency (typically 30 MHz).
- 4. Default API setting for modulation deviation resolution is double the typical value specified.
- 5. Output power is dependent on matching components and board layout.



# Table 4. Auxiliary Block Specifications<sup>1</sup>

| Parameter                                                    | Symbol                | Test Condition                                                                                                                                                         | Min      | Тур   | Мах   | Unit                |
|--------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|-------|---------------------|
| Temperature Sensor<br>Sensitivity <sup>2</sup>               | TS <sub>S</sub>       |                                                                                                                                                                        |          | 4.5   |       | ADC<br>Codes/<br>°C |
| Low Battery Detector<br>Resolution                           | LBD <sub>RES</sub>    |                                                                                                                                                                        |          | 50    |       | mV                  |
| Microcontroller Clock<br>Output Frequency Range <sup>3</sup> | F <sub>MC</sub>       | Configurable to Fxtal or Fxtal<br>divided by 2, 3, 7.5, 10, 15, or<br>30 where Fxtal is the reference<br>XTAL frequency. In addition,<br>32.768 kHz is also supported. | 32.768K  | _     | Fxtal | Hz                  |
| Temperature Sensor<br>Conversion <sup>2</sup>                | TEMP <sub>CT</sub>    | Programmable setting                                                                                                                                                   |          | 3     |       | ms                  |
| XTAL Range <sup>4</sup>                                      | XTAL <sub>Range</sub> |                                                                                                                                                                        | 25       | · - · | 32    | MHz                 |
| 30 MHz XTAL Start-Up Time                                    | t <sub>30M</sub>      | Using XTAL and board layout in<br>reference design. Start-up time<br>will vary with XTAL type and<br>board layout.                                                     |          | 250   |       | μs                  |
| 30 MHz XTAL Cap<br>Resolution <sup>2</sup>                   | 30M <sub>RES</sub>    |                                                                                                                                                                        |          | 70    |       | fF                  |
| 32 kHz XTAL Start-Up Time <sup>21</sup>                      | t <sub>32k</sub>      |                                                                                                                                                                        | <b>—</b> | 2     | —     | sec                 |
| 32 kHz Accuracy using<br>Internal RC Oscillator <sup>2</sup> | 32KRC <sub>RES</sub>  |                                                                                                                                                                        |          | 2500  |       | ppm                 |
| POR Reset Time                                               | t <sub>POR</sub>      |                                                                                                                                                                        |          |       | 5     | ms                  |
|                                                              |                       |                                                                                                                                                                        |          |       |       |                     |

Notes:

1. All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section in "1.1. Definition of Test Conditions" on page 10.

2. Guaranteed by qualification. Qualification test conditions are listed in the "Qualification Test Conditions" section in "1.1. Definition of Test Conditions" on page 10.

3. Microcontroller clock frequency tested in production at 1 MHz, 30 MHz and 32.768 kHz. Other frequencies tested in bench characterization.

4. XTAL Range tested in production using an external clock source (similar to using a TCXO).



| Table 5. Digital IO Specifications (GPIO x, SCLK, SDO, SDI, nSEL, nIRQ, SDI |
|-----------------------------------------------------------------------------|
|-----------------------------------------------------------------------------|

| Parameter                            | Symbol              | Test Condition                                                                                                                            | Min                   | Тур  | Мах                   | Unit |
|--------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|------|
| Rise Time <sup>2,3</sup>             | T <sub>RISE</sub>   | 0.1 x V <sub>DD</sub> to 0.9 x V <sub>DD</sub> ,<br>$C_L = 10 \text{ pF},$<br>DRV<1:0> = HH                                               |                       | 2.3  | _                     | ns   |
| Fall Time <sup>3,4</sup>             | T <sub>FALL</sub>   | $\begin{array}{c} 0.9 \times V_{DD} \text{ to } 0.1 \times V_{DD,} \\ C_L = 10 \text{ pF,} \\ \text{DRV} < 1:0 > = \text{HH} \end{array}$ |                       | 2    | —                     | ns   |
| Input Capacitance                    | C <sub>IN</sub>     |                                                                                                                                           |                       | 2    | —                     | pF   |
| Logic High Level Input Voltage       | V <sub>IH</sub>     |                                                                                                                                           | V <sub>DD</sub> x 0.7 |      |                       | V    |
| Logic Low Level Input Voltage        | V <sub>IL</sub>     |                                                                                                                                           |                       |      | V <sub>DD</sub> x 0.3 | V    |
| Input Current                        | I <sub>IN</sub>     | 0 <v<sub>IN&lt; V<sub>DD</sub></v<sub>                                                                                                    | -10                   |      | 10                    | μA   |
| Input Current If Pullup is Activated | I <sub>INP</sub>    | $V_{IL} = 0 V$                                                                                                                            | 1                     |      | 10                    | μA   |
| Drive Strength for Output Low        | I <sub>OmaxLL</sub> | $DRV[1:0] = LL^3$                                                                                                                         |                       | 6.66 |                       | mA   |
| Level                                | I <sub>OmaxLH</sub> | DRV[1:0] = LH <sup>3</sup>                                                                                                                |                       | 5.03 |                       | mA   |
|                                      | I <sub>OmaxHL</sub> | $DRV[1:0] = HL^3$                                                                                                                         |                       | 3.16 |                       | mA   |
|                                      | I <sub>OmaxHH</sub> | DRV[1:0] = HH <sup>3</sup>                                                                                                                |                       | 1.13 |                       | mA   |
| Drive Strength for Output High       | I <sub>OmaxLL</sub> | DRV[1:0] = LL <sup>3</sup>                                                                                                                |                       | 5.75 |                       | mA   |
| Level                                | I <sub>OmaxLH</sub> | DRV[1:0] = LH <sup>3</sup>                                                                                                                |                       | 4.37 |                       | mA   |
|                                      | I <sub>OmaxHL</sub> | $DRV[1:0] = HL^3$                                                                                                                         |                       | 2.73 |                       | mA   |
|                                      | I <sub>OmaxHH</sub> | DRV[1:0] = HH <sup>3</sup>                                                                                                                |                       | 0.96 |                       | mA   |
| Drive Strength for Output High       | I <sub>OmaxLL</sub> | DRV[1:0] = LL <sup>3</sup>                                                                                                                |                       | 2.53 | _                     | mA   |
| Level for GPIO0                      | I <sub>OmaxLH</sub> | DRV[1:0] = LH <sup>3</sup>                                                                                                                |                       | 2.21 | _                     | mA   |
|                                      | I <sub>OmaxHL</sub> | DRV[1:0] = HL <sup>3</sup>                                                                                                                |                       | 1.7  | _                     | mA   |
|                                      | I <sub>OmaxHH</sub> | DRV[1:0] = HH <sup>3</sup>                                                                                                                |                       | 0.80 |                       | mA   |
| Logic High Level Output Voltage      | V <sub>OH</sub>     | DRV[1:0] = HL                                                                                                                             | V <sub>DD</sub> x 0.8 |      | —                     | V    |
| Logic Low Level Output Voltage       | V <sub>OL</sub>     | DRV[1:0] = HL                                                                                                                             |                       |      | $V_{DD} \times 0.2$   | V    |

Notes:

1. All specifications guaranteed by qualification. Qualification test conditions are listed in the "Qualification Test Conditions" section in "1.1. Definition of Test Conditions" on page 10.

2. 8 ns is typical for GPIO0 rise time.

**3.** Assuming VDD = 3.3 V, drive strength is specified at Voh (min) = 2.64 V and Vol(max) = 0.66 V at room temperature.

4. 2.4 ns is typical for GPIO0 fall time.



## Table 6. Absolute Maximum Ratings

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Value                       | Unit |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|--|--|
| V <sub>DD</sub> to GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -0.3, +3.6                  | V    |  |  |
| Instantaneous V <sub>RF-peak</sub> to GND on TX Output Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -0.3, +8.0                  | V    |  |  |
| Sustained V <sub>RF-peak</sub> to GND on TX Output Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -0.3, +6.5                  | V    |  |  |
| Voltage on Digital Control Inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -0.3, V <sub>DD</sub> + 0.3 | V    |  |  |
| Voltage on Analog Inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $-0.3, V_{DD} + 0.3$        | V    |  |  |
| Operating Ambient Temperature Range T <sub>A</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -40 to +85                  | °C   |  |  |
| Thermal Impedance $\theta_{JA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 30                          | °C/W |  |  |
| Junction Temperature T <sub>J</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | +125                        | °C   |  |  |
| Storage Temperature Range T <sub>STG</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -55 to +125                 | °C   |  |  |
| <b>Note:</b> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at or beyond these ratings in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Power Amplifier may be damaged if switched on without proper load or termination connected. TX matching network design will influence TX V <sub>RF-peak</sub> on TX output pin. Caution: ESD sensitive device. |                             |      |  |  |



# 1.1. Definition of Test Conditions

#### **Production Test Conditions:**

- T<sub>A</sub> = +25 °C.
- V<sub>DD</sub> = +3.3 VDC.
- TX output power measured at 915 MHz.
- External reference signal (XOUT) = 1.0 V<sub>PP</sub> at 30 MHz, centered around 0.8 VDC.
- Production test schematic (unless noted otherwise).
- All TX output levels are referred to the pins of the Si4063/60 (not the output of the RF module).

#### **Qualification Test Conditions:**

- $T_A = -40$  to +85 °C (Typical  $T_A = 25$  °C).
- $V_{DD} = +1.8$  to +3.6 VDC (Typical  $V_{DD} = 3.3$  VDC).
- All RF levels referred to the pins of the Si4063/60 (not the RF module).



# 2. Functional Description

The Si406x devices are high-performance, low-current, wireless ISM transmitters that cover the sub-GHz bands. The wide operating voltage range of 1.8–3.6 V and low current consumption make the Si406x an ideal solution for battery powered applications.

A single high precision local oscillator (LO) is used for transmit mode. The LO is generated by an integrated VCO and  $\Delta\Sigma$  Fractional-N PLL synthesizer. The synthesizer is designed to support configurable data rates from 100 bps to 1 Mbps. The Si4063/60 operate in the frequency bands of 142–175, 283–350, 420–525, and 850–1050 MHz with a maximum frequency accuracy step size of 28.6 Hz. The transmit FSK data is modulated directly into the  $\Delta\Sigma$  data stream and can be shaped by a Gaussian low-pass filter to reduce unwanted spectral content.

The Si4063/60 contains a power amplifier (PA) that supports output power up to +20 dBm with very high efficiency, consuming only 70 mA at 169 MHz and 85 mA at 915 MHz. The integrated +20 dBm power amplifier can also be used to compensate for the reduced performance of a lower cost, lower performance antenna or antenna with size constraints due to a small form-factor. Competing solutions require large and expensive external PAs to achieve comparable performance. The Si4060 is designed to support single coin cell operation with current consumption below 18 mA for +10 dBm output power. Two match topologies are available for the Si4060. Class-E and switched-current. Class-E matching provides optimal current consumption, while switched-current matching demonstrates the best performance over varying battery voltage and temperature with slightly higher current consumption. The PA is single-ended to allow for easy antenna matching and low BOM cost. The PA incorporates automatic ramp-up and ramp-down control to reduce unwanted spectral spreading. The Si406x family supports frequency hopping to extend the link range and improve performance. A highly configurable packet handler allows for autonomous encoding of nearly any packet structure. Additional system features, such as an automatic wake-up timer, low battery detector, and 64 byte TX FIFOs, reduce overall current consumption and allows for the use of lower-cost system MCUs. An integrated temperature sensor, power-on-reset (POR), and GPIOs further reduce overall system cost and size. The Si406x is designed to work with an MCU, crystal, and a few passive components to create a very low-cost system.



Figure 1. Si406x Application Example



# 3. Controller Interface

# 3.1. Serial Peripheral Interface (SPI)

The Si406x communicates with the host MCU over a standard 4-wire serial peripheral interface (SPI): SCLK, SDI, SDO, and nSEL. The SPI interface is designed to operate at a maximum of 10 MHz. The SPI timing parameters are demonstrated in Table 7. The host MCU writes data over the SDI pin and can read data from the device on the SDO output pin. Figure 2 demonstrates an SPI write command. The nSEL pin should go low to initiate the SPI command. The first byte of SDI data will be one of the firmware commands followed by n bytes of parameter data which will be variable depending on the specific command. The rising edges of SCLK should be aligned with the center of the SDI data.

| Symbol          | Parameter              | Min (ns) | Diagram |
|-----------------|------------------------|----------|---------|
| t <sub>CH</sub> | Clock high time        | 40       |         |
| t <sub>CL</sub> | Clock low time         | 40       |         |
| t <sub>DS</sub> | Data setup time        | 20       |         |
| t <sub>DH</sub> | Data hold time         | 20       |         |
| t <sub>DD</sub> | Output data delay time | 20       |         |
| t <sub>EN</sub> | Output enable time     | 20       |         |
| t <sub>DE</sub> | Output disable time    | 50       |         |
| t <sub>SS</sub> | Select setup time      | 20       |         |
| t <sub>SH</sub> | Select hold time       | 50       |         |
| t <sub>SW</sub> | Select high period     | 80       |         |

 Table 7. Serial Interface Timing Parameters



## Figure 2. SPI Write Command

The Si406x contains an internal MCU which controls all the internal functions of the radio. For SPI read commands a typical MCU flow of checking clear-to-send (CTS) is used to make sure the internal MCU has executed the command and prepared the data to be output over the SDO pin. Figure 3 demonstrates the general flow of an SPI read command. Once the CTS value reads FFh then the read data is ready to be clocked out to the host MCU. The typical time for a valid FFh CTS reading is 20 µs. Figure 4 demonstrates the remaining read cycle after CTS is set to FFh. The internal MCU will clock out the SDO data on the negative edge so the host MCU should process the SDO data on the rising edge of SCLK.



# **Firmware Flow** 0xFF Retrieve CTS Value Send Command Read CTS Response 0x00 NSEL CTS SDO SDI ReadCmdBuff SCK Figure 3. SPI Read Command—Check CTS Value NSEL Response Byte 0 Response Byte n SDO SDI SCK • • • •

Figure 4. SPI Read Command—Clock Out Read Data



# 3.2. Fast Response Registers

The fast response registers are registers that can be read immediately without the requirement to monitor and check CTS. There are four fast response registers that can be programmed for a specific function. The fast response registers can be read through API commands, 0x50 for Fast Response A, 0x51 for Fast Response B, 0x53 for Fast Response C, and 0x57 for Fast Response D. The fast response registers can be configured by the "FRR\_CTL\_X\_MODE" properties.

The fast response registers may be read in a burst fashion. After the initial 16 clock cycles, each additional eight clock cycles will clock out the contents of the next fast response register in a circular fashion. The value of the FRRs will not be updated unless NSEL is toggled.

## 3.3. Operating Modes and Timing

The primary states of the Si406x are shown in Figure 5. The shutdown state completely shuts down the radio to minimize current consumption. Standby/Sleep, SPI Active, Ready, and TX Tune are available to optimize the current consumption and response time to TX for a given application. The API commands, START\_TX and CHANGE\_STATE, control the operating state with the exception of shutdown which is controlled by SDN, pin 1. Table 8 shows each of the operating modes with the time required to reach TX mode as well as the current consumption of each mode. The times in Table 9 are measured from the rising edge of nSEL until the chip is in the desired state. Note that these times are indicative of state transition timing but are not guaranteed and should only be used as a reference data point. An automatic sequencer will put the chip into TX from any state. It is not necessary to manually step through the states. To simplify the diagram it is not shown but any of the lower power states can be returned to automatically after TX.



Figure 5. State Machine Diagram



| State/Mode       | Response Time to TX | Current in State<br>/Mode |
|------------------|---------------------|---------------------------|
| Shutdown State   | 15 ms               | 30 nA                     |
| Standby State    | 440 μs              | 50 nA                     |
| Sleep State      | 440 μs              | 900 nA                    |
| SPI Active State | 340 μs              | 1.35 mA                   |
| Ready State      | 126 µs              | 1.8 mA                    |
| TX Tune State    | 58 μs               | 8 mA                      |
| TX State         | _                   | 18 mA @ +10 dBm           |

| Table 8. Operating State Response | Time and Current Consumption* |
|-----------------------------------|-------------------------------|
|-----------------------------------|-------------------------------|

Figure 6 shows the POR timing and voltage requirements. The power consumption (battery life) depends on the duty cycle of the application or how often the part is in TX state. In most applications the utilization of the standby state will be most advantageous for battery life but for very low duty cycle applications shutdown will have an advantage. For the fastest timing the next state can be selected in the START\_TX API commands to minimize SPI transactions and internal MCU processing.

#### 3.3.1. Power on Reset (POR)

A Power On Reset (POR) sequence is used to boot the device up from a fully off or shutdown state. To execute this process, VDD must ramp within 1ms and must remain applied to the device for at least 10ms. If VDD is removed, then it must stay below 0.15V for at least 10ms before being applied again. Please see Figure x and Table x for details.



Figure 6. POR Timing Diagram



| Variable          | Description                                    | Min     | Тур | Max | Units |
|-------------------|------------------------------------------------|---------|-----|-----|-------|
| t <sub>PORH</sub> | High time for VDD to fully settle POR circuit. | 10      |     |     | ms    |
| t <sub>PORL</sub> | Low time for VDD to enable POR.                | 10      |     |     | ms    |
| V <sub>RRH</sub>  | Voltage for successful POR                     | 90%*Vdd |     |     | V     |
| V <sub>RRL</sub>  | Starting Voltage for successful POR            | 0       |     | 150 | mV    |
| t <sub>SR</sub>   | Slew rate of VDD for successful POR            |         |     | 1   | ms    |

## Table 9. POR Timing

#### 3.3.2. Shutdown State

The shutdown state is the lowest current consumption state of the device with nominally less than 30 nA of current consumption. The shutdown state may be entered by driving the SDN pin (Pin 1) high. The SDN pin should be held low in all states except the shutdown state. In the shutdown state, the contents of the registers are lost and there is no SPI access. When coming out of the shutdown state a power on reset (POR) will be initiated along with the internal calibrations. After the POR the POWER\_UP command is required to initialize the radio. The SDN pin needs to be held high for at least 10us before driving low again so that internal capacitors can discharge. Not holding the SDN high for this period of time may cause the POR to be missed and the device to boot up incorrectly. If POR timing and voltage requirements cannot be met, it is highly recommended that SDN be controlled using the host processor rather than tying it to GND on the board.

#### 3.3.3. Standby State

Standby state has the lowest current consumption with the exception of shutdown but has much faster response time to TX mode. In most cases standby should be used as the low power state. In this state the register values are maintained with all other blocks disabled. The SPI is accessible during this mode but any SPI event, including FIFO R/W, will enable an internal boot oscillator and automatically move the part to SPI active state. After an SPI event the host will need to re-command the device back to standby through the "Change State" API command to achieve the 50 nA current consumption. If an interrupt has occurred (i.e., the nIRQ pin = 0) the interrupt registers must be read to achieve the minimum current consumption of this mode.

#### 3.3.4. Sleep State

Sleep state is the same as standby state but the wake-up-timer and a 32 kHz clock source are enabled. The source of the 32 kHz clock can either be an internal 32 kHz RC oscillator which is periodically calibrated or a 32 kHz oscillator using an external XTAL. The SPI is accessible during this mode but an SPI event will enable an internal boot oscillator and automatically move the part to SPI active mode. After an SPI event the host will need to re-command the device back to sleep. If an interrupt has occurred (i.e., the nIRQ pin = 0) the interrupt registers must be read to achieve the minimum current consumption of this mode.

#### 3.3.5. SPI Active State

In SPI active state the SPI and a boot up oscillator are enabled. After SPI transactions during either standby or sleep the device will not automatically return to these states. A "Change State" API command will be required to return to either the standby or sleep modes.

#### 3.3.6. Ready State

Ready state is designed to give a fast transition time to TX state with reasonable current consumption. In this mode the Crystal oscillator remains enabled reducing the time required to switch to TX mode by eliminating the crystal start-up time.

#### 3.3.7. TX State

The TX state may be entered from any of the state with the "Start TX" or "Change State" API commands. A built-in sequencer takes care of all the actions required to transition between states from enabling the crystal oscillator to ramping up the PA. The following sequence of events will occur automatically when going from standby to TX state.

- 1. Enable internal LDOs.
- 2. Start up crystal oscillator and wait until ready (controlled by an internal timer).



- 3. Enable PLL.
- 4. Calibrate VCO/PLL.
- 5. Wait until PLL settles to required transmit frequency (controlled by an internal timer).
- 6. Activate power amplifier and wait until power ramping is completed (controlled by an internal timer).
- 7. Transmit packet.

Steps in this sequence may be eliminated depending on which state the chip is configured to prior to commanding to TX. By default, the VCO and PLL are calibrated every time the PLL is enabled. When the START\_TX API command is utilized the next state may be defined to ensure optimal timing and turnaround.

Figure 7 shows an example of the commands and timing for the START\_TX command. CTS will go high as soon as the sequencer puts the part into TX state. As the sequencer is stepping through the events listed above, CTS will be low and no new commands or property changes are allowed. If the Fast Response (FRR) or nIRQ is used to monitor the current state there will be slight delay caused by the internal hardware from when the event actually occurs to when the transition occurs on the FRR or nIRQ. The time from entering TX state to when the FRR will update is 5  $\mu$ s and the time to when the nIRQ will transition is 13  $\mu$ s. If a GPIO is programmed for TX state or used as control for a transmit/receive switch (TR switch) there is no delay.



Figure 7. Start\_TX Commands and Timing



## 3.4. Application Programming Interface (API)

An application programming interface (API), which the host MCU will communicate with, is embedded inside the device. The API is divided into two sections, commands and properties. The commands are used to control the chip and retrieve its status. The properties are general configurations which will change infrequently.

#### 3.5. Interrupts

The Si406x is capable of generating an interrupt signal when certain events occur. The chip notifies the microcontroller that an interrupt event has occurred by setting the nIRQ output pin LOW = 0. This interrupt signal will be generated when any one (or more) of the interrupt events (corresponding to the Interrupt Status bits) occur. The nIRQ pin will remain low until the microcontroller reads the Interrupt Status Registers. The nIRQ output signal will then be reset until the next change in status is detected.

The interrupts sources are grouped into three groups: packet handler, chip status, and modem. The individual interrupts in these groups can be enabled/disabled in the interrupt property registers, 0101, 0102, and 0103. An interrupt must be enabled for it to trigger an event on the nIRQ pin. The interrupt group must be enabled as well as the individual interrupts in API property 0100.

| Number | Command          | Summary                                                      |
|--------|------------------|--------------------------------------------------------------|
| 0x20   | GET_INT_STATUS   | Returns the interrupt status—packet handler, modem, and chip |
| 0x21   | GET_PH_STATUS    | Returns the packet handler status.                           |
| 0x22   | GET_MODEM_STATUS | Returns the modem status byte.                               |
| 0x23   | GET_CHIP_STATUS  | Returns the chip status.                                     |

| Number | Property             | Default | Summary                                           |
|--------|----------------------|---------|---------------------------------------------------|
| 0x0100 | INT_CTL_ENABLE       | 0x04    | Enables interrupt groups for PH, Modem, and Chip. |
| 0x0101 | INT_CTL_PH_ENABLE    | 0x00    | Packet handler interrupt enable property.         |
| 0x0102 | INT_CTL_MODEM_ENABLE | 0x00    | Modem interrupt enable property.                  |
| 0x0103 | INT_CTL_CHIP_ENABLE  | 0x04    | Chip interrupt enable property.                   |

Once an interrupt event occurs and the nIRQ pin is low there are two ways to read and clear the interrupts. All of the interrupts may be read and cleared in the "GET\_INT\_STATUS" API command. By default all interrupts will be cleared once read. If only specific interrupts want to be read in the fastest possible method the individual interrupt groups (Packet Handler, Chip Status, Modem) may be read and cleared by the "GET\_MODEM\_STATUS", "GET\_PH\_STATUS" (packet handler), and "GET\_CHIP\_STATUS" API commands.

The instantaneous status of a specific function maybe read if the specific interrupt is enabled or disabled. The status results are provided after the interrupts and can be read with the same commands as the interrupts. The status bits will give the current state of the function whether the interrupt is enabled or not.

The fast response registers can also give information about the interrupt groups but reading the fast response registers will not clear the interrupt and reset the nIRQ pin.



# 3.6. GPIO

Four general purpose IO pins are available to utilize in the application. The GPIO are configured by the GPIO\_PIN\_CFG command in address 13h. For a complete list of the GPIO options please see the API guide. GPIO pins 0 and 1 should be used for active signals such as data or clock. GPIO pins 2 and 3 have more susceptibility to generating spurious in the synthesizer than pins 0 and 1. The drive strength of the GPIOs can be adjusted with the GEN\_CONFIG parameter in the GPIO\_PIN\_CFG command. By default the drive strength is set to minimum. The default configuration for the GPIOs and the state during SDN is shown below in Table 10. The state of the IO during shutdown is also shown inTable 10. As indicated previously in Table 5, GPIO 0 has lower drive strength than the other GPIOs.

| Pin   | SDN State             | POR Default |
|-------|-----------------------|-------------|
| GPIO0 | 0                     | POR         |
| GPIO1 | 0                     | CTS         |
| GPIO2 | 0                     | POR         |
| GPIO3 | 0                     | POR         |
| nIRQ  | resistive VDD pull-up | nIRQ        |
| SDO   | resistive VDD pull-up | SDO         |
| SDI   | High Z                | SDI         |

| Table | 10. | GPIOs |
|-------|-----|-------|
| Tuble |     | 01103 |



# 4. Modulation and Hardware Configuration Options

The Si406x supports different modulation options and can be used in various configurations to tailor the device to any specific application or legacy system for drop in replacement. The modulation and configuration options are set in API property, MODEM\_MOD\_TYPE.

## 4.1. Modulation Types

The Si406x supports five different modulation options: Gaussian frequency shift keying (GFSK), frequency-shift keying (FSK), four-level GFSK (4GFSK), four-level FSK (4FSK), on-off keying (OOK). Minimum shift keying (MSK) can also be created by using GFSK settings. GFSK is the recommended modulation type as it provides the best performance and cleanest modulation spectrum. The modulation type is set by the "MOD\_TYPE[2:0]" registers in the "MODEM\_MOD\_TYPE" API property. A continuous-wave (CW) carrier may also be selected for RF evaluation purposes. The modulation source may also be selected to be a pseudo-random source for evaluation purposes.

## 4.2. Hardware Configuration Options

There are different receive demodulator options to optimize the performance and mutually-exclusive options for how the TX data is transferred from the host MCU to the RF device.

#### 4.2.1. TX Data Interface With MCU

There are two different options for transferring the data from the RF device to the host MCU. FIFO mode uses the SPI interface to transfer the data, while direct mode transfers the data in real time over GPIO.

#### 4.2.1.1. FIFO Mode

In FIFO mode, the transmit data is stored in integrated FIFO register memory. The TX FIFO is accessed by writing Command 66h followed directly by the data/clk that the host wants to write into the TX FIFO.

If the packet handler is enabled, the data bytes stored in FIFO memory are "packaged" together with other fields and bytes of information to construct the final transmit packet structure. These other potential fields include the Preamble, Sync word, Header, CRC checksum, etc. The configuration of the packet structure in TX mode is determined by the Automatic Packet Handler (if enabled), in conjunction with a variety of Packet Handler properties. If the Automatic Packet Handler is disabled, the entire desired packet structure should be loaded into FIFO memory; no other fields (such as Preamble or Sync word) will be automatically added to the bytes stored in FIFO memory. For further information on the configuration of the FIFOs for a specific application or packet size, see "6. Data Handling and Packet Handler" on page 26. The chip will return to the IDLE state programmed in the argument of the "START TX" API command, TXCOMPLETE\_STATE[3:0]. For example, the chip may be placed into TX mode by sending the "START TX" command and by writing the 30h to the TXCOMPLETE\_STATE[3:0] argument. The chip will transmit all of the contents of the FIFO, and the ipksent interrupt will occur. When this event occurs, the chip will return to the ready state as defined by TXCOMPLETE\_STATE[3:0] = 30h.

#### 4.2.1.2. Direct Mode

For legacy systems that perform packet handling within the host MCU or other baseband chip, it may not be desirable to use the FIFO. For this scenario, a Direct mode is provided, which bypasses the FIFOs entirely. In TX Direct mode, the TX modulation data is applied to an input pin of the chip and processed in "real time" (i.e., not stored in a register for transmission at a later time). Any of the GPIOs may be configured for use as the TX Data input function. Furthermore, an additional pin may be required for a TX Clock output function if GFSK modulation is desired (only the TX Data input pin is required for FSK). To achieve direct mode, the GPIO must be configured in the "GPIO\_PIN\_CFG" API command as well as the "MODEM\_MOD\_TYPE" API property. For GFSK, "TX\_DIRECT\_MODE\_TYPE" must be set to Synchronous. For 2FSK or OOK, the type can be set to asynchronous or synchronous. The MOD\_SOURCE[1:0] should be set to 01h for are all direct mode configurations.



# 5. Internal Functional Blocks

The following sections provide an overview to the key internal blocks and features.

## 5.1. Synthesizer

An integrated Sigma Delta ( $\Sigma\Delta$ ) Fractional-N PLL synthesizer capable of operating over the bands from 142–175, 283–350, 420–525, and 850–1050 MHz for the Si406x. Using a  $\Sigma\Delta$  synthesizer has many advantages; it provides flexibility in choosing data rate, deviation, channel frequency, and channel spacing. The transmit modulation is applied directly to the loop in the digital domain through the fractional divider, which results in very precise accuracy and control over the transmit deviation. The frequency resolution in the 850–1050 MHz band is 28.6 Hz with more resolution in the other bands. The nominal reference frequency to the PLL is 30 MHz, but any XTAL frequency from 25 to 32 MHz may be used. The modem configuration calculator in WDS will automatically account for the XTAL frequency being used. The PLL utilizes a differential LC VCO with integrated on-chip inductors. The output of the VCO is followed by a configurable divider, which will divide the signal down to the desired output frequency band.

#### 5.1.1. Synthesizer Frequency Control

The frequency is set by changing the integer and fractional settings to the synthesizer. The WDS calculator will automatically provide these settings, but the synthesizer equation is shown below for convenience. The APIs for setting the frequency are FREQ\_CONTROL\_INTE, FREQ\_CONTROL\_FRAC2, FREQ\_CONTROL\_FRAC1, and FREQ\_CONTROL\_FRAC0.

$$RF\_channel = \left(fc\_inte + \frac{fc\_frac}{2^{19}}\right) \times \frac{2 \times freq\_xo}{outdiv}(Hz)$$

**Note:** The fc\_frac/ $2^{19}$  value in the above formula has to be a number between 1 and 2.

| Outdiv | Lower (MHz) | Upper (MHz) |
|--------|-------------|-------------|
| 24     | 142         | 175         |
| 12     | 284         | 350         |
| 8      | 420         | 525         |
| 4      | 850         | 1050        |

#### Table 11. Output Divider (Outdiv) Values for the Si4063/60



#### 5.1.1.1. EZ Frequency Programming

In applications that utilize multiple frequencies or channels, it may not be desirable to write four API registers each time a frequency change is required. EZ frequency programming is provided so that only a single register write (channel number) is required to change frequency. A base frequency is first set by first programming the integer and fractional components of the synthesizer. This base frequency will correspond to channel 0. Next, a channel step size is programmed into the FREQ\_CONTROL\_CHANNEL\_STEP\_SIZE\_1 and FREQ\_CONTROL\_CHANNEL\_STEP\_SIZE\_0 API registers. The resulting frequency will be:

#### RF Frequency = Base Frequency + Channel × Stepsize

The second argument of the START\_TX is CHANNEL, which sets the channel number for EZ frequency programming. For example, if the channel step size is set to 1 MHz, the base frequency is set to 900 MHz with the INTE and FRAC API registers, and a CHANNEL number of 5 is programmed during the START\_TX command, the resulting frequency will be 905 MHz. If no CHANNEL argument is written as part of the START\_TX command, it will default to the previous value. The initial value of CHANNEL is 0; so, if no CHANNEL value is written, it will result in the programmed base frequency.

#### 5.2. Transmitter (TX)

The Si4063 contains an integrated +20 dBm transmitter or power amplifier that is capable of transmitting from -20 to +20 dBm. The output power steps are less than 0.25 dB within 6 dB of max power but become larger and more non-linear close to minimum output power. The Si4063 PA is designed to provide the highest efficiency and lowest current consumption possible. The Si4060 is designed to supply +10 dBm output power for less than 20 mA for applications that require operation from a single coin cell battery. The Si4060 can also operate with either class-E or switched current matching and output up to +13 dBm TX power. All PA options are single-ended to allow for easy antenna matching and low BOM cost. Automatic ramp-up and ramp-down is automatically performed to reduce unwanted spectral spreading.

Chip's TXRAMP pin is disabled by default to save current in cases where on-chip PA will be able to drive the antenna. In cases where on-chip PA will drive the external PA, and the external PA needs a ramping signal, TXRAMP is the signal to use. To enable TXRAMP, set the API Property PA\_MODE[7] = 1. TXRAMP will start to ramp up, and ramp down at the SAME time as the internal on-chip PA ramps up/down.

The ramping speed is programmed by TC[3:0] in the PA\_RAMP\_EX API property, which has the following characteristics:

| TC   | Ramp Time (µs) |  |
|------|----------------|--|
| 0.0  | 2.0            |  |
| 1.0  | 2.1            |  |
| 2.0  | 2.2            |  |
| 3.0  | 2.4            |  |
| 4.0  | 2.6            |  |
| 5.0  | 2.8            |  |
| 6.0  | 3.1            |  |
| 7.0  | 3.4            |  |
| 8.0  | 3.7            |  |
| 9.0  | 4.1            |  |
| 10.0 | 4.5            |  |
| 11.0 | 5.0            |  |
| 12.0 | 6.0            |  |



| 13.0 | 8.0  |
|------|------|
| 14.0 | 10.0 |
| 15.0 | 20.0 |

The ramping profile is close to a linear ramping profile with smoothed out corner when approaching Vhi and Vlo. The TXRAMP pin can source up to 1 mA without voltage drooping. The TXRAMP pin's sinking capability is equivalent to a 10 k $\Omega$  pull-down resistor.

Vhi = 3 V when Vdd > 3.3 V. When Vdd < 3.3 V, the Vhi will be closely following the Vdd, and ramping time will be smaller also.

VIo = 0 V when NO current needed to be sunk into TXRAMP pin. If 10  $\mu$ A need to be sunk into the chip, VIo will be 10  $\mu$ A x 10k = 100 mV.

| Number | Command         | Summary                                                                                 |
|--------|-----------------|-----------------------------------------------------------------------------------------|
| 0x2200 | PA_MODE         | Sets PA type.                                                                           |
| 0x2201 | PA_PWR_LVL      | Adjust TX power in fine steps.                                                          |
| 0x2202 | PA_BIAS_CLKDUTY | Adjust TX power in coarse steps<br>and optimizes for different<br>match configurations. |
| 0x2203 | PA_TC           | Changes the ramp up/down time of the PA.                                                |

#### 5.2.1. Si4063: +20 dBm PA

The +20 dBm configuration utilizes a class-E matching configuration. Typical performance for the 900 MHz band for output power steps, voltage, and temperature are shown in Figures 8–10. The output power is changed in 128 steps through PA\_PWR\_LVL API. For detailed matching values, BOM, and performance at other frequencies, refer to the PA Matching application note.



Figure 8. +20 dBm TX Power vs. PA\_PWR\_LVL





Figure 9. +20 dBm TX Power vs. VDD



Figure 10. +20 dBm TX Power vs. Temp



## 5.3. Crystal Oscillator

The Si406x includes an integrated crystal oscillator with a fast start-up time of less than 250 µs. The design is differential with the required crystal load capacitance integrated on-chip to minimize the number of external components. By default, all that is required off-chip is the crystal. The default crystal is 30 MHz, but the circuit is designed to handle any XTAL from 25 to 32 MHz. If a crystal different than 30 MHz is used, the POWER\_UP API boot command must be modified. The WDS calculator crystal frequency field must also be changed to reflect the frequency being used. The crystal load capacitance can be digitally programmed to accommodate crystals with various load capacitance requirements and to adjust the frequency of the crystal oscillator. The tuning of the crystal load capacitance is programmed through the GLOBAL\_XO\_TUNE API property. The total internal capacitance is 11 pF and is adjustable in 127 steps (70 fF/step). The crystal frequency adjustment can be used to compensate for crystal production tolerances. The frequency offset characteristics of the capacitor bank are demonstrated in Figure 11.



## Frequency Offset from 913MHz

Figure 11. Capacitor Bank Frequency Offset Characteristics

Utilizing the on-chip temperature sensor and suitable control software, the temperature dependency of the crystal can be canceled.

A TCXO or external signal source can easily be used in place of a conventional XTAL and should be connected to the XIN pin. The incoming clock signal is recommended to be peak-to-peak swing in the range of 600 mV to 1.4 V and ac-coupled to the XIN pin. If the peak-to-peak swing of the TCXO exceeds 1.4 V peak-to-peak, then dc coupling to the XIN pin should be used. The maximum allowed swing on XIN is 1.8 V peak-to-peak.

The XO capacitor bank should be set to 0 whenever an external drive is used on the XIN pin. In addition, the POWER\_UP command should be invoked with the TCXO option whenever external drive is used.

