Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ## Si4330 ISM RECEIVER #### **Features** - Frequency Range = 240–960 MHz Programmable GPIOs - Sensitivity = -121 dBm - Low Power Consumption - 18.5 mA receive - Data Rate = 0.123 to 256 kbps - FSK, GFSK, and OOK modulation - Power Supply = 1.8 to 3.6 V - Ultra low power shutdown mode - Digital RSSI - Wake-up timer - Auto-frequency calibration (AFC) - Clear channel assessment - Programmable RX BW 2.6–620 kHz ■ - Programmable packet handler - Embedded antenna diversity algorithm - Configurable packet handler - Preamble detector - RX 64 byte FIFO - Low battery detector - Temperature sensor and 8-bit ADC - -40 to +85 °C temperature range - Integrated voltage regulators - Frequency hopping capability - On-chip crystal tuning - 20-Pin QFN package - Low BOM - Power-on-reset (POR) ## **Applications** - Remote control - Home security & alarm - Telemetry - Personal data logging - Toy control - Tire pressure monitoring - Wireless PC peripherals - Remote meter reading - Remote keyless entry - Home automation - Industrial control - Sensor networks - Health monitors - Tag readers ## Description Silicon Laboratories' Si4330 is a highly integrated, single chip wireless ISM receiver. The high-performance EZRadioPRO® family includes a complete line of transmitters, receivers, and transceivers allowing the RF system designer to choose the optimal wireless part for their application. The Si4330 offers advanced radio features including continuous frequency coverage from 240-960 MHz. The Si4330's high level of integration offers reduced BOM cost while simplifying the overall system design. The extremely low receive sensitivity (-121 dBm) ensures extended range and improved link performance. Built-in antenna diversity and support for frequency hopping can be used to further extend range and enhance performance. Additional system features such as an automatic wake-up timer, low battery detector, 64 byte RX FIFO, automatic packet handling, and preamble detection reduce overall current consumption and allow the use of a lower-cost system MCU. An integrated temperature sensor, general purpose ADC, power-on-reset (POR), and GPIOs further reduce overall system cost and size. The Si4330's digital receive architecture features a high-performance ADC and DSP based modem which performs demodulation, filtering, and packet handling for increased flexibility and performance. An easy-to-use calculator is provided to quickly configure the radio settings, simplifying customer's system design and reducing time to market. Patents pending ## **Functional Block Diagram** # TABLE OF CONTENTS | <u>Section</u> | <u>Page</u> | |-----------------------------------------------------|-------------| | 1. Electrical Specifications | | | 1.1. Definition of Test Conditions | | | 2. Functional Description | | | 2.1. Operating Modes | | | 3. Controller Interface | | | 3.1. Serial Peripheral Interface (SPI) | | | 3.2. Operating Mode Control | | | 3.3. Interrupts | | | 3.4. System Timing | | | 3.5. Frequency Control | | | 4. Modulation Options | | | 4.1. FIFO Mode | | | 5. Internal Functional Blocks | | | 5.1. RX LNA | | | 5.2. RX I-Q Mixer | | | 5.3. Programmable Gain Amplifier | | | 5.4. ADC | | | 5.5. Digital Modem | | | 5.6. Synthesizer | | | 5.7. Crystal Oscillator | | | 5.8. Regulators | | | 6. Data Handling and Packet Handler | | | 6.1. RX FIFO | | | 6.2. Packet Configuration | | | 6.3. Packet Handler RX Mode | | | 6.4. Data Whitening, Manchester Encoding, and CRC . | | | 6.5. Preamble Detector | | | 6.6. Preamble Length | | | 6.7. Invalid Preamble Detector | | | 6.8. Synchronization Word Configuration | | | 6.9. Receive Header Check | | | 7. RX Modem Configuration | | | 7.1. Modem Settings for FSK and GFSK | | | 8. Auxiliary Functions | | | 8.1. Smart Reset | | | 8.2. Microcontroller Clock | | | 8.3. General Purpose ADC | | | 8.4. Temperature Sensor | | | 8.5. Low Battery Detector | | # Si4330-B1 | 8.6. Wake-Up Timer and 32 kHz Clock Source | 46 | |---------------------------------------------|----| | 8.7. Low Duty Cycle Mode | 48 | | 8.8. GPIO Configuration | | | 8.9. Antenna Diversity | 50 | | 8.10. RSSI and Clear Channel Assessment | 51 | | 9. Reference Design | 52 | | 10. Application Notes and Reference Designs | 53 | | 11. Customer Support | 53 | | 12. Register Table and Descriptions | 54 | | 13. Pin Descriptions: Si4330 | 57 | | 14. Ordering Information | 58 | | 15. Package Markings (Top Marks) | 59 | | 15.1. Si4330 Top Mark | 59 | | 15.2. Top Mark Explanation | 59 | | 16. Package Outline: Si4330 | 60 | | 17. PCB Land Pattern: Si4330 | 61 | | Document Change List | 63 | | Contact Information | 6/ | # LIST OF FIGURES | Figure 1. RX Application Example | 14 | |----------------------------------------------------------------------|----| | Figure 2. SPI Timing | 16 | | Figure 3. SPI Timing—READ Mode | | | Figure 4. SPI Timing—Burst Write Mode | 17 | | Figure 5. SPI Timing—Burst Read Mode | 17 | | Figure 6. State Machine Diagram | 18 | | Figure 7. RX Timing | 22 | | Figure 8. Sensitivity at 1% PER vs. Carrier Frequency Offset | 26 | | Figure 9. PLL Synthesizer Block Diagram | 30 | | Figure 10. FIFO Threshold | 32 | | Figure 11. Packet Structure | 33 | | Figure 12. Required RX Packet Structure with Packet Handler Disabled | 33 | | Figure 13. Multiple Packets in RX Packet Handler | 34 | | Figure 14. Multiple Packets in RX with CRC or Header Error | 34 | | Figure 15. Operation of Data Whitening, Manchester Encoding, and CRC | 36 | | Figure 16. Manchester Coding Example | 36 | | Figure 17. Header | 38 | | Figure 18. POR Glitch Parameters | 40 | | Figure 19. General Purpose ADC Architecture | 42 | | Figure 20. Temperature Ranges using ADC8 | 44 | | Figure 21. WUT Interrupt and WUT Operation | 47 | | Figure 22. Low Duty Cycle Mode | 48 | | Figure 23. RSSI Value vs. Input Power | 51 | | Figure 24. Receiver—Schematic Receiver—Top | 52 | | Figure 25. 20-Pin Quad Flat No-Lead (QFN) | 60 | | Figure 26. PCB Land Pattern | 61 | | | | # LIST OF TABLES | Table 1. DC Characteristics <sup>1</sup> | 7 | |---------------------------------------------------------------------|----| | Table 2. Synthesizer AC Electrical Characteristics <sup>1</sup> | 8 | | Table 3. Receiver AC Electrical Characteristics <sup>1</sup> | 9 | | Table 4. Auxiliary Block Specifications <sup>1</sup> | 10 | | Table 5. Digital IO Specifications (SDO, SDI, SCLK, nSEL, and nIRQ) | 11 | | Table 6. GPIO Specifications (GPIO_0, GPIO_1, and GPIO_2) | 11 | | Table 7. Absolute Maximum Ratings | 12 | | Table 8. Operating Modes | 15 | | Table 9. Serial Interface Timing Parameters | 16 | | Table 10. Operating Modes Response Time | 18 | | Table 11. Frequency Band Selection | 24 | | Table 12. Packet Handler Registers | 35 | | Table 13. Minimum Receiver Settling Time | 37 | | Table 14. POR Parameters | 40 | | Table 15. Temperature Sensor Range | 43 | | Table 16. Antenna Diversity Control | 50 | | Table 17. Register Descriptions | 54 | | Table 18. Package Dimensions | 60 | | Table 19. PCB Land Pattern Dimensions | 62 | ## 1. Electrical Specifications Table 1. DC Characteristics<sup>1</sup> | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |----------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------|-----|------|-----|-------| | Supply Voltage Range | V <sub>DD</sub> | | 1.8 | 3.0 | 3.6 | V | | Power Saving Modes | I <sub>Shutdown</sub> | RC Oscillator, Main Digital Regulator, and Low Power Digital Regulator OFF <sup>2</sup> | | 15 | 50 | nA | | | I <sub>Standby</sub> | Low Power Digital Regulator ON (Register values retained) and Main Digital Regulator, and RC Oscillator OFF | | 450 | 800 | nA | | | I <sub>Sleep</sub> | RC Oscillator and Low Power Digital Regulator ON (Register values retained) and Main Digital Regulator OFF | _ | 1 | _ | μΑ | | | I <sub>Sensor-LBD</sub> | Main Digital Regulator and Low Battery Detector ON,<br>Crystal Oscillator and all other blocks OFF <sup>2</sup> | _ | 1 | _ | μΑ | | | I <sub>Sensor-TS</sub> | Main Digital Regulator and Temperature Sensor ON,<br>Crystal Oscillator and all other blocks OFF <sup>2</sup> | | 1 | | μA | | | I <sub>Ready</sub> | Crystal Oscillator and Main Digital Regulator ON, all other blocks OFF. Crystal Oscillator buffer disabled | _ | 800 | _ | μA | | TUNE Mode Current | I <sub>Tune</sub> | Synthesizer and regulators enabled | _ | 8.5 | | mA | | RX Mode Current | I <sub>RX</sub> | | _ | 18.5 | _ | mA | - 1. All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section on page 13. - **2.** Guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on page 13. Table 2. Synthesizer AC Electrical Characteristics<sup>1</sup> | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|-----|--------|-----|--------------------| | Synthesizer Frequency<br>Range | F <sub>SYN</sub> | | 240 | _ | 960 | MHz | | Synthesizer Frequency | F <sub>RES-LB</sub> | Low Band, 240–480 MHz | _ | 156.25 | _ | Hz | | Resolution <sup>2</sup> | F <sub>RES-HB</sub> | High Band, 480–960 MHz | _ | 312.5 | _ | Hz | | Reference Frequency<br>Input Level <sup>2</sup> | f <sub>REF_LV</sub> | When using external reference signal driving XOUT pin, instead of using crystal. Measured peak-to-peak (V <sub>PP</sub> ) | 0.7 | _ | 1.6 | <b>&gt;</b> | | Synthesizer Settling Time <sup>2</sup> | t <sub>LOCK</sub> | Measured from exiting Ready mode with XOSC running to any frequency. Including VCO calibration. | | 200 | _ | μs | | Residual FM <sup>2</sup> | $\Delta F_{RMS}$ | Integrated over ±250 kHz bandwidth (500 Hz lower bound of integration) | | 2 | 4 | kHz <sub>RMS</sub> | | Phase Noise <sup>2</sup> | Lφ(f <sub>M</sub> ) | ΔF = 10 kHz | | -80 | _ | dBc/Hz | | | | ΔF = 100 kHz | _ | -90 | _ | dBc/Hz | | | | ΔF = 1 MHz | _ | -115 | _ | dBc/Hz | | | | ΔF = 10 MHz | | -130 | _ | dBc/Hz | - **1.** All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section on page 13. - **2.** Guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on page 13. Table 3. Receiver AC Electrical Characteristics<sup>1</sup> | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |----------------------------------------------|---------------------|-----------------------------------------------------------------------------------------|-----|----------|-----|-------| | RX Frequency<br>Range | F <sub>RX</sub> | | 240 | _ | 960 | MHz | | RX Sensitivity <sup>2</sup> | P <sub>RX_2</sub> | (BER < 0.1%)<br>(2 kbps, GFSK, BT = 0.5,<br>$\Delta f = \pm 5 \text{ kHz})^3$ | _ | -121 | _ | dBm | | | P <sub>RX_40</sub> | (BER < 0.1%)<br>(40 kbps, GFSK, BT = 0.5,<br>$\Delta f = \pm 20 \text{ kHz})^3$ | _ | -108 | _ | dBm | | | P <sub>RX_100</sub> | (BER < 0.1%)<br>(100 kbps, GFSK, BT = 0.5,<br>$\Delta f = \pm 50 \text{ kHz})^3$ | _ | -104 | _ | dBm | | | P <sub>RX_125</sub> | (BER < 0.1%)<br>(125 kbps, GFSK, BT = 0.5,<br>$\Delta f = \pm 62.5 \text{ kHz}$ ) | _ | -101 | _ | dBm | | | P <sub>RX_OOK</sub> | (BER < 0.1%)<br>(4.8 kbps, 350 kHz BW, OOK) <sup>3</sup> | _ | -110 | _ | dBm | | | | (BER < 0.1%)<br>(40 kbps, 400 kHz BW, OOK) <sup>3</sup> | _ | -102 | _ | dBm | | RX Channel Bandwidth <sup>3</sup> | BW | | 2.6 | _ | 620 | kHz | | BER Variation vs Power<br>Level <sup>3</sup> | P <sub>RX_RES</sub> | Up to +5 dBm Input Level | _ | 0 | 0.1 | ppm | | LNA Input Impedance <sup>3</sup> | R <sub>IN-RX</sub> | 915 MHz | _ | 51–60j | _ | Ω | | (Unmatched—measured | | 868 MHz | _ | 54–63j | _ | | | differentially across RX input pins) | | 433 MHz | _ | 89–110j | _ | | | input pins) | | 315 MHz | _ | 107–137j | _ | | | RSSI Resolution | RES <sub>RSSI</sub> | | _ | ±0.5 | _ | dB | | ±1-Ch Offset Selectivity <sup>3</sup> | C/I <sub>1-CH</sub> | Desired Ref Signal 3 dB above sensitivity, | _ | -31 | _ | dB | | ±2-Ch Offset Selectivity <sup>3</sup> | C/I <sub>2-CH</sub> | BER < 0.1%. Interferer and desired modulated with 40 kbps $\Delta$ F = 20 kHz GFSK with | _ | -35 | _ | dB | | ≥ ±3-Ch Offset Selectivity <sup>3</sup> | C/I <sub>3-CH</sub> | BT = 0.5, channel spacing = 150 kHz | _ | -40 | _ | dB | | Blocking at 1 MHz Offset <sup>3</sup> | 1M <sub>BLOCK</sub> | Desired Ref Signal 3 dB above sensitivity. | _ | -52 | _ | dB | | Blocking at 4 MHz Offset <sup>3</sup> | 4M <sub>BLOCK</sub> | Interferer and desired modulated with | _ | -56 | | dB | | Blocking at 8 MHz Offset <sup>3</sup> | 8M <sub>BLOCK</sub> | $40$ kbps $\Delta$ F = 20 kHz GFSK with BT = 0.5 | _ | -63 | | dB | | Image Rejection <sup>3</sup> | Im <sub>REJ</sub> | Rejection at the image frequency. IF=937 kHz | _ | -30 | | dB | | Spurious Emissions <sup>3</sup> | P <sub>OB_RX1</sub> | Measured at RX pins | | | -54 | dBm | - 1. All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section on page 13. - **2.** Receive sensitivity at multiples of 30 MHz may be degraded. If channels with a multiple of 30 MHz are required it is recommended to shift the crystal frequency. Contact Silicon Labs Applications Support for recommendations. - 3. Guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on page 13. Table 4. Auxiliary Block Specifications<sup>1</sup> | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |----------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------|---------|------|-----|--------| | Temperature Sensor<br>Accuracy <sup>2</sup> | TS <sub>A</sub> | After calibrated via sensor offset register tvoffs[7:0] | _ | 0.5 | _ | °C | | Temperature Sensor<br>Sensitivity <sup>2</sup> | TS <sub>S</sub> | | _ | 5 | _ | mV/°C | | Low Battery Detector<br>Resolution <sup>2</sup> | LBD <sub>RES</sub> | | _ | 50 | _ | mV | | Low Battery Detector<br>Conversion Time <sup>2</sup> | LBD <sub>CT</sub> | | _ | 250 | _ | μs | | Microcontroller Clock<br>Output Frequency | F <sub>MC</sub> | Configurable to 30 MHz,<br>15 MHz, 10 MHz, 4 MHz,<br>3 MHz, 2 MHz, 1 MHz, or<br>32.768 kHz | 32.768K | _ | 30M | Hz | | General Purpose ADC Resolution <sup>2</sup> | ADC <sub>ENB</sub> | | _ | 8 | _ | bit | | General Purpose ADC Bit<br>Resolution <sup>2</sup> | ADC <sub>RES</sub> | | _ | 4 | _ | mV/bit | | Temp Sensor & General<br>Purpose ADC Conversion<br>Time <sup>2</sup> | ADC <sub>CT</sub> | | _ | 305 | _ | μs | | 30 MHz XTAL Start-Up time | t <sub>30M</sub> | Using XTAL and board layout in reference design. Start-up time will vary with XTAL type and board layout. | _ | 600 | _ | μs | | 30 MHz XTAL Cap<br>Resolution <sup>2</sup> | 30M <sub>RES</sub> | | _ | 97 | _ | fF | | 32 kHz XTAL Start-Up Time <sup>2</sup> | t <sub>32k</sub> | | _ | 6 | _ | sec | | 32 kHz XTAL Accuracy<br>using 32 kHz XTAL <sup>2</sup> | 32K <sub>RES</sub> | Using 20 ppm 32 kHz Crystal | _ | 100 | _ | ppm | | 32 kHz Accuracy using Internal RC Oscillator <sup>2</sup> | 32KRC <sub>RES</sub> | | _ | 2500 | _ | ppm | | POR Reset Time | t <sub>POR</sub> | | _ | 16 | _ | ms | | Software Reset Time <sup>2</sup> | t <sub>soft</sub> | | _ | 100 | _ | μs | - **1.** All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section on page 13. - **2.** Guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on page 13. Table 5. Digital IO Specifications (SDO, SDI, SCLK, nSEL, and nIRQ) | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |------------------------------------|-------------------|-----------------------------------------------------------------|-----------------------|-----|-----|-------| | Rise Time | T <sub>RISE</sub> | $0.1 \times V_{DD}$ to $0.9 \times V_{DD}$ , $C_L = 5 pF$ | _ | _ | 8 | ns | | Fall Time | T <sub>FALL</sub> | $0.9 \text{ x V}_{DD}$ to $0.1 \text{ x V}_{DD}$ , $C_L$ = 5 pF | _ | _ | 8 | ns | | Input Capacitance | $C_{IN}$ | | | _ | 1 | pF | | Logic High Level Input Voltage | $V_{IH}$ | | V <sub>DD</sub> – 0.6 | _ | | V | | Logic Low Level Input Voltage | V <sub>IL</sub> | | | _ | 0.6 | V | | Input Current | I <sub>IN</sub> | 0 <v<sub>IN&lt; V<sub>DD</sub></v<sub> | -100 | _ | 100 | nA | | Logic High Level Output<br>Voltage | V <sub>OH</sub> | I <sub>OH</sub> <1 mA source, V <sub>DD</sub> =1.8 V | V <sub>DD</sub> – 0.6 | _ | _ | V | | Logic Low Level Output Voltage | V <sub>OL</sub> | I <sub>OL</sub> <1 mA sink, V <sub>DD</sub> =1.8 V | _ | _ | 0.6 | ٧ | **Note:** All specifications guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on page 13. Table 6. GPIO Specifications (GPIO\_0, GPIO\_1, and GPIO\_2) | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |--------------------------------------|---------------------|-------------------------------------------------------------------------|-----------------------|-----|-----|-------| | Rise Time | T <sub>RISE</sub> | RISE 0.1 x $V_{DD}$ to 0.9 x $V_{DD}$ , $C_L = 10$ pF, DRV<1:0>=HH | | _ | 8 | ns | | Fall Time | T <sub>FALL</sub> | $0.9 \times V_{DD}$ to $0.1 \times V_{DD}$ , $C_L$ = 10 pF, DRV<1:0>=HH | _ | _ | 8 | ns | | Input Capacitance | C <sub>IN</sub> | | _ | _ | 1 | pF | | Logic High Level Input Voltage | V <sub>IH</sub> | | V <sub>DD</sub> - 0.6 | _ | | V | | Logic Low Level Input Voltage | $V_{IL}$ | | _ | _ | 0.6 | V | | Input Current | I <sub>IN</sub> | $0 < V_{IN} < V_{DD}$ | -100 | _ | 100 | nA | | Input Current If Pullup is Activated | I <sub>INP</sub> | V <sub>IL</sub> =0 V | 5 | _ | 25 | μΑ | | Maximum Output Current | I <sub>OmaxLL</sub> | DRV<1:0>=LL | 0.1 | 0.5 | 8.0 | mA | | | I <sub>OmaxLH</sub> | DRV<1:0>=LH | 0.9 | 2.3 | 3.5 | mA | | | I <sub>OmaxHL</sub> | DRV<1:0>=HL | 1.5 | 3.1 | 4.8 | mA | | | I <sub>OmaxHH</sub> | DRV<1:0>=HH | 1.8 | 3.6 | 5.4 | mA | | Logic High Level Output Voltage | V <sub>OH</sub> | I <sub>OH</sub> < I <sub>Omax</sub> source,<br>V <sub>DD</sub> =1.8 V | V <sub>DD</sub> – 0.6 | _ | _ | V | | Logic Low Level Output Voltage | V <sub>OL</sub> | I <sub>OL</sub> < I <sub>Omax</sub> sink,<br>V <sub>DD</sub> =1.8 V | _ | _ | 0.6 | V | **Note:** All specifications guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on page 13. **Table 7. Absolute Maximum Ratings** | Parameter | Value | Unit | |----------------------------------------------------|-----------------------------|------| | V <sub>DD</sub> to GND | -0.3, +3.6 | V | | Voltage on Digital Control Inputs | -0.3, V <sub>DD</sub> + 0.3 | V | | Voltage on Analog Inputs | -0.3, V <sub>DD</sub> + 0.3 | V | | RX Input Power | +10 | dBm | | Operating Ambient Temperature Range T <sub>A</sub> | -40 to +85 | °C | | Thermal Impedance $\theta_{JA}$ | 30 | °C/W | | Junction Temperature T <sub>J</sub> | +125 | °C | | Storage Temperature Range T <sub>STG</sub> | -55 to +125 | °C | **Note:** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at or beyond these ratings in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Caution: ESD sensitive device. ## 1.1. Definition of Test Conditions ### **Production Test Conditions:** - T<sub>A</sub> = +25 °C - V<sub>DD</sub> = +3.3 VDC - Sensitivity measured at 919 MHz - External reference signal (XOUT) = 1.0 V<sub>PP</sub> at 30 MHz, centered around 0.8 VDC - Production test schematic (unless noted otherwise) - All RF input and output levels referred to the pins of the Si4330 (not the RF module) ## **Extreme Test Conditions:** - $T_A = -40 \text{ to } +85 \text{ }^{\circ}\text{C}$ - $V_{DD}$ = +1.8 to +3.6 VDC - Using 4330-T-B1-B-xxx reference design or production test schematic - All RF input levels referred to the pins of the Si4330 (not the RF module) ## 2. Functional Description The Si4330 is an ISM wireless receiver with continuous frequency tuning over the specified bands which encompasses from 240–960 MHz. The wide operating voltage range of 1.8–3.6 V and low current consumption makes the Si4330 an ideal solution for battery powered applications. The Si4330 receiver uses a single-conversion mixer to downconvert the 2-level FSK/GFSK/OOK modulated receive signal to a low IF frequency. Following a programmable gain amplifier (PGA) the signal is converted to the digital domain by a high performance $\Delta\Sigma$ ADC allowing filtering, demodulation, slicing, and packet handling to be performed in the built-in DSP increasing the receiver's performance and flexibility versus analog based architectures. The demodulated signal is then output to the system MCU through a programmable GPIO or via the standard SPI bus by reading the 64-byte RX FIFO. A high precision local oscillator (LO) is generated by an integrated VCO and $\Delta\Sigma$ Fractional-N PLL synthesizer. The synthesizer is designed to support configurable data rates, output frequency and frequency deviation at any frequency between 240–960 MHz. The Si4330 supports frequency hopping and antenna diversity switch control to extend the link range and improve performance. Antenna diversity is completely integrated into the Si4330 and can improve the system link budget by 8–10 dB, resulting in substantial range increases depending on the environmental conditions. The Si4330 is designed to work with a microcontroller, crystal, and a few external components to create a very low cost system. Voltage regulators are integrated on-chip which allows for a wide operating supply voltage range from +1.8 to +3.6 V. A standard 4-pin SPI bus is used to communicate with an external microcontroller. Three configurable general purpose I/Os are available. A complete list of the available GPIO functions is shown in "8. Auxiliary Functions" on page 40 and includes microcontroller clock output, Antenna Diversity, Antenna Switch, POR, and various interrupts. A complete list of the available GPIO functions is shown in AN467: Si4330 Register Descriptions." Programmable load capacitors for X1 are integrated. L1, C1, and C2 values depend on frequency band, and antenna impedance. Figure 1. RX Application Example ## 2.1. Operating Modes The Si4330 provides several operating modes which can be used to optimize the power consumption for a given application. Depending upon the system communication protocol, an optimal trade-off between the radio wake time and power consumption can be achieved. Table 8 summarizes the operating modes of the Si4330. In general, any given operating mode may be classified as an active mode or a power saving mode. The table indicates which block(s) are enabled (active) in each corresponding mode. With the exception of the SHUTDOWN mode, all can be dynamically selected by sending the appropriate commands over the SPI operating mode. An "X" in any cell means that, in the given mode of operation, that block can be independently programmed to be either ON or OFF, without noticeably impacting the current consumption. The SPI circuit block includes the SPI interface hardware and the device register space. The 32 kHz OSC block includes the 32.768 kHz RC oscillator or 32.768 kHz crystal oscillator and wake-up timer. AUX (Auxiliary Blocks) includes the temperature sensor, general purpose ADC, and low-battery detector. **Table 8. Operating Modes** | Mode Name | de Name Circuit Blocks | | | | | | | | |-----------|---------------------------------------|-----|------------|-----|----------------|-----|-----|------------------| | | Digital LDO | SPI | 32 kHz OSC | AUX | 30 MHz<br>XTAL | PLL | RX | I <sub>VDD</sub> | | SHUTDOWN | OFF<br>(Register contents<br>lost) | OFF | OFF | OFF | OFF | OFF | OFF | 15 nA | | STANDBY | ON<br>(Register contents<br>retained) | ON | OFF | OFF | OFF | OFF | OFF | 450 nA | | SLEEP | | ON | ON | Х | OFF | OFF | OFF | 1 μΑ | | SENSOR | ŕ | ON | Х | ON | OFF | OFF | OFF | 1 μΑ | | READY | | ON | Х | Х | ON | OFF | OFF | 800 µA | | TUNING | | ON | Х | Х | ON | ON | OFF | 8.5 mA | | RECEIVE | | ON | Х | Х | ON | ON | ON | 18.5 mA | ## 3. Controller Interface ## 3.1. Serial Peripheral Interface (SPI) The Si4330 communicates with the host MCU over a standard 3-wire SPI interface: SCLK, SDI, and nSEL. The host MCU can read data from the device on the SDO output pin. A SPI transaction is a 16-bit sequence which consists of a Read-Write ( $\overline{R}$ /W) select bit, followed by a 7-bit address field (ADDR), and an 8-bit data field (DATA) as demonstrated in Figure 2. The 7-bit address field is used to select one of the 128, 8-bit control registers. The $\overline{R}$ /W select bit determines whether the SPI transaction is a read or write transaction. If $\overline{R}$ /W = 1 it signifies a WRITE transaction, while $\overline{R}$ /W = 0 signifies a READ transaction. The contents (ADDR or DATA) are latched into the Si4330 every eight clock cycles. The timing parameters for the SPI interface are shown in Table 9. The SCLK rate is flexible with a maximum rate of 10 MHz. Figure 2. SPI Timing **Table 9. Serial Interface Timing Parameters** | Symbol | Parameter | Min (nsec) | Diagram | |-----------------|------------------------|------------|---------------------------------------------| | t <sub>CH</sub> | Clock high time | 40 | | | t <sub>CL</sub> | Clock low time | 40 | SCLK / / / / / / / / / / / / / / / / / / / | | t <sub>DS</sub> | Data setup time | 20 | tss tol ton tos ton ton tsh toe | | t <sub>DH</sub> | Data hold time | 20 | | | t <sub>DD</sub> | Output data delay time | 20 | SDI XX | | t <sub>EN</sub> | Output enable time | 20 | SDO TEN | | t <sub>DE</sub> | Output disable time | 50 | | | t <sub>SS</sub> | Select setup time | 20 | nSEL \ / | | t <sub>SH</sub> | Select hold time | 50 | | | t <sub>SW</sub> | Select high period | 80 | | To read back data from the Si4330, the R/W bit must be set to 0 followed by the 7-bit address of the register from which to read. The 8 bit DATA field following the 7-bit ADDR field is ignored n the SDI pin when R/W = 0. The next eight negative edge transitions of the SCLK signal will clock out the contents of the selected register. The data read from the selected register will be available on the SDO output pin. The READ function is shown in Figure 3. After the READ function is completed the SDO pin will remain at either a logic 1 or logic 0 state depending on the last data bit clocked out (D0). When nSEL goes high the SDO output pin will be pulled high by internal pullup. The SPI interface contains a burst read/write mode which allows for reading/writing sequential registers without having to re-send the SPI address. When the nSEL bit is held low while continuing to send SCLK pulses, the SPI interface will automatically increment the ADDR and read from/write to the next address. An example burst write transaction is illustrated in Figure 4 and a burst read in Figure 5. As long as nSEL is held low, input data will be latched into the Si4330 every eight SCLK cycles. Figure 5. SPI Timing—Burst Read Mode D6 D5 D4 D3 D2 D1 D0 D7 D6 D5 D4 D3 D1 D0 D2 First Bit SDO ## 3.2. Operating Mode Control There are three primary states in the Si4330 radio state machine: SHUTDOWN, IDLE, and RX (see Figure 6). The SHUTDOWN state completely shuts down the radio to minimize current consumption. There are five different configurations/options for the IDLE state which can be selected to optimize the chip to the applications needs. "Register 07h. Operating Mode and Function Control 1" controls which operating mode/state is selected with the exception of SHUTDOWN which is controlled by SDN pin 20. The RX state may be reached automatically from any of the IDLE states by setting the rxon bit in "Register 07h. Operating Mode and Function Control 1". Table 10 shows each of the operating modes with the time required to reach RX mode as well as the current consumption of each mode. The Si4330 includes a low-power digital regulated supply (LPLDO) which is internally connected in parallel to the output of the main digital regulator (and is available externally at the VR\_DIG pin). This common digital supply voltage is connected to all digital circuit blocks including the digital modem, crystal oscillator, SPI, and register space. The LPLDO has extremely low quiescent current consumption but limited current supply capability; it is used only in the IDLE-STANDBY and IDLE-SLEEP modes. The main digital regulator is automatically enabled in all other modes. Figure 6. State Machine Diagram **Table 10. Operating Modes Response Time** | State/Mode | Response Time to RX | Current in State /Mode [μA] | |--------------------------------------------------|----------------------------|-----------------------------| | Shut Down State | 16.8 ms | 15 nA | | Idle States: Standby Mode Sleep Mode Sensor Mode | 800 µs<br>800 µs<br>800 µs | 450 nA<br>1 μA<br>1 μA | | Ready Mode<br>Tune Mode | 200 μs<br>200 μs | 800 μA<br>8.5 mA | | RX State | NA | 18.5 mA | #### 3.2.1. SHUTDOWN State The SHUTDOWN state is the lowest current consumption state of the device with nominally less than 15 nA of current consumption. The SHUTDOWN state may be entered by driving the SDN pin (Pin 20) high. The SDN pin should be held low in all states except the SHUTDOWN state. In the SHUTDOWN state, the contents of the registers are lost and there is no SPI access. When the chip is connected to the power supply, a POR will be initiated after the falling edge of SDN. #### 3.2.2. IDLE State There are five different modes in the IDLE state which may be selected by "Register 07h. Operating Mode and Function Control 1". All modes have a tradeoff between current consumption and response time to RX mode. This tradeoff is shown in Table 10. After the POR event, SWRESET, or exiting from the SHUTDOWN state the chip will default to the IDLE-READY mode. After a POR event the interrupt registers must be read to properly enter the SLEEP, SENSOR, or STANDBY mode and to control the 32 kHz clock correctly. #### 3.2.2.1. STANDBY Mode STANDBY mode has the lowest current consumption of the five IDLE states with only the LPLDO enabled to maintain the register values. In this mode the registers can be accessed in both read and write mode. The STANDBY mode can be entered by writing 0h to "Register 07h. Operating Mode and Function Control 1". If an interrupt has occurred (i.e., the nIRQ pin = 0) the interrupt registers must be read to achieve the minimum current consumption. Additionally, the ADC should not be selected as an input to the GPIO in this mode as it will cause excess current consumption. #### 3.2.2.2. SLEEP Mode In SLEEP mode the LPLDO is enabled along with the Wake-Up-Timer, which can be used to accurately wake-up the radio at specified intervals. See "8.6. Wake-Up Timer and 32 kHz Clock Source" on page 46 for more information on the Wake-Up-Timer. SLEEP mode is entered by setting enwt = 1 (40h) in "Register 07h. Operating Mode and Function Control 1". If an interrupt has occurred (i.e., the nIRQ pin = 0) the interrupt registers must be read to achieve the minimum current consumption. Also, the ADC should not be selected as an input to the GPIO in this mode as it will cause excess current consumption. #### 3.2.2.3. SENSOR Mode In SENSOR Mode either the Low Battery Detector, Temperature Sensor, or both may be enabled in addition to the LPLDO and Wake-Up-Timer. The Low Battery Detector can be enabled by setting enlbd = 1 in "Register 07h. Operating Mode and Function Control 1". See "8.4. Temperature Sensor" on page 43 and "8.5. Low Battery Detector" on page 45 for more information on these features. If an interrupt has occurred (i.e., the nIRQ pin = 0) the interrupt registers must be read to achieve the minimum current consumption. #### 3.2.2.4. READY Mode READY Mode is designed to give a fast transition time to RX mode with reasonable current consumption. In this mode the Crystal oscillator remains enabled reducing the time required to switch to RX mode by eliminating the crystal start-up time. READY mode is entered by setting xton = 1 in "Register 07h. Operating Mode and Function Control 1". To achieve the lowest current consumption state the crystal oscillator buffer should be disabled in "Register 62h. Crystal Oscillator Control and Test." To exit ready mode, bufovr (bit 1) of this register must be set back to 0. #### 3.2.2.5. TUNE Mode In TUNE Mode the PLL remains enabled in addition to the other blocks enabled in the IDLE modes. This will give the fastest response to RX mode as the PLL will remain locked but it results in the highest current consumption. This mode of operation is designed for frequency hopping spread spectrum systems (FHSS). TUNE mode is entered by setting pllon = 1 in "Register 07h. Operating Mode and Function Control 1". It is not necessary to set xton to 1 for this mode, the internal state machine automatically enables the crystal oscillator. ## Si4330-B1 #### 3.2.3. RX State The RX state may be entered from any of the IDLE modes when the rxon bit is set to 1 in "Register 07h. Operating Mode and Function Control 1". A built-in sequencer takes care of all the actions required to transition from one of the IDLE modes to the RX state. The following sequence of events will occur automatically to get the chip into RX mode when going from STANDBY mode to RX mode by setting the rxon bit: - 1. Enable the main digital LDO and the Analog LDOs. - 2. Start up crystal oscillator and wait until ready (controlled by an internal timer). - 3. Enable PLL. - 4. Calibrate VCO (this action is skipped when the vcocal bit is "0", default value is "1"). - 5. Wait until PLL settles to required receive frequency (controlled by an internal timer). - 6. Enable receive circuits: LNA, mixers, and ADC. - 7. Enable receive mode in the digital modem. Depending on the configuration of the radio all or some of the following functions will be performed automatically by the digital modem: AGC, AFC (optional), update status registers, bit synchronization, packet handling (optional) including sync word, header check, and CRC. #### 3.2.4. Device Status | Add | R/W | Function/Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | POR Def. | |-----|-----|----------------------|--------|--------|--------|---------|---------|----|--------|--------|----------| | 02 | R | Device Status | ffovfl | ffunfl | rxffem | headerr | freqerr | | cps[1] | cps[0] | | The operational status of the chip can be read from "Register 02h. Device Status". ## 3.3. Interrupts The Si4330 is capable of generating an interrupt signal when certain events occur. The chip notifies the microcontroller that an interrupt event has occurred by setting the nIRQ output pin LOW = 0. This interrupt signal will be generated when any one (or more) of the interrupt events (corresponding to the Interrupt Status bits) shown below occur. The nIRQ pin will remain low until the microcontroller reads the Interrupt Status Register(s) (Registers 03h–04h) containing the active Interrupt Status bit. The nIRQ output signal will then be reset until the next change in status is detected. The interrupts must be enabled by the corresponding enable bit in the Interrupt Enable Registers (Registers 05h–06h). All enabled interrupt bits will be cleared when the microcontroller reads the interrupt status register. If the interrupt is not enabled when the event occurs it will not trigger the nIRQ pin, but the status may still be read at anytime in the Interrupt Status registers. | Add | R/W | Function/Descript ion | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | POR Def. | |-----|-----|-----------------------|---------|-----------|-------------|-------------|-------|----------|-----------|------------|----------| | 03 | R | Interrupt Status 1 | ifferr | Reserved | Reserved | irxffafull | iext | Reserved | ipkvalid | icrcerror | _ | | 04 | R | Interrupt Status 2 | iswdet | ipreaval | ipreainval | irssi | iwut | ilbd | ichiprdy | ipor | _ | | 05 | R/W | Interrupt Enable 1 | enfferr | Reserved | Reserved | enrxffafull | enext | Reserved | enpkvalid | encrcerror | 00h | | 06 | R/W | Interrupt Enable 2 | enswdet | enpreaval | enpreainval | enrssi | enwut | enlbd | enchiprdy | enpor | 01h | For a complete descriptions of each interrupt, see "AN467: Si4330 Register Descriptions." ## 3.4. System Timing The system timing for RX mode is shown in Figure 7. The user only needs to program the desired mode, and the internal sequencer will properly transition the part from its current mode. The VCO will automatically calibrate at every frequency change or power up. The PLL T0 time is to allow for bias settling of the VCO. The PLL TS time is for the settling time of the PLL, which has a default setting of 100 $\mu$ s. The total time for PLL T0, PLL CAL, and PLL TS under all conditions is 200 $\mu$ s. Under certain applications, the PLL T0 time and the PLL CAL may be skipped for faster turn-around time. Contact applications support if faster turnaround time is desired. Figure 7. RX Timing ## 3.5. Frequency Control For calculating the necessary frequency register settings it is recommended that customers use Silicon Labs' Wireless Design Suite (WDS) or the EZRadioPRO Register Calculator worksheet (in Microsoft Excel) available on the product website. These methods offer a simple method to quickly determine the correct settings based on the application requirements. The following information can be used to calculated these values manually. ### 3.5.1. Frequency Programming In order to receive an RF signal, the desired channel frequency, $f_{carrier}$ , must be programmed into the Si4330. Note that this frequency is the center frequency of the desired channel and not an LO frequency. The carrier frequency is generated by a Fractional-N Synthesizer, using 10 MHz both as the reference frequency and the clock of the (3<sup>rd</sup> order) $\Delta\Sigma$ modulator. This modulator uses modulo 64000 accumulators. This design was made to obtain the desired frequency resolution of the synthesizer. The overall division ratio of the feedback loop consist of an integer part (N) and a fractional part (F). In a generic sense, the output frequency of the synthesizer is as follows: $$f_{OUT} = 10MHz \times (N+F)$$ The fractional part (F) is determined by three different values, Carrier Frequency (fc[15:0]), Frequency Offset (fo[8:0]), and Frequency Deviation (fd[7:0]). Due to the fine resolution and high loop bandwidth of the synthesizer, FSK modulation is applied inside the loop and is done by varying F according to the incoming data; this is discussed further in "3.5.4. Frequency Offset Adjustment" on page 26. Also, a fixed offset can be added to fine-tune the carrier frequency and counteract crystal tolerance errors. For simplicity assume that only the fc[15:0] register will determine the fractional component. The equation for selection of the carrier frequency is shown below: $$\begin{split} f_{carrier} = & 10MHz \times (hbsel + 1) \times (N + F) \\ f_{carrier} = & 10MHz * (hbsel + 1) * (fb[4:0] + 24 + \frac{fc[15:0]}{64000}) \end{split}$$ | Add | R/W | Function/Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | POR Def. | |-----|-----|--------------------------------|----------|----------|----------|----------|----------|----------|-------|-------|----------| | 73 | R/W | Frequency Offset 1 | fo[7] | fo[6] | fo[5] | fo[4] | fo[3] | fo[2] | fo[1] | fo[0] | 00h | | 74 | R/W | Frequency Offset 2 | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | fo[9] | fo[8] | 00h | | 75 | R/W | Frequency Band Select | Reserved | sbsel | hbsel | fb[4] | fb[3] | fb[2] | fb[1] | fb[0] | 35h | | 76 | R/W | Nominal Carrier<br>Frequency 1 | fc[15] | fc[14] | fc[13] | fc[12] | fc[11] | fc[10] | fc[9] | fc[8] | BBh | | 77 | R/W | Nominal Carrier<br>Frequency 0 | fc[7] | fc[6] | fc[5] | fc[4] | fc[3] | fc[2] | fc[1] | fc[0] | 80h | The integer part (N) is determined by fb[4:0]. Additionally, the frequency can be halved by connecting a $\div 2$ divider to the output. This divider is not inside the loop and is controlled by the hbsel bit in "Register 75h. Frequency Band Select." This effectively partitions the entire 240–960 MHz frequency range into two separate bands: High Band (HB) for hbsel = 1, and Low Band (LB) for hbsel = 0. The valid range of fb[4:0] is from 0 to 23. If a higher value is written into the register, it will default to a value of 23. The integer part has a fixed offset of 24 added to it as shown in the formula above. Table 11 demonstrates the selection of fb[4:0] for the corresponding frequency band. After selection of the fb (N) the fractional component may be solved with the following equation: $$fc[15:0] = \left(\frac{f_{carrier}}{10MHz*(hbsel+1)} - fb[4:0] - 24\right)*64000$$ fb and fc are the actual numbers stored in the corresponding registers. **Table 11. Frequency Band Selection** | fb[4:0] Value | N | Frequency Band | | | | | | | |---------------|----|----------------|---------------|--|--|--|--|--| | | | hbsel=0 | hbsel=1 | | | | | | | 0 | 24 | 240–249.9 MHz | 480–499.9 MHz | | | | | | | 1 | 25 | 250–259.9 MHz | 500–519.9 MHz | | | | | | | 2 | 26 | 260–269.9 MHz | 520–539.9 MHz | | | | | | | 3 | 27 | 270–279.9 MHz | 540–559.9 MHz | | | | | | | 4 | 28 | 280–289.9 MHz | 560–579.9 MHz | | | | | | | 5 | 29 | 290–299.9 MHz | 580–599.9 MHz | | | | | | | 6 | 30 | 300–309.9 MHz | 600–619.9 MHz | | | | | | | 7 | 31 | 310–319.9 MHz | 620–639.9 MHz | | | | | | | 8 | 32 | 320-329.9 MHz | 640–659.9 MHz | | | | | | | 9 | 33 | 330–339.9 MHz | 660–679.9 MHz | | | | | | | 10 | 34 | 340-349.9 MHz | 680–699.9 MHz | | | | | | | 11 | 35 | 350–359.9 MHz | 700–719.9 MHz | | | | | | | 12 | 36 | 360–369.9 MHz | 720–739.9 MHz | | | | | | | 13 | 37 | 370–379.9 MHz | 740–759.9 MHz | | | | | | | 14 | 38 | 380–389.9 MHz | 760–779.9 MHz | | | | | | | 15 | 39 | 390–399.9 MHz | 780–799.9 MHz | | | | | | | 16 | 40 | 400–409.9 MHz | 800–819.9 MHz | | | | | | | 17 | 41 | 410–419.9 MHz | 820–839.9 MHz | | | | | | | 18 | 42 | 420–429.9 MHz | 840–859.9 MHz | | | | | | | 19 | 43 | 430–439.9 MHz | 860-879.9 MHz | | | | | | | 20 | 44 | 440–449.9 MHz | 880–899.9 MHz | | | | | | | 21 | 45 | 450–459.9 MHz | 900–919.9 MHz | | | | | | | 22 | 46 | 460–469.9 MHz | 920–939.9 MHz | | | | | | | 23 | 47 | 470–479.9 MHz | 940–960 MHz | | | | | | The chip will automatically shift the frequency of the Synthesizer down by $937.5 \, \text{kHz}$ (30 MHz $\div$ 32) to achieve the correct Intermediate Frequency (IF) when RX mode is entered. Low-side injection is used in the RX Mixing architecture. ### 3.5.2. Easy Frequency Programming for FHSS While Registers 73h–77h may be used to program the carrier frequency of the Si4330, it is often easier to think in terms of "channels" or "channel numbers" rather than an absolute frequency value in Hz. Also, there may be some timing-critical applications (such as for Frequency Hopping Systems) in which it is desirable to change frequency by programming a single register. Once the channel step size is set, the frequency may be changed by a single register corresponding to the channel number. A nominal frequency is first set using Registers 73h–77h, as described above. Registers 79h and 7Ah are then used to set a channel step size and channel number, relative to the nominal setting. The Frequency Hopping Step Size (fhs[7:0]) is set in increments of 10 kHz with a maximum channel step size of 2.56 MHz. The Frequency Hopping Channel Select Register then selects channels based on multiples of the step size. $$F_{carrier} = Fnom + fhs[7:0] \times (fhch[7:0] \times 10kHz)$$ For example, if the nominal frequency is set to 900 MHz using Registers 73h–77h, the channel step size is set to 1 MHz using "Register 7Ah. Frequency Hopping Step Size," and "Register 79h. Frequency Hopping Channel Select" is set to 5d, the resulting carrier frequency would be 905 MHz. Once the nominal frequency and channel step size are programmed in the registers, it is only necessary to program the fhch[7:0] register in order to change the frequency. | Add | R/W | Function/Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | POR Def. | |-----|-----|-------------------------------------|---------|---------|---------|---------|---------|---------|---------|---------|----------| | 79 | R/W | Frequency Hopping Channel<br>Select | fhch[7] | fhch[6] | fhch[5] | fhch[4] | fhch[3] | fhch[2] | fhch[1] | fhch[0] | 00h | | 7A | R/W | Frequency Hopping Step<br>Size | fhs[7] | fhs[6] | fhs[5] | fhs[4] | fhs[3] | fhs[2] | fhs[1] | fhs[0] | 00h | #### 3.5.3. Automatic State Transition for Frequency Change If registers 79h or 7Ah are changed in RX mode, the state machine will automatically transition the chip back to TUNE and change the frequency. This feature is useful to reduce the number of SPI commands required in a Frequency Hopping System. This in turn reduces microcontroller activity, reducing current consumption.