# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# Si4730/31-C40

# **BROADCAST AM/FM RADIO RECEIVER**

#### Features

- Worldwide FM band support (64-108 MHz)
- Worldwide AM band support (520-1710 kHz)
- Excellent real-world performance
- Freq synthesizer with integrated VCO RDS/RBDS processor (Si4731)
- Advanced AM/FM seek tuning
- Automatic frequency control (AFC)
- Automatic gain control (AGC)
- Digital FM stereo decoder
- Programmable AVC max gain
- Programmable de-emphasis
- Seven selectable AM channel filters
- AM/FM digital tuning
- Applications
- Table and portable radios
- Stereos
- Mini/micro systems
- CD/DVD players
- Boom boxes

#### Description

The Si4730/31 is the first digital CMOS AM/FM radio receiver IC that integrates the complete tuner function from antenna input to audio output.

#### **Functional Block Diagram**



- EN55020 compliant
- No manual alignment necessary
- Programmable reference clock
- Volume control
- Adjustable soft mute control
- Optional digital audio out (Si4731)
- 2-wire and 3-wire control interface
- Integrated LDO regulator
- 2.0 to 5.5 V supply voltage (SSOP)
- 2.7 to 5.5 V supply voltage (QFN)
- Wide range of ferrite loop sticks and air loop antennas supported
- QFN and SSOP packages
  - RoHS compliant
- Modules
- Clock radios
- Mini HiFi
- Entertainment systems





This product, its features, and/or its architecture is covered by one or more of the following patents, as well as other patents, pending and issued, both foreign and domestic: 7,127,217; 7,272,375: 7,321,324: 7,272,373; 7,426,376; 7,471,940; 7,355,476; 7,339,503; 7,339,504.



# TABLE OF CONTENTS

# Section

# <u>Page</u>

| 1. Electrical Specifications               |    |
|--------------------------------------------|----|
| 2. Typical Application Schematic (QFN)     | 17 |
| 3. Typical Application Schematic (SSOP)    |    |
| 4. Bill of Materials (QFN/SSOP)            | 19 |
| 5. Functional Description                  | 20 |
| 5.1. Overview                              | 20 |
| 5.2. Operating Modes                       | 20 |
| 5.3. FM Receiver                           | 21 |
| 5.4. AM Receiver                           |    |
| 5.5. Digital Audio Interface (Si4731 Only) | 21 |
| 5.6. Stereo Audio Processing               |    |
| 5.7. De-emphasis                           |    |
| 5.8. Stereo DAC                            | 23 |
| 5.9. Soft Mute                             | 23 |
| 5.10. RDS/RBDS Processor (Si4731 Only)     | 23 |
| 5.11. Tuning                               |    |
| 5.12. Seek                                 |    |
| 5.13. Reference Clock                      |    |
| 5.14. Control Interface                    |    |
| 5.15. GPO Outputs                          |    |
| 5.16. Firmware Upgrades                    |    |
| 5.17. Reset, Powerup, and Powerdown        |    |
| 5.18. Programming with Commands            | 25 |
| 6. Commands and Properties                 |    |
| 7. Pin Descriptions: Si4730/31-GM          |    |
| 8. Pin Descriptions: Si4730/31-GU          |    |
| 9. Ordering Guide                          |    |
| 10. Package Markings (Top Marks)           |    |
| 10.1. Si4730/31 Top Mark (QFN)             |    |
| 10.2. Top Mark Explanation (QFN)           |    |
| 10.3. Si4730/31 Top Mark (SSOP)            |    |
| 10.4 Ton Mark Explanation (SSOP)           | 33 |
| 11. Package Outline: Si4730/31 QFN         | 34 |
| 12. PCB Land Pattern: Si4730/31 QFN        | 35 |
| 13. Package Outline: Si4730/31 SSOP        |    |
| 14. PCB Land Pattern: Si4730/31 SSOP       |    |
| 15. Additional Reference Resources         |    |
| Document Change List                       |    |
| Contact Information                        |    |
|                                            |    |



# **1. Electrical Specifications**

#### Table 1. Recommended Operating Conditions<sup>1</sup>

| Parameter                                | Symbol              | Test Condition | Min  | Тур | Max | Unit |
|------------------------------------------|---------------------|----------------|------|-----|-----|------|
| Supply Voltage <sup>2</sup>              | V <sub>DD</sub>     |                | 2.7  |     | 5.5 | V    |
| Interface Supply Voltage                 | V <sub>IO</sub>     |                | 1.85 | _   | 3.6 | V    |
| Power Supply Powerup Rise Time           | V <sub>DDRISE</sub> |                | 10   | _   | —   | μs   |
| Interface Power Supply Powerup Rise Time | V <sub>IORISE</sub> |                | 10   | _   | —   | μs   |
| Ambient Temperature                      | T <sub>A</sub>      |                | -20  | 25  | 85  | °C   |
| Note:                                    |                     |                |      |     |     |      |

All minimum and maximum specifications apply across the recommended operating conditions. Typical values apply at V<sub>DD</sub> = 3.3 V and 25 °C unless otherwise stated.

2. SSOP devices operate down to  $V_{DD} = 2 V$  at 25 °C.

## Table 2. Absolute Maximum Ratings<sup>1,2</sup>

| Parameter                   | Symbol           | Value                           | Unit            |
|-----------------------------|------------------|---------------------------------|-----------------|
| Supply Voltage              | V <sub>DD</sub>  | -0.5 to 5.8                     | V               |
| Interface Supply Voltage    | V <sub>IO</sub>  | -0.5 to 3.9                     | V               |
| Input Current <sup>3</sup>  | I <sub>IN</sub>  | 10                              | mA              |
| Input Voltage <sup>3</sup>  | V <sub>IN</sub>  | -0.3 to (V <sub>IO</sub> + 0.3) | V               |
| Operating Temperature       | T <sub>OP</sub>  | -40 to 95                       | °C              |
| Storage Temperature         | T <sub>STG</sub> | -55 to 150                      | ٥C              |
| RF Input Level <sup>4</sup> |                  | 0.4                             | V <sub>PK</sub> |

Notes:

1. Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure beyond recommended operating conditions for extended periods may affect device reliability.

 The Si4730/31 devices are high-performance RF integrated circuits with certain pins having an ESD rating of < 2 kV HBM. Handling and assembly of these devices should only be done at ESD-protected workstations.
 Example 2014 COSM COMPARENT CO

3. For input pins SCLK, SEN, SDIO, RST, RCLK, DCLK, DFS, GPO1, GPO2, and GPO3.

4. At RF input pins, FMI and AMI.



#### **Table 3. DC Characteristics**

 $(V_{DD}$  = 2.7 to 5.5 V,  $V_{IO}$  = 1.85 to 3.6 V,  $T_{A}$  = –20 to 85 °C)

| Parameter                              | Symbol            | Test Condition                                    | Min                   | Тур  | Max                   | Unit |
|----------------------------------------|-------------------|---------------------------------------------------|-----------------------|------|-----------------------|------|
| FM Mode                                | I                 | L                                                 | 1                     |      |                       | 1    |
| Supply Current <sup>1</sup>            | I <sub>FM</sub>   |                                                   | —                     | 19.2 | 22                    | mA   |
| Supply Current <sup>2</sup>            | I <sub>FM</sub>   | Low SNR level                                     |                       | 19.9 | 23                    | mA   |
| RDS Supply Current <sup>1</sup>        | I <sub>FM</sub>   |                                                   | —                     | 19.2 | 23                    | mA   |
| AM Mode                                |                   |                                                   |                       |      |                       |      |
| Supply Current <sup>1</sup>            | I <sub>AM</sub>   | Analog Output Mode                                | —                     | 15.4 | 20.5                  | mA   |
| Supplies and Interface                 | - I               |                                                   | 1                     |      |                       | 1    |
| Interface Supply Current               | I <sub>IO</sub>   |                                                   |                       | 320  | 600                   | μA   |
| V <sub>DD</sub> Powerdown Current      | I <sub>DDPD</sub> |                                                   | —                     | 10   | 20                    | μA   |
| V <sub>IO</sub> Powerdown Current      | I <sub>IOPD</sub> | SCLK, RCLK inactive                               | _                     | 1    | 10                    | μA   |
| High Level Input Voltage <sup>3</sup>  | V <sub>IH</sub>   |                                                   | 0.7 x V <sub>IO</sub> |      | V <sub>IO</sub> + 0.3 | V    |
| Low Level Input Voltage <sup>3</sup>   | V <sub>IL</sub>   |                                                   | -0.3                  |      | 0.3 x V <sub>IO</sub> | V    |
| High Level Input Current <sup>3</sup>  | I <sub>IH</sub>   | $V_{IN} = V_{IO} = 3.6 V$                         | -10                   |      | 10                    | μA   |
| Low Level Input Current <sup>3</sup>   | IIL               | V <sub>IN</sub> = 0 V,<br>V <sub>IO</sub> = 3.6 V | -10                   |      | 10                    | μA   |
| High Level Output Voltage <sup>4</sup> | V <sub>OH</sub>   | I <sub>OUT</sub> = 500 μA                         | 0.8 x V <sub>IO</sub> | _    | —                     | V    |
| Low Level Output Voltage <sup>4</sup>  | V <sub>OL</sub>   | l <sub>OUT</sub> = –500 μA                        | —                     | —    | 0.2 x V <sub>IO</sub> | V    |

Notes:

**1.** Specifications are guaranteed by characterization.

2. LNA is automatically switched to higher current mode for optimum sensitivity in weak signal conditions.

3. For input pins SCLK, SEN, SDIO, RST, RCLK, DCLK, DFS, GPO1, GPO2, and GPO3.

4. For output pins SDIO, DOUT, GPO1, GPO2, and GPO3.



# Table 4. Reset Timing Characteristics<sup>1,2,3</sup>

 $(V_{DD} = 2.7 \text{ to } 5.5 \text{ V}, V_{IO} = 1.85 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 \text{ °C})$ 

| Parameter                                                                                            | Symbol            | Min | Тур | Max | Unit |
|------------------------------------------------------------------------------------------------------|-------------------|-----|-----|-----|------|
| $\overline{RST}$ Pulse Width and GPO1, GPO2/ $\overline{INT}$ Setup to $\overline{RST}^{\uparrow 4}$ | t <sub>SRST</sub> | 100 | _   | _   | μs   |
| GPO1, GPO2/INT Hold from RST↑                                                                        | t <sub>HRST</sub> | 30  | _   | —   | ns   |

#### Important Notes:

- 1. When selecting 2-wire mode, the user must ensure that a 2-wire start condition (falling edge of SDIO while SCLK is high) does not occur within 300 ns before the rising edge of RST.
- 2. When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of RST, and stays high until after the first start condition.
- 3. When selecting 3-wire or SPI modes, the user must ensure that a rising edge of SCLK does not occur within 300 ns before the rising edge of RST.

4. If GPO1 and GPO2 are actively driven by the user, then minimum t<sub>SRST</sub> is only 30 ns. If GPO1 or GPO2 is hi-Z, then minimum t<sub>SRST</sub> is 100 µs, to provide time for on-chip 1 MΩ devices (active while RST is low) to pull GPO1 high and GPO2 low.



Figure 1. Reset Timing Parameters for Busmode Select



## Table 5. 2-Wire Control Interface Characteristics<sup>1,2,3</sup>

(V\_{DD} = 2.7 to 5.5 V, V\_{IO} = 1.85 to 3.6 V,  $T_A$  = –20 to 85 °C)

| Parameter                                           | Symbol                                 | Test Condition | Min                          | Тур | Max | Unit |
|-----------------------------------------------------|----------------------------------------|----------------|------------------------------|-----|-----|------|
| SCLK Frequency                                      | f <sub>SCL</sub>                       |                | 0                            | _   | 400 | kHz  |
| SCLK Low Time                                       | t <sub>LOW</sub>                       |                | 1.3                          | _   | —   | μs   |
| SCLK High Time                                      | t <sub>HIGH</sub>                      |                | 0.6                          | _   | —   | μs   |
| SCLK Input to SDIO $\downarrow$ Setup (START)       | t <sub>SU:STA</sub>                    |                | 0.6                          | —   | _   | μs   |
| SCLK Input to SDIO $\downarrow$ Hold (START)        | t <sub>HD:STA</sub>                    |                | 0.6                          | —   | —   | μs   |
| SDIO Input to SCLK $\uparrow$ Setup                 | t <sub>SU:DAT</sub>                    |                | 100                          |     | —   | ns   |
| SDIO Input to SCLK $\downarrow$ Hold <sup>4,5</sup> | t <sub>HD:DAT</sub>                    |                | 0                            | _   | 900 | ns   |
| SCLK input to SDIO <sup>↑</sup> Setup<br>(STOP)     | t <sub>SU:STO</sub>                    |                | 0.6                          | _   | _   | μs   |
| STOP to START Time                                  | t <sub>BUF</sub>                       |                | 1.3                          |     | —   | μs   |
| SDIO Output Fall Time                               | t <sub>f:OUT</sub>                     |                | 20 + 0.1 $\frac{C_b}{1 p F}$ |     | 250 | ns   |
| SDIO Input, SCLK Rise/Fall Time                     | t <sub>f:IN</sub><br>t <sub>r:IN</sub> |                | 20 + 0.1 $\frac{C_b}{1 p F}$ |     | 300 | ns   |
| SCLK, SDIO Capacitive Loading                       | C <sub>b</sub>                         |                | —                            |     | 50  | pF   |
| Input Filter Pulse Suppression                      | t <sub>SP</sub>                        |                |                              | _   | 50  | ns   |

Notes:

**1.** When  $V_{IO} = 0$  V, SCLK and SDIO are low impedance.

2. When selecting 2-wire mode, the user must ensure that a 2-wire start condition (falling edge of SDIO while SCLK is high) does not occur within 300 ns before the rising edge of RST.

3. When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of RST, and stays high until after the first start condition.

4. The Si4730/31 delays SDIO by a minimum of 300 ns from the  $V_{IH}$  threshold of SCLK to comply with the minimum  $t_{HD:DAT}$  specification.

The maximum t<sub>HD:DAT</sub> has only to be met when f<sub>SCL</sub> = 400 kHz. At frequencies below 400 KHz, t<sub>HD:DAT</sub> may be violated as long as all other timing parameters are met.





Figure 2. 2-Wire Control Interface Read and Write Timing Parameters



Figure 3. 2-Wire Control Interface Read and Write Timing Diagram



#### **Table 6. 3-Wire Control Interface Characteristics**

 $(V_{DD} = 2.7 \text{ to } 5.5 \text{ V}, V_{IO} = 1.85 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 \text{ °C})$ 

| Parameter                               | Symbol                          | Test Condition | Min | Тур | Max | Unit |
|-----------------------------------------|---------------------------------|----------------|-----|-----|-----|------|
| SCLK Frequency                          | f <sub>CLK</sub>                |                | 0   | —   | 2.5 | MHz  |
| SCLK High Time                          | t <sub>HIGH</sub>               |                | 25  | —   | —   | ns   |
| SCLK Low Time                           | t <sub>LOW</sub>                |                | 25  | —   | —   | ns   |
| SDIO Input, SEN to SCLK↑ Setup          | t <sub>S</sub>                  |                | 20  | —   | —   | ns   |
| SDIO Input to SCLK <sup>↑</sup> Hold    | t <sub>HSDIO</sub>              |                | 10  | —   | —   | ns   |
| SEN Input to SCLK↓ Hold                 | t <sub>HSEN</sub>               |                | 10  | —   | —   | ns   |
| SCLK <sup>↑</sup> to SDIO Output Valid  | t <sub>CDV</sub>                | Read           | 2   | —   | 25  | ns   |
| SCLK <sup>↑</sup> to SDIO Output High Z | t <sub>CDZ</sub>                | Read           | 2   | —   | 25  | ns   |
| SCLK, SEN, SDIO, Rise/Fall time         | t <sub>R</sub> , t <sub>F</sub> |                | —   | —   | 10  | ns   |



Figure 4. 3-Wire Control Interface Write Timing Parameters



Figure 5. 3-Wire Control Interface Read Timing Parameters



#### **Table 7. SPI Control Interface Characteristics**

(V\_{DD} = 2.7 to 5.5 V, V\_{IO} = 1.85 to 3.6 V, T\_A = -20 to 85 °C)

| Parameter                                                                                                                                         | Symbol                          | Test Condition | Min | Тур | Max | Unit |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------|-----|-----|-----|------|--|--|
| SCLK Frequency                                                                                                                                    | f <sub>CLK</sub>                |                | 0   | —   | 2.5 | MHz  |  |  |
| SCLK High Time                                                                                                                                    | t <sub>HIGH</sub>               |                | 25  | —   | —   | ns   |  |  |
| SCLK Low Time                                                                                                                                     | t <sub>LOW</sub>                |                | 25  |     | —   | ns   |  |  |
| SDIO Input, SEN to SCLK↑ Setup                                                                                                                    | t <sub>S</sub>                  |                | 15  | —   | —   | ns   |  |  |
| SDIO Input to SCLK↑ Hold                                                                                                                          | t <sub>HSDIO</sub>              |                | 10  | —   | —   | ns   |  |  |
| SEN Input to SCLK↓ Hold                                                                                                                           | t <sub>HSEN</sub>               |                | 5   |     | —   | ns   |  |  |
| SCLK↓ to SDIO Output Valid                                                                                                                        | t <sub>CDV</sub>                | Read           | 2   | —   | 25  | ns   |  |  |
| SCLK↓ to SDIO Output High Z                                                                                                                       | t <sub>CDZ</sub>                | Read           | 2   | —   | 25  | ns   |  |  |
| SCLK, SEN, SDIO, Rise/Fall time                                                                                                                   | t <sub>R</sub> , t <sub>F</sub> |                | —   |     | 10  | ns   |  |  |
| Note: When selecting <u>SPI</u> mode, the user must ensure that a rising edge of SCLK does not occur within 300 ns before the rising edge of RST. |                                 |                |     |     |     |      |  |  |



Figure 6. SPI Control Interface Write Timing Parameters



Figure 7. SPI Control Interface Read Timing Parameters



## Table 8. Digital Audio Interface Characteristics

 $(V_{DD} = 2.7 \text{ to } 5.5 \text{ V}, V_{IO} = 1.85 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 \text{ °C})$ 

| Parameter                                        | Symbol               | Test Condition | Min | Тур | Max  | Unit |
|--------------------------------------------------|----------------------|----------------|-----|-----|------|------|
| DCLK Cycle Time                                  | t <sub>DCT</sub>     |                | 26  | _   | 1000 | ns   |
| DCLK Pulse Width High                            | t <sub>DCH</sub>     |                | 10  | _   | _    | ns   |
| DCLK Pulse Width Low                             | t <sub>DCL</sub>     |                | 10  | _   | _    | ns   |
| DFS Set-up Time to DCLK Rising Edge              | t <sub>SU:DFS</sub>  |                | 5   | _   | _    | ns   |
| DFS Hold Time from DCLK Rising Edge              | t <sub>HD:DFS</sub>  |                | 5   | _   | _    | ns   |
| DOUT Propagation Delay from DCLK Falling<br>Edge | t <sub>PD:DOUT</sub> |                | 0   | _   | 12   | ns   |



Figure 8. Digital Audio Interface Timing Parameters, I<sup>2</sup>S Mode



### Table 9. FM Receiver Characteristics<sup>1,2</sup>

(V\_{DD} = 2.7 to 5.5 V, V\_{IO} = 1.85 to 3.6 V,  $T_A$  = –20 to 85 °C)

| Parameter                                               | Symbol          | Test Condition                               | Min | Тур | Max | Unit              |
|---------------------------------------------------------|-----------------|----------------------------------------------|-----|-----|-----|-------------------|
| Input Frequency                                         | f <sub>RF</sub> |                                              | 76  | _   | 108 | MHz               |
| Sensitivity with Headphone<br>Network <sup>3,4,5</sup>  |                 | (S+N)/N = 26  dB                             | _   | 2.2 | 3.5 | μV EMF            |
| Sensitivity with 50 $\Omega$ Network <sup>3,4,5,6</sup> |                 | (S+N)/N = 26  dB                             | —   | 1.1 | _   | μV EMF            |
| RDS Sensitivity <sup>6</sup>                            |                 | $\Delta f = 2 \text{ kHz},$<br>RDS BLER < 5% |     | 15  | _   | μV EMF            |
| LNA Input Resistance <sup>6,7</sup>                     |                 |                                              | 3   | 4   | 5   | kΩ                |
| LNA Input Capacitance <sup>6,7</sup>                    |                 |                                              | 4   | 5   | 6   | pF                |
| Input IP3 <sup>6,8</sup>                                |                 |                                              | 100 | 105 | _   | $dB\mu V \; EMF$  |
| AM Suppression <sup>3,4,6,7</sup>                       |                 | m = 0.3                                      | 40  | 50  | —   | dB                |
| Adjacent Channel Selectivity                            |                 | ±200 kHz                                     | 35  | 50  | —   | dB                |
| Alternate Channel Selectivity                           |                 | ±400 kHz                                     | 60  | 70  | —   | dB                |
| Spurious Response Rejection <sup>6</sup>                |                 | In-band                                      | 35  | _   | —   | dB                |
| Audio Output Voltage <sup>3,4,7</sup>                   |                 |                                              | 72  | 80  | 90  | mV <sub>RMS</sub> |
| Audio Output L/R Imbalance <sup>3,7,9</sup>             |                 |                                              | _   | —   | 1   | dB                |
| Audio Frequency Response Low <sup>6</sup>               |                 | –3 dB                                        | _   | —   | 30  | Hz                |
| Audio Frequency Response High <sup>6</sup>              |                 | –3 dB                                        | 15  | _   | —   | kHz               |
| Audio Stereo Separation <sup>7,9</sup>                  |                 |                                              | 32  | 42  | —   | dB                |
| Audio Mono S/N <sup>3,4,5,7,10</sup>                    |                 |                                              | 55  | 63  | _   | dB                |
| Audio Stereo S/N <sup>4,5,6,7,10,11</sup>               |                 |                                              | —   | 58  | —   | dB                |
| Audio THD <sup>3,7,9</sup>                              |                 |                                              | —   | 0.1 | 0.5 | %                 |
| De-emphasis Time Constant <sup>6</sup>                  |                 | FM_DEEMPHASIS = 2                            | 70  | 75  | 80  | μs                |
|                                                         |                 | FM_DEEMPHASIS = 1                            | 45  | 50  | 54  | μs                |

Notes:

 Additional testing information is available in "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure." Volume = maximum for all tests. Tested at RF = 98.1 MHz.

2. To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers.

3.  $F_{MOD}$  = 1 kHz, 75 µs de-emphasis, MONO = enabled, and L = R unless noted otherwise.

**4.**  $\Delta f = 22.5 \text{ kHz}.$ 

- 5.  $B_{AF} = 300 \text{ Hz}$  to 15 kHz, A-weighted.
- 6. Guaranteed by characterization.
- **7.** V<sub>EMF</sub> = 1 mV.

8.  $|f_2 - f_1| > 2$  MHz,  $f_0 = 2 \times f_1 - f_2$ . AGC is disabled.

- **9.**  $\Delta f = 75 \text{ kHz}.$
- 10. At  $L_{OUT}$  and  $R_{OUT}$  pins.
- **11.** Analog audio output mode.
- 12. Blocker Amplitude = 100 dB $\mu$ V
- **13.** Sensitivity measured at (S+N)/N = 26 dB.
- 14. At temperature (25°C).



# Table 9. FM Receiver Characteristics $^{1,2}$ (Continued) (V\_{DD} = 2.7 to 5.5 V, V\_{IO} = 1.85 to 3.6 V, T\_A = -20 to 85 °C)

| Parameter                                      | Symbol | Test Condition                                        | Min | Тур | Max | Unit       |
|------------------------------------------------|--------|-------------------------------------------------------|-----|-----|-----|------------|
| Blocking Sensitivity <sup>3,4,5,6,12,13</sup>  |        | $\Delta f = \pm 400 \text{ kHz}$                      | _   | 32  | _   | dBµV       |
|                                                |        | $\Delta f = \pm 4 \text{ MHz}$                        | _   | 38  | _   | dBµV       |
| Intermode Sensitivity <sup>3,4,5,6,12,13</sup> |        | $\Delta f = \pm 400 \text{ kHz}, \pm 800 \text{ kHz}$ | _   | 40  | _   | dBµV       |
|                                                |        | $\Delta f = \pm 4 \text{ MHz}, \pm 8 \text{ MHz}$     | —   | 35  | _   | dBµV       |
| Audio Output Load Resistance <sup>6,10</sup>   | RL     | Single-ended                                          | 10  |     | _   | kΩ         |
| Audio Output Load Capacitance <sup>6,10</sup>  | CL     | Single-ended                                          | _   | _   | 50  | pF         |
| Seek/Tune Time <sup>6</sup>                    |        | RCLK tolerance<br>= 100 ppm                           |     | _   | 60  | ms/channel |
| Powerup Time <sup>6</sup>                      |        | From powerdown                                        | —   | _   | 110 | ms         |
| RSSI Offset <sup>14</sup>                      |        | Input levels of 8 and 60 dBµV at RF Input             | -3  | —   | 3   | dB         |

Notes:

1. Additional testing information is available in "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure." Volume = maximum for all tests. Tested at RF = 98.1 MHz.

2. To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers.

3.  $F_{MOD} = 1$  kHz, 75 µs de-emphasis, MONO = enabled, and L = R unless noted otherwise.

**4.**  $\Delta f = 22.5 \text{ kHz}.$ 

- 5.  $B_{AF} = 300 \text{ Hz}$  to 15 kHz, A-weighted.
- 6. Guaranteed by characterization.
- **7.**  $V_{EMF} = 1 \text{ mV}.$

8.  $|f_2 - f_1| > 2 \text{ MHz}, f_0 = 2 \times f_1 - f_2$ . AGC is disabled. 9.  $\Delta f = 75 \text{ kHz}.$ 

10. At  $L_{OUT}$  and  $R_{OUT}$  pins.

11. Analog audio output mode.

**12.** Blocker Amplitude = 100 dBµV

- **13.** Sensitivity measured at (S+N)/N = 26 dB.
- 14. At temperature (25°C).



# Table 10. 64–75.9 MHz Input Frequency FM Receiver Characteristics<sup>1,2,6</sup>

 $(V_{DD} = 2.7 \text{ to } 5.5 \text{ V}, V_{IO} = 1.85 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 \text{ °C})$ 

| Parameter                                              | Symbol          | Test Condition                       | Min | Тур | Max  | Unit              |
|--------------------------------------------------------|-----------------|--------------------------------------|-----|-----|------|-------------------|
| Input Frequency                                        | f <sub>RF</sub> |                                      | 64  | —   | 75.9 | MHz               |
| Sensitivity with Headphone<br>Network <sup>3,4,5</sup> |                 | (S+N)/N = 26  dB                     |     | 4.0 | _    | μV EMF            |
| LNA Input Resistance <sup>7</sup>                      |                 |                                      | 3   | 4   | 5    | kΩ                |
| LNA Input Capacitance <sup>7</sup>                     |                 |                                      | 4   | 5   | 6    | pF                |
| Input IP3 <sup>8</sup>                                 |                 |                                      | 100 | 105 | —    | $dB\mu V EMF$     |
| AM Suppression <sup>3,4,7</sup>                        |                 | m = 0.3                              | 40  | 50  | —    | dB                |
| Adjacent Channel Selectivity                           |                 | ±200 kHz                             |     | 50  | _    | dB                |
| Alternate Channel Selectivity                          |                 | ±400 kHz                             |     | 70  | _    | dB                |
| Audio Output Voltage <sup>3,4,7</sup>                  |                 |                                      | 72  | 80  | 90   | mV <sub>RMS</sub> |
| Audio Output L/R Imbalance <sup>3,7,9</sup>            |                 |                                      |     | _   | 1    | dB                |
| Audio Frequency Response Low                           |                 | –3 dB                                |     | —   | 30   | Hz                |
| Audio Frequency Response High                          |                 | –3 dB                                | 15  | _   | —    | kHz               |
| Audio Mono S/N <sup>3,4,5,7,10</sup>                   |                 |                                      | 55  | 63  | _    | dB                |
| Audio THD <sup>3,7,9</sup>                             |                 |                                      |     | 0.1 | 0.5  | %                 |
| De-emphasis Time Constant                              |                 | FM_DEEMPHASIS = 2                    | 70  | 75  | 80   | μs                |
|                                                        |                 | FM_DEEMPHASIS = 1                    | 45  | 50  | 54   | μs                |
| Audio Output Load Resistance <sup>10</sup>             | RL              | Single-ended                         | 10  | _   | —    | kΩ                |
| Audio Output Load Capacitance <sup>10</sup>            | CL              | Single-ended                         |     | _   | 50   | pF                |
| Seek/Tune Time                                         |                 | RCLK tolerance<br>= 100 ppm          | _   |     | 60   | ms/channel        |
| Powerup Time                                           |                 | From powerdown                       | —   | —   | 110  | ms                |
| RSSI Offset <sup>11</sup>                              |                 | Input levels of 8 and<br>60 dBµV EMF | -3  |     | 3    | dB                |

Notes:

1. Additional testing information is available in "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure." Volume = maximum for all tests. Tested at RF = 98.1 MHz.

2. To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers.

3.  $F_{MOD} = 1$  kHz, 75 µs de-emphasis, MONO = enabled, and L = R unless noted otherwise.

- **4.**  $\Delta f = 22.5 \text{ kHz}.$
- **5.**  $B_{AF} = 300$  Hz to 15 kHz, A-weighted.
- 6. Guaranteed by characterization.
- **7.**  $V_{EMF} = 1 \text{ mV}.$
- 8.  $|f_2 f_1| > 2 \text{ MHz}, f_0 = 2 \times f_1 f_2$ . AGC is disabled.
- **9.**  $\Delta f = 75 \text{ kHz}.$
- 10. At  $L_{OUT}$  and  $R_{OUT}$  pins.
- 11. At temperature (25 °C).



### Table 11. AM Receiver Characteristics<sup>1,2</sup>

 $(V_{DD} = 2.7 \text{ to } 5.5 \text{ V}, V_{IO} = 1.85 \text{ to } 3.6 \text{ V}, \text{ TA} = -20 \text{ to } 85 \text{ °C})$ 

| Parameter                                         | Symbol          | Test Condition                                         | Min | Тур | Max  | Unit              |
|---------------------------------------------------|-----------------|--------------------------------------------------------|-----|-----|------|-------------------|
| Input Frequency                                   | f <sub>RF</sub> |                                                        | 520 | —   | 1710 | kHz               |
| Sensitivity <sup>3,4,5,6</sup>                    |                 | (S+N)/N = 26 dB                                        |     | 25  | 35   | μV EMF            |
| Large Signal Voltage<br>Handling <sup>4,6,7</sup> |                 | THD < 8%                                               | _   | 300 | _    | mV <sub>RMS</sub> |
| Power Supply Rejection Ratio <sup>6</sup>         |                 | $\Delta V_{DD} = 100 \text{ mV}_{RMS}, 100 \text{ Hz}$ | _   | 40  | _    | dB                |
| Audio Output Voltage <sup>3,4,8</sup>             |                 |                                                        | 54  | 60  | 67   | mV <sub>RMS</sub> |
| Audio S/N <sup>3,4,5,8</sup>                      |                 |                                                        | 50  | 56  | _    | dB                |
| Audio THD <sup>3,4,8</sup>                        |                 |                                                        | _   | 0.1 | 0.5  | %                 |
| Antenna Inductance <sup>6,9</sup>                 |                 |                                                        | 180 | _   | 450  | μH                |
| Powerup Time <sup>6</sup>                         |                 | From powerdown                                         | _   | —   | 110  | ms                |

Notes:

 Additional testing information is available in "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure." Volume = maximum for all tests. Tested at RF = 520 kHz.

2. To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers.

- **3.** FMOD = 1 kHz, 30% modulation, 2 kHz channel filter.
- 4. Analog audio output mode.
- **5.**  $B_{AF} = 300$  Hz to 15 kHz, A-weighted.
- **6.** Guaranteed by characterization.

7. See "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure" for evaluation method.

8.  $V_{IN} = 5 \text{ mVrms}.$ 

9. Stray capacitance on antenna and board must be < 10 pF to achieve full tuning range at higher inductance levels.



#### Table 12. Reference Clock and Crystal Characteristics

 $(V_{DD} = 2.7 \text{ to } 5.5 \text{ V}, V_{IO} = 1.85 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 \text{ °C})$ 

| Parameter                                                  | Symbol                       | Test Condition     | Min         | Тур               | Max    | Unit |
|------------------------------------------------------------|------------------------------|--------------------|-------------|-------------------|--------|------|
| Reference Clock                                            |                              |                    |             |                   |        |      |
| RCLK Supported Frequencies <sup>1</sup>                    |                              |                    | 31.130      | 32.768            | 40,000 | kHz  |
| RCLK Frequency Tolerance <sup>2</sup>                      |                              |                    | -100        | —                 | 100    | ppm  |
| REFCLK_PRESCALE                                            |                              |                    | 1           | _                 | 4095   |      |
| REFCLK                                                     |                              |                    | 31.130      | 32.768            | 34.406 | kHz  |
| Crystal Oscillator                                         |                              |                    |             |                   |        |      |
| Crystal Oscillator Frequency                               |                              |                    | _           | 32.768            | _      | kHz  |
| Crystal Frequency Tolerance <sup>2</sup>                   |                              |                    | -100        | _                 | 100    | ppm  |
| Board Capacitance                                          |                              |                    |             | _                 | 3.5    | pF   |
| Board Capacitance Notes: 1. The Si4730/31 divides the RCLI | <pre>&lt; input by REF</pre> | CLK_PRESCALE to ob | tain REFCLK | <br>. There are s |        |      |

frequencies between 31.130 kHz and 40 MHz that are not supported. For more details, see Table 6 of "AN332: Si47xx Programming Guide".

2. A frequency tolerance of ±50 ppm is required for FM seek/tune using 50 kHz channel spacing.



# 2. Typical Application Schematic (QFN)



#### Notes:

- 1. Place C1 close to  $V_{DD}$  pin.
- 2. All grounds connect directly to GND plane on PCB.
- 3. Pins 1 and 20 are no connects, leave floating.
- 4. To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers.
- 5. Pin 2 connects to the FM antenna interface, and pin 4 connects to the AM antenna interface.
- 6. Place Si4730/31 as close as possible to antenna and keep the FMI and AMI traces as short as possible.



# 3. Typical Application Schematic (SSOP)



#### Notes:

- 1. Place C1 close to  $V_{\text{DD}}$  and DBYP pins.
- 2. All grounds connect directly to GND plane on PCB.
- 3. Pins 6 and 7 are no connects, leave floating.
- **4.** Pins 10 and 11 are unused. Tie these pins to GND.
- 5. To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers.
- 6. Pin 8 connects to the FM antenna interface, and pin 12 connects to the AM antenna interface.
- 7. Place Si4730/31 as close as possible to antenna and keep the FMI and AMI traces as short as possible.



# 4. Bill of Materials (QFN/SSOP)

| Component(s)        | Value/Description                                                                    | Supplier             |  |  |
|---------------------|--------------------------------------------------------------------------------------|----------------------|--|--|
| C1                  | Supply bypass capacitor, 22 nF, ±20%, Z5U/X7R                                        | Murata               |  |  |
| C5                  | Coupling capacitor, 0.47 µF, ±20%, Z5U/X7R                                           | Murata               |  |  |
| L1                  | Ferrite loop stick, 180–450 μH                                                       | Jiaxin               |  |  |
| U1                  | Si4730/31 AM/FM Radio Tuner                                                          | Silicon Laboratories |  |  |
| Optional Components |                                                                                      |                      |  |  |
| T1                  | Transformer, 1–5 turns ratio                                                         | Jiaxin, UMEC         |  |  |
| L2                  | Air loop antenna, 10–20 μH                                                           | Various              |  |  |
| C2, C3              | Crystal load capacitors, 22 pF, ±5%, COG<br>(Optional for crystal oscillator option) | Venkel               |  |  |
| C4                  | Noise mitigating capacitor, 2~5 pF(Optional for digital audio)                       | Murata               |  |  |
| X1                  | 32.768 kHz crystal (Optional for crystal oscillator option)                          | Epson                |  |  |
| R1                  | Resistor, 2 k $\Omega$ (Optional for digital audio)                                  | Venkel               |  |  |
| R2                  | Resistor, 2 k $\Omega$ (Optional for digital audio)                                  | Venkel               |  |  |
| R3                  | Resistor, 600 $\Omega$ (Optional for digital audio)                                  | Venkel               |  |  |



# 5. Functional Description

## 5.1. Overview



Figure 9. Functional Block Diagram

The Si4730/31 is the industry's first fully integrated, 100% CMOS AM/FM radio receiver IC. Offering unmatched integration and PCB space savings, the Si4730/31 requires only two external components and less than 15 mm<sup>2</sup> of board area, excluding the antenna inputs. The Si4730/31 AM/FM radio provides the space savings and low power consumption necessary for portable devices while delivering the high performance and design simplicity desired for all AM/FM solutions.

Leveraging Silicon Laboratories' proven and patented Si4700/01 FM tuner's digital low intermediate frequency (low-IF) receiver architecture, the Si4730/31 delivers superior RF performance and interference rejection in both AM and FM bands. The high integration and complete system production test simplifies design-in, increases system quality, and improves manufacturability.

The Si4730/31 is a feature-rich solution that includes advanced seek algorithms, soft mute, auto-calibrated digital tuning, and FM stereo processing. In addition, the Si4730/31 provides analog and digital audio outputs and a programmable reference clock. The device supports  $I^2$ C-compatible 2-wire control interface, SPI, and a Si4700/01 backwards-compatible 3-wire control interface.

The Si4730/31 utilizes digital processing to achieve high fidelity, optimal performance, and design flexibility. The chip provides excellent pilot rejection, selectivity, and unmatched audio performance, and offers both the manufacturer and the end-user extensive programmability and flexibility in listening the experience.

The Si4731 incorporates a digital processor for the European Radio Data System (RDS) and the North American Radio Broadcast Data System (RBDS) including all required symbol decoding, block synchronization, error detection, and error correction functions. Using this feature, the Si4731 enables broadcast data such as station identification and song name to be displayed to the user.

## 5.2. Operating Modes

The Si4730/31 operates in either an FM receive or an AM receive mode. In FM mode, radio signals are received on FMI and processed by the FM front-end circuitry. In AM mode, radio signals are received on AMI and processed by the AM front-end circuitry. In addition to the receiver mode, there is a clocking mode to choose to clock the Si4730/31 from a reference clock or crystal. On the Si4731, there is an audio output mode to choose between an analog and/or digital audio output.



In the analog audio output mode, ROUT and LOUT are used for the audio output pins. In the digital audio mode, DOUT, DFS, and DCLK pins are used. Concurrent analog/digital audio output mode is also available requiring all five pins. The receiver mode and the audio output mode are set by the POWER\_UP command listed in Table 14, "Selected Si473x Commands," on page 26.

## 5.3. FM Receiver

The Si4730/31 FM receiver is based on the proven Si4700/01 FM tuner. The receiver uses a digital low-IF architecture allowing the elimination of external components and factory adjustments. The Si4730/31 integrates a low noise amplifier (LNA) supporting the worldwide FM broadcast band (64 to 108 MHz). An AGC circuit controls the gain of the LNA to optimize sensitivity and rejection of strong interferers. An imagereject mixer downconverts the RF signal to low-IF. The quadrature mixer output is amplified, filtered, and hiah resolution analog-to-digital diaitized with converters (ADCs). This advanced architecture allows the Si4730/31 to perform channel selection, FM demodulation, and stereo audio processing to achieve superior performance compared to traditional analog architectures.

#### 5.4. AM Receiver

The highly-integrated Si4730/31 supports worldwide AM band reception from 520 to 1710 kHz using a digital low-IF architecture with a minimum number of external components and no manual alignment required. This digital low-IF architecture allows for high-precision filtering offering excellent selectivity and SNR with minimum variation across the AM band. The DSP also provides adjustable channel step sizes in 1 kHz increments, AM demodulation, soft mute, seven different channel bandwidth filters, and additional features, such as a programmable automatic volume control (AVC) maximum gain allowing users to adjust the level of background noise. Similar to the FM receiver, the integrated LNA and AGC optimize sensitivity and rejection of strong interferers allowing better reception of weak stations.

The Si4730/31 provides highly-accurate digital AM tuning without factory adjustments. To offer maximum flexibility, the receiver supports a wide range of ferrite loop sticks from 180–450  $\mu$ H. An air loop antenna is supported by using a transformer to increase the effective inductance from the air loop. Using a 1:5 turn ratio inductor, the inductance is increased by 25 times and easily supports all typical AM air loop antennas which generally vary between 10 and 20  $\mu$ H.

## 5.5. Digital Audio Interface (Si4731 Only)

The digital audio interface operates in slave mode and supports three different audio data formats:

- ∎ l<sup>2</sup>S
- Left-Justified
- DSP Mode

#### 5.5.1. Audio Data Formats

In  $I^2S$  mode, by default the MSB is captured on the second rising edge of DCLK following each DFS transition. The remaining bits of the word are sent in order, down to the LSB. The left channel is transferred first when the DFS is low, and the right channel is transferred when the DFS is high.

In Left-Justified mode, by default the MSB is captured on the first rising edge of DCLK following each DFS transition. The remaining bits of the word are sent in order, down to the LSB. The left channel is transferred first when the DFS is high, and the right channel is transferred when the DFS is low.

In DSP mode, the DFS becomes a pulse with a width of 1DCLK period. The left channel is transferred first, followed right away by the right channel. There are two options in transferring the digital audio data in DSP mode: the MSB of the left channel can be transferred on the first rising edge of DCLK following the DFS pulse or on the second rising edge.

In all audio formats, depending on the word size, DCLK frequency and sample rates, there may be unused DCLK cycles after the LSB of each word before the next DFS transition and MSB of the next word. In addition, if preferred, the user can configure the MSB to be captured on the falling edge of DCLK via properties.

The number of audio bits can be configured for 8, 16, 20, or 24 bits.

#### 5.5.2. Audio Sample Rates

The device supports a number of industry-standard sampling rates including 32, 40, 44.1, and 48 kHz. The digital audio interface enables low-power operation by eliminating the need for redundant DACs on the audio baseband processor.



# Si4730/31-C40



Figure 12. DSP Digital Audio Format

## 5.6. Stereo Audio Processing

The output of the FM demodulator is a stereo multiplexed (MPX) signal. The MPX standard was developed in 1961, and is used worldwide. Today's MPX signal format consists of left + right (L+R) audio, left - right (L-R) audio, a 19 kHz pilot tone, and RDS/RBDS data as shown in Figure 13 below.



#### 5.6.1. Stereo Decoder

The Si4730/31's integrated stereo decoder automatically decodes the MPX signal using DSP techniques. The 0 to 15 kHz (L+R) signal is the mono output of the FM tuner. Stereo is generated from the (L+R), (L-R), and a 19 kHz pilot tone. The pilot tone is used as a reference to recover the (L-R) signal. Output left and right channels are obtained by adding and subtracting the (L+R) and (L-R) signals respectively. The Si4731 uses frequency information from the 19 kHz stereo pilot to recover the 57 kHz RDS/RBDS signal.

#### 5.6.2. Stereo-Mono Blending

Adaptive noise suppression is employed to gradually combine the stereo left and right audio channels to a mono (L+R) audio signal as the signal quality degrades to maintain optimum sound fidelity under varying reception conditions. Stereo/mono status can be monitored with the FM\_RSQ\_STATUS command. Mono operation can be forced with the FM\_BLEND\_MONO\_THRESHOLD property.



# 5.7. De-emphasis

Pre-emphasis and de-emphasis is a technique used by FM broadcasters to improve the signal-to-noise ratio of FM receivers by reducing the effects of high-frequency interference and noise. When the FM signal is transmitted, a pre-emphasis filter is applied to accentuate the high audio frequencies. The Si4730/31 incorporates a de-emphasis filter which attenuates high frequencies to restore a flat frequency response. Two time constants are used in various regions. The de-emphasis time constant is programmable to 50 or 75 µs and is set by the FM\_DEEMPHASIS property.

### 5.8. Stereo DAC

High-fidelity stereo digital-to-analog converters (DACs) drive analog audio signals onto the LOUT and ROUT pins. The audio output may be muted. Volume is adjusted digitally with the RX\_VOLUME property.

### 5.9. Soft Mute

The soft mute feature is available to attenuate the audio outputs and minimize audible noise in very weak signal conditions. The softmute attenuation level is adjustable using the FM\_SOFT\_MUTE\_MAX\_ATTENUATION and AM\_SOFT\_MUTE\_MAX\_ATTENUATION properties.

### 5.10. RDS/RBDS Processor (Si4731 Only)

The Si4731 implements an RDS/RBDS\* processor for symbol decoding, block synchronization, error detection, and error correction.

The Si4731 device is user configurable and provides an optional interrupt when RDS is synchronized, loses synchronization, and/or the user configurable RDS FIFO threshold has been met.

The Si4731 reports RDS decoder synchronization status and detailed bit errors in the information word for each RDS block with the FM\_RDS\_STATUS command. The range of reportable block errors is 0, 1–2, 3–5, or 6+. More than six errors indicates that the corresponding block information word contains six or more non-correctable errors or that the block checkword contains errors.

\*Note: RDS/RBDS is referred to only as RDS throughout the remainder of this document.

## 5.11. Tuning

The tuning frequency is directly programmed using the FM\_TUNE\_FREQ and AM\_TUNE\_FREQ commands. The Si4730/31 supports channel spacing steps of 10 kHz in FM mode and 1 kHz in AM mode.

#### 5.12. Seek

Seek tuning will search up or down for a valid channel. Valid channels are found when the receive signal strength indicator (RSSI) and the signal-to-noise ratio (SNR) values exceed the set threshold. Using the SNR qualifier rather than solely relying on the more traditional RSSI qualifier can reduce false stops and increase the number of valid stations detected. Seek is initiated using the FM\_SEEK\_START and AM\_SEEK\_START commands. The RSSI and SNR threshold settings are adjustable using properties (see Table 15).

#### 5.13. Reference Clock

The Si4730/31 reference clock is programmable, supporting RCLK frequencies in Table 12. Refer to Table 3, "DC Characteristics," on page 5 for switching voltage levels and Table 9, "FM Receiver Characteristics," on page 12 for frequency tolerance information.

An onboard crystal oscillator is available to generate the 32.768 kHz reference when an external crystal and load capacitors are provided. Refer to "2. Typical Application Schematic (QFN)" on page 17. This mode is enabled using the POWER\_UP command. Refer to Table 14, "Selected Si473x Commands," on page 26.

The Si4730/31 performance may be affected by data activity on the SDIO bus when using the integrated internal oscillator. SDIO activity results from polling the tuner for status or communicating with other devices that share the SDIO bus. If there is SDIO bus activity while the Si4730/31 is performing the seek/tune function, the crystal oscillator may experience jitter, which may result in mistunes, false stops, and/or lower SNR.

For best seek/tune results, Silicon Laboratories recommends that all SDIO data traffic be suspended during Si4730/31 seek and tune operations. This is achieved by keeping the bus quiet for all other devices on the bus, and delaying tuner polling until the tune or seek operation is complete. The seek/tune complete (STC) interrupt should be used instead of polling to determine when a seek/tune operation is complete.

#### 5.14. Control Interface

A serial port slave interface is provided, which allows an external controller to send commands to the Si4730/31 and receive responses from the device. The serial port can operate in three bus modes: 2-wire mode, 3-wire mode, or SPI mode. The Si4730/31 selects the bus mode by sampling the state of the GPO1 and GPO2 pins on the rising edge of RST. The GPO1 pin includes an internal pull-up resistor, which is connected while



# Si4730/31-C40

 $\overline{\text{RST}}$  is low, and the GPO2 pin includes an internal pulldown resistor, which is connected while  $\overline{\text{RST}}$  is low. Therefore, it is only necessary for the user to actively drive pins which differ from these states. See Table 13.

# Table 13. Bus Mode <u>Sele</u>ct on Rising Edge of RST

| Bus Mode | GPO1           | GPO2           |
|----------|----------------|----------------|
| 2-Wire   | 1              | 0              |
| SPI      | 1              | 1 (must drive) |
| 3-Wire   | 0 (must drive) | 0              |

After the rising edge of  $\overline{\text{RST}}$ , the pins GPO1 and GPO2 are used as general purpose output (O) pins, as described in Section "5.15. GPO Outputs". In any bus mode, commands may only be sent after  $V_{\text{IO}}$  and  $V_{\text{DD}}$  supplies are applied.

In any bus mode, before sending a command or reading a response, the user must first read the status byte to ensure that the device is ready (CTS bit is high).

#### 5.14.1. 2-Wire Control Interface Mode

When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of  $\overline{\text{RST}}$ , and stays high until after the first start condition. Also, a start condition must not occur within 300 ns before the rising edge of  $\overline{\text{RST}}$ .

The 2-wire bus mode uses only the SCLK and SDIO pins for signaling. A transaction begins with the START condition, which occurs when SDIO falls while SCLK is high. Next, the user drives an 8-bit control word serially on SDIO, which is captured by the device on rising edges of SCLK. The control word consists of a 7-bit device address, followed by a read/write bit (read = 1, write = 0). The Si4730/31 acknowledges the control word by driving SDIO low on the next falling edge of SCLK.

Although the Si4730/31 will respond to only a single device address, this address can be changed with the SEN pin (note that the SEN pin is not used for signaling in 2-wire mode). When  $\overline{SEN} = 0$ , the 7-bit device address is 0010001b. When  $\overline{SEN} = 1$ , the address is 1100011b.

For write operations, the user then sends an 8-bit data byte on SDIO, which is captured by the device on rising edges of SCLK. The Si4730/31 acknowledges each data byte by driving SDIO low for one cycle, on the next falling edge of SCLK. The user may write up to 8 data bytes in a single 2-wire transaction. The first byte is a command, and the next seven bytes are arguments.

For read operations, after the Si4730/31 has acknowledged the control byte, it will drive an 8-bit data byte on SDIO, changing the state of SDIO on the falling edge of SCLK. The user acknowledges each data byte by driving SDIO low for one cycle, on the next falling edge of SCLK. If a data byte is not acknowledged, the transaction will end. The user may read up to 16 data bytes in a single 2-wire transaction. These bytes contain the response data from the Si4730/31.

A 2-wire transaction ends with the STOP condition, which occurs when SDIO rises while SCLK is high.

For details on timing specifications and diagrams, refer to Table 5, "2-Wire Control Interface Characteristics" on page 7; Figure 2, "2-Wire Control Interface Read and Write Timing Parameters," on page 8, and Figure 3, "2-Wire Control Interface Read and Write Timing Diagram," on page 8.

#### 5.14.2. 3-Wire Control Interface Mode

When selecting 3-wire mode, the user must ensure that a rising edge of SCLK <u>does</u> not occur within 300 ns before the rising edge of RST.

The 3-wire bus mode uses the SCLK, SDIO, and  $\overline{SEN}$  pins. A transaction begins when the user drives  $\overline{SEN}$  low. Next, the user drives a 9-bit control word on SDIO, which is captured by the device on rising edges of SCLK. The control word consists of a 9-bit device address (A7:A5 = 101b), a read/write bit (read = 1, write = 0), and a 5-bit register address (A4:A0).

For write operations, the control word is followed by a 16-bit data word, which is captured by the device on rising edges of SCLK.

For read operations, the control word is followed by a delay of one-half SCLK cycle for bus turn-around. Next, the Si4730/31 will drive the 16-bit read data word serially on SDIO, changing the state of SDIO on each rising edge of SCLK.

A transaction ends when the user sets SEN high, then pulses SCLK high and low one final time. SCLK may either stop or continue to toggle while SEN is high.

In 3-wire mode, commands are sent by first writing each argument to register(s) 0xA1–0xA3, then writing the command word to register 0xA0. A response is retrieved by reading registers 0xA8–0xAF.

For details on timing specifications and diagrams, refer to Table 6, "3-Wire Control Interface Characteristics," on page 9; Figure 4, "3-Wire Control Interface Write Timing Parameters," on page 9, and Figure 5, "3-Wire Control Interface Read Timing Parameters," on page 9.



#### 5.14.3. SPI Control Interface Mode

When selecting SPI mode, the user must ensure that a rising edge of SCLK does not occur within 300 ns before the rising edge of RST.

SPI bus mode uses the SCLK, SDIO, and SEN pins for read/write operations. The system controller can choose to receive read data from the device on either SDIO or GPO1. A transaction begins when the system controller drives  $\overline{SEN} = 0$ . The system controller then pulses SCLK eight times, while driving an 8-bit control byte serially on SDIO. The device captures the data on rising edges of SCLK. The control byte must have one of five values:

- 0x48 = write a command (controller drives 8 additional bytes on SDIO).
- 0x80 = read a response (device drives 1additional byte on SDIO).
- 0xC0 = read a response (device drives 16 additional bytes on SDIO).
- 0xA0 = read a response (device drives 1 additional byte on GPO1).
- 0xE0 = read a response (device drives 16 additional bytes on GPO1).

For write operations, the system controller must drive exactly 8 data bytes (a command and seven arguments) on SDIO after the control byte. The data is captured by the device on the rising edge of SCLK.

For read operations, the controller must read exactly 1 byte (STATUS) after the control byte or exactly 16 data bytes (STATUS and RESP1–RESP15) after the control byte. The device changes the state of SDIO (or GPO1, if specified) on the falling edge of SCLK. Data must be captured by the system controller on the rising edge of SCLK.

Keep SEN low until all bytes have transferred. A transaction may be aborted at any time by setting SEN high and toggling SCLK high and then low. Commands will be ignored by the device if the transaction is aborted.

For details on timing specifications and diagrams, refer to Figure 6 and Figure 7 on page 10.

## 5.15. GPO Outputs

The Si4730/31 provides three general-purpose output pins. The GPO pins can be configured to output a constant low, constant high, or high-impedance. The GPO pins can be reconfigured as specialized functions. GPO2/INT can be configured to provide interrupts and GPO3 can be configured to provide external crystal support or as DCLK in digital audio output mode.

## 5.16. Firmware Upgrades

The Si4730/31 contains on-chip program RAM to accommodate minor changes to the firmware. This allows Silicon Labs to provide future firmware updates to optimize the characteristics of new radio designs and those already deployed in the field.

#### 5.17. Reset, Powerup, and Powerdown

Setting the RST pin low will disable analog and digital circuitry, reset the registers to their default settings, and disable the bus. Setting the RST pin high will bring the device out of reset.

A powerdown mode is available to reduce power consumption when the part is idle. Putting the device in powerdown mode will disable analog and digital circuitry while keeping the bus active.

#### 5.18. Programming with Commands

To ease development time and offer maximum customization, the Si4730/31 provides a simple yet powerful software interface to program the receiver. The device is programmed using commands, arguments, properties, and responses.

To perform an action, the user writes a command byte and associated arguments, causing the chip to execute the given command. Commands control an action such as powerup the device, shut down the device, or tune to a station. Arguments are specific to a given command and are used to modify the command. A partial list of commands is available in Table 14, "Selected Si473x Commands," on page 26.

Properties are a special command argument used to modify the default chip operation and are generally configured immediately after powerup. Examples of properties are de-emphasis level, RSSI seek threshold, and soft mute attenuation threshold. A partial list of properties is available in Table 15, "Selected Si473x Properties," on page 27.

Responses provide the user information and are echoed after a command and associated arguments are issued. All commands provide a 1-byte status update, indicating interrupt and clear-to-send status information. For a detailed description of the commands and properties for the Si4730/31, see "AN332: Si47xx Programming Guide."

