Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # SILICON LABS # Si4730/31/34/35-D60 # BROADCAST AM/FM/SW/LW RADIO RECEIVER #### **Features** - Worldwide FM band support (64-108 MHz) - Worldwide AM band support (520-1710 kHz) - SW band support (Si4734/35) (2.3-26.1 MHz) - LW band support (Si4734/35) (153-279 kHz) - Excellent real-world performance - Integrated VCO - Advanced AM/FM seek tuning - Automatic frequency control (AFC) - Automatic gain control (AGC) - Digital FM stereo decoder - Programmable de-emphasis - Advanced Audio Processing - Seven selectable AM channel filters - AM/FM/SW/LW digital tuning - EN55020 compliant - No manual alignment necessary - Programmable reference clock - Adjustable soft mute control - RDS/RBDS processor (Si4731/35) - Digital audio out - 2-wire and 3-wire control interface - Integrated LDO regulator - Wide range of ferrite loop sticks and air loop antennas supported - QFN and SSOP packages - RoHS compliant See page 31. # **Applications** - Table and portable radios - Mini/micro systems - CD/DVD and Blu-ray players - Stereo boom boxes - Modules for consumer electronics - Clock radios - Mini HiFi and docking stations - Entertainment systems # **Description** The Si473x-D60 digital CMOS AM/FM radio receiver IC integrates the complete broadcast tuner and receiver function from antenna input to digital audio output. The device leverages the Silicon Labs broadcast proven digital low-IF architecture, enabling a cost-effective, digital audio platform for consumer electronic applications with high TDMA noise immunity, superior radio performance, and high fidelity audio power amplification. ## **Functional Block Diagram** This product, its features, and/or its architecture is covered by one or more of the following patents, as well as other patents, pending and issued, both foreign and domestic: 7,127,217; 7,272,375; 7,321,324: 7,272,373; 7,426,376; 7,471,940; 7,355,476; 7,339,503; 7,339,504. 2 # TABLE OF CONTENTS | <u>Section</u> | <u>Page</u> | |-------------------------------------------|-------------| | 1. Electrical Specifications | | | 2. Typical Application Schematic | | | 2.1. QFN Typical Application Schematic | | | 2.2. SSOP Typical Application Schematic | | | 3. Bill of Materials | | | 3.1. QFN/SSOP Bill of Materials | 20 | | 4. Functional Description | 21 | | 4.1. Overview | | | 4.2. Operating Modes | | | 4.3. FM Receiver | 22 | | 4.4. AM Receiver | 22 | | 4.5. SW Receiver | 22 | | 4.6. LW Receiver | 22 | | 4.7. Digital Audio Interface | 23 | | 4.8. Stereo Audio Processing | 25 | | 4.9. Received Signal Qualifiers | 25 | | 4.10. Volume Control | 25 | | 4.11. Stereo DAC | 25 | | 4.12. Soft Mute | 25 | | 4.13. FM Hi-Cut Control | 25 | | 4.14. De-emphasis | 26 | | 4.15. RDS/RBDS Processor (Si4731/35 Only) | | | 4.16. Tuning | | | 4.17. Seek | 26 | | 4.18. Reference Clock | 26 | | 4.19. Control Interface | 27 | | 4.20. GPO Outputs | 28 | | 4.21. Firmware Upgrades | | | 4.22. Reset, Powerup, and Powerdown | | | 4.23. 2 V Operation (SSOP Only) | | | 4.24. Programming with Commands | | | 5. Pin Descriptions | | | 5.1. Si473x-D60-GM | | | 5.2. Si473x-D60-GU | | | 6. Ordering Guide | | | 7. Package Outline | | | 7.1. Si473x-D60 QFN | | | 7.2. Si473x-D60 SSOP | | | 8. PCB Land Pattern | | | 8.1. Si473x-D60 QFN | | | 8.2. Si473x-D60 SSOP | | # Si4730/31/34/35-D60 | 9. Top Markings . | 3 | |-------------------------------------|----| | 9.1. Si473x-D60 Top Marking (QFN) | | | 9.2. Top Marking Explanation (QFN) | 3 | | 9.3. Si473x-D60 Top Marking (SSOP) | 38 | | 9.4. Top Marking Explanation (SSOP) | 38 | | 10. Additional Reference Resources | | | Document Change List | | | Contact Information | 4 | # 1. Electrical Specifications Table 1. Recommended Operating Conditions<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------|---------------------|----------------|------------------|-----|-----|------| | Analog Supply Voltage | V <sub>A</sub> | | 2.7 <sup>2</sup> | _ | 5.5 | V | | Digital and I/O Supply Voltage | $V_D$ | | 1.62 | _ | 3.6 | V | | Power Supply Powerup Rise Time | V <sub>DDRISE</sub> | | 10 | _ | _ | μs | | Interface Power Supply Powerup Rise Time | V <sub>IORISE</sub> | | 10 | _ | _ | μs | | Ambient Temperature | T <sub>A</sub> | | -20 | 25 | 85 | °C | # Notes: <sup>1.</sup> All minimum and maximum specifications apply across the recommended operating conditions. Typical values apply at $V_A = 3.3 \text{ V}$ and 25 °C unless otherwise stated. <sup>2.</sup> SSOP devices operate down to 2 V at 25 °C. See section "4.23. 2 V Operation (SSOP Only)" for details. # Si4730/31/34/35-D60 **Table 2. DC Characteristics** (V<sub>A</sub> = 2.7 to 5.5 V, V<sub>D</sub> = 1.62 to 3.6 V, $T_A$ = -20 to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------------|----------------------|------|----------------------|---------| | FM Mode | • | | | | 1 | | | V <sub>AQFN</sub> Supply Current | I <sub>FMVA</sub> | | _ | 8.2 | 9.5 | | | V <sub>DQFN</sub> Supply Current | I <sub>FMVD</sub> | Digital Output Mode <sup>1</sup> | _ | 10.5 | 13.5 | | | V <sub>ASSOP</sub> Supply Current | I <sub>FMVA</sub> | Digital Output Mode | _ | 18.5 | 21.5 | | | V <sub>DSSOP</sub> Supply Current | I <sub>FMVD</sub> | | _ | 0.15 | 0.6 | mΛ | | V <sub>AQFN</sub> Supply Current | I <sub>FMVA</sub> | | _ | 9.1 | 10.3 | mA | | V <sub>DQFN</sub> Supply Current | I <sub>FMVD</sub> | Analog Output Mode <sup>2</sup> | | 9.9 | 12.8 | | | V <sub>ASSOP</sub> Supply Current | I <sub>FMVA</sub> | Analog Output Mode | _ | 19.1 | 21.3 | | | V <sub>DSSOP</sub> Supply Current | I <sub>FMVD</sub> | | | 0.1 | 0.6 | | | AM Mode | | | | | | | | V <sub>AQFN</sub> Supply Current | I <sub>AMVA</sub> | | | 6.5 | 7.5 | | | V <sub>DQFN</sub> Supply Current | I <sub>AMVD</sub> | Digital Output Mode | | 8.5 | 11.0 | | | V <sub>ASSOP</sub> Supply Current | I <sub>AMVA</sub> | Digital Output Mode | | 14.5 | 16.5 | | | V <sub>DSSOP</sub> Supply Current | I <sub>AMVD</sub> | | | 0.15 | 0.50 | mA | | V <sub>AQFN</sub> Supply Current | I <sub>AMVA</sub> | | | 7.5 | 8.5 | ША | | V <sub>DQFN</sub> Supply Current | I <sub>AMVD</sub> | Analog Output Mode | _ | 8 | 10.2 | | | V <sub>ASSOP</sub> Supply Current | I <sub>AMVA</sub> | Analog Output Mode | | 15.3 | 17.2 | | | V <sub>DSSOP</sub> Supply Current | I <sub>AMVD</sub> | | | 0.1 | 0.4 | | | Powerdown | | | | | | | | V <sub>AQFN</sub> Powerdown Current | | | _ | 4 | 15 | μA | | V <sub>ASSOP</sub> Powerdown Current | - I <sub>APD</sub> | | _ | 9.5 | 15 | μΛ | | V <sub>DQFN</sub> Powerdown Current | | SCLK, RCLK inactive | _ | 3 | 10 | μA | | V <sub>DSSOP</sub> Powerdown Current | - I <sub>DPD</sub> | SCLK, RCLK inactive | _ | 3 | 10 | μΛ | | High Level Input Voltage <sup>3</sup> | V <sub>IH</sub> | | 0.7 x V <sub>D</sub> | _ | V <sub>D</sub> + 0.3 | V | | Low Level Input Voltage <sup>3</sup> | V <sub>IL</sub> | | -0.3 | _ | 0.3 x V <sub>D</sub> | V | | High Level Input Current <sup>3</sup> | I <sub>IH</sub> | $V_{IN} = V_{D} = 3.6 \text{ V}$ | -10 | _ | 10 | μA | | Low Level Input Current <sup>3</sup> | I <sub>IL</sub> | V <sub>IN</sub> = 0 V,<br>V <sub>D</sub> = 3.6 V | -10 | _ | 10 | μA | | High Level Output Voltage <sup>4</sup> | V <sub>OH</sub> | I <sub>OUT</sub> = 500 μA | 0.8 x V <sub>D</sub> | | | V | | Low Level Output Voltage <sup>4</sup> | V <sub>OL</sub> | I <sub>OUT</sub> = -500 μA | _ | | 0.2 x V <sub>D</sub> | V | | Low Level Input Current <sup>3</sup> High Level Output Voltage <sup>4</sup> | I <sub>IL</sub> | V <sub>IN</sub> = 0 V,<br>V <sub>D</sub> = 3.6 V<br>I <sub>OUT</sub> = 500 μA | -10 | | 10 | μA<br>V | # Notes: - **1.** Guaranteed by characterization. - 2. Backwards compatible mode to rev B and rev C. Additional features on this device may increase typical supply current. - 3. For input pins SCLK, SEN, SDIO, RST, RCLK, DCLK, DFS, GPO1, GPO2, and GPO3. - **4.** For output pins SDIO, DOUT, GPO1, GPO2, and GPO3. Table 3. Reset Timing Characteristics 1,2,3 $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_D = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------|-------------------|-----|-----|-----|------| | RST Pulse Width and GPO1, GPO2/INT Setup to RST <sup>↑4</sup> | t <sub>SRST</sub> | 100 | _ | _ | μs | | GPO1, GPO2/INT Hold from RST↑ | t <sub>HRST</sub> | 30 | | _ | ns | | RST Pulse Release time before VDD/VIO turn off | t <sub>RRST</sub> | 30 | _ | _ | ns | ## **Important Notes:** - 1. When selecting 2-wire mode, the user must ensure that a 2-wire start condition (falling edge of SDIO while SCLK is high) does not occur within 300 ns before the rising edge of RST. - 2. When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of RST, and stays high until after the first start condition. - **3.** When selecting 3-wire mode, the user must ensure that a rising edge of SCLK does not occur within 300 ns before the rising edge of RST. - 4. If GPO1 and GPO2 are actively driven by the user, then minimum t<sub>SRST</sub> is only 30 ns. If GPO1 or GPO2 is hi-Z, then minimum t<sub>SRST</sub> is 100 μs, to provide time for on-chip 1 MΩ devices (active while RST is low) to pull GPO1 high and GPO2 low. - 5. RST must be held low for at least 100 µs after all voltage supplies have been ramped up. - **6.** RST needs to be asserted (pulled low) prior to any supply voltage being ramped down. Figure 1. Reset Timing Parameters for Busmode Select Table 4. 2-Wire Control Interface Characteristics 1,2,3 (V<sub>A</sub> = 2.7 to 5.5 V, V<sub>D</sub> = 1.62 to 3.6 V, $T_A$ = –20 to 85 °C) | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------| | f <sub>SCL</sub> | | 0 | _ | 400 | kHz | | t <sub>LOW</sub> | | 1.3 | _ | _ | μs | | t <sub>HIGH</sub> | | 0.6 | _ | _ | μs | | t <sub>SU:STA</sub> | | 0.6 | _ | _ | μs | | t <sub>HD:STA</sub> | | 0.6 | _ | _ | μs | | t <sub>SU:DAT</sub> | | 100 | | _ | ns | | t <sub>HD:DAT</sub> | | 0 | _ | 900 | ns | | t <sub>SU:STO</sub> | | 0.6 | _ | _ | μs | | t <sub>BUF</sub> | | 1.3 | _ | _ | μs | | t <sub>f:OUT</sub> | | $20 + 0.1 \frac{C_b}{1pF}$ | _ | 250 | ns | | t <sub>f:IN</sub><br>t <sub>r:IN</sub> | | $20 + 0.1 \frac{C_b}{1pF}$ | _ | 300 | ns | | C <sub>b</sub> | | _ | _ | 50 | pF | | t <sub>SP</sub> | | _ | | 50 | ns | | | f <sub>SCL</sub> t <sub>LOW</sub> tHIGH t <sub>SU:STA</sub> tHD:STA t <sub>SU:DAT</sub> tHD:DAT t <sub>SU:STO</sub> t <sub>BUF</sub> t <sub>f:OUT</sub> t <sub>f:IN</sub> t <sub>r:IN</sub> | fscl tLOW tHIGH tSU:STA tHD:STA tSU:DAT tHD:DAT tSU:STO tBUF tf:OUT tr:IN tr:IN Cb | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | fSCL 0 — tLOW 1.3 — tHIGH 0.6 — tSU:STA 0.6 — tHD:STA 0.6 — tSU:DAT 100 — tHD:DAT 0 — tSU:STO 0.6 — tBUF 1.3 — tf:OUT 20 + 0.1 Cb / 1pF — Cb — — | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | #### Notes: - **1.** When $V_D = 0$ V, SCLK and SDIO are low impedance. - 2. When selecting 2-wire mode, the user must ensure that a 2-wire start condition (falling edge of SDIO while SCLK is high) does not occur within 300 ns before the rising edge of RST. - 3. When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of RST, and stays high until after the first start condition. - **4.** The Si473x-D60 delays SDIO by a minimum of 300 ns from the $V_{IH}$ threshold of SCLK to comply with the minimum $t_{HD:DAT}$ specification. - 5. The maximum t<sub>HD:DAT</sub> has only to be met when f<sub>SCL</sub> = 400 kHz. At frequencies below 400 KHz, t<sub>HD:DAT</sub> may be violated as long as all other timing parameters are met. Figure 2. 2-Wire Control Interface Read and Write Timing Parameters Figure 3. 2-Wire Control Interface Read and Write Timing Diagram 10 **Table 5. 3-Wire Control Interface Characteristics** (V<sub>A</sub> = 2.7 to 5.5 V, V<sub>D</sub> = 1.62 to 3.6 V, $T_A$ = -20 to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------|---------------------------------|----------------|-----|-----|-----|------| | SCLK Frequency | f <sub>CLK</sub> | | 0 | _ | 2.5 | MHz | | SCLK High Time | t <sub>HIGH</sub> | | 25 | _ | _ | ns | | SCLK Low Time | t <sub>LOW</sub> | | 25 | _ | _ | ns | | SDIO Input, SEN to SCLK↑ Setup | t <sub>S</sub> | | 20 | _ | _ | ns | | SDIO Input to SCLK↑ Hold | t <sub>HSDIO</sub> | | 10 | _ | _ | ns | | SEN Input to SCLK↓ Hold | t <sub>HSEN</sub> | | 10 | _ | _ | ns | | SCLK↑ to SDIO Output Valid | t <sub>CDV</sub> | Read | 2 | _ | 25 | ns | | SCLK <sup>↑</sup> to SDIO Output High Z | t <sub>CDZ</sub> | Read | 2 | _ | 25 | ns | | SCLK, SEN, SDIO, Rise/Fall time | t <sub>R</sub> , t <sub>F</sub> | | _ | _ | 10 | ns | **Note:** When selecting 3-wire mode, the user must ensure that a rising edge of SCLK does not occur within 300 ns before the rising edge of RST. Figure 4. 3-Wire Control Interface Write Timing Parameters Figure 5. 3-Wire Control Interface Read Timing Parameters # **Table 6. Digital Audio Interface Characteristics** $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_D = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------|----------------------|----------------|-----|-----|------|------| | DCLK Cycle Time | t <sub>DCT</sub> | | 26 | _ | 1000 | ns | | DCLK Pulse Width High | t <sub>DCH</sub> | | 10 | _ | _ | ns | | DCLK Pulse Width Low | t <sub>DCL</sub> | | 10 | _ | _ | ns | | DFS Set-up Time to DCLK Rising Edge | t <sub>SU:DFS</sub> | | 5 | _ | _ | ns | | DFS Hold Time from DCLK Rising Edge | t <sub>HD:DFS</sub> | | 5 | _ | _ | ns | | DOUT Propagation Delay from DCLK Falling Edge | t <sub>PD:DOUT</sub> | | 0 | _ | 50 | ns | Figure 6. Digital Audio Interface Timing Parameters, I<sup>2</sup>S Mode Table 7. FM Receiver Characteristics 1,2 (V<sub>A</sub> = 2.7 to 5.5 V, V<sub>D</sub> = 1.62 to 3.6 V, $T_A$ = –20 to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------|-----------------|--------------------------------------|-----|-----|-----|-------------------| | Input Frequency | f <sub>RF</sub> | | 76 | _ | 108 | MHz | | Sensitivity <sup>3,4,5,6</sup> | | (S+N)/N = 26 dB | | 2.2 | 3.5 | μV EMF | | RDS Sensitivity <sup>6,7</sup> | | $\Delta f$ = 2 kHz,<br>RDS BLER < 5% | _ | 10 | _ | μV EMF | | LNA Input Resistance <sup>7,8</sup> | | | 3 | 4 | 5 | kΩ | | LNA Input Capacitance <sup>7,8</sup> | | | 4 | 5 | 6 | pF | | Input IP3 <sup>7,9</sup> | | | 100 | 105 | _ | dBµV EMF | | AM Suppression <sup>3,4,7,8</sup> | | m = 0.3 | 40 | 50 | _ | dB | | Adjacent Channel Selectivity | | ±200 kHz | 35 | 50 | _ | dB | | Alternate Channel Selectivity | | ±400 kHz | 60 | 70 | _ | dB | | Spurious Response Rejection <sup>7</sup> | | In-band | 35 | _ | _ | dB | | Audio Output Voltage <sup>3,4,8</sup> | | | 72 | 80 | 90 | mV <sub>RMS</sub> | | Audio Output L/R Imbalance <sup>3,8,10</sup> | | | | | 1 | dB | | Audio Frequency Response Low <sup>7</sup> | | –3 dB | | | 30 | Hz | | Audio Frequency Response High <sup>7</sup> | | –3 dB | 15 | | | kHz | | Audio Stereo Separation <sup>8,10</sup> | | | 35 | 42 | _ | dB | | Audio Mono S/N <sup>3,4,5,8</sup> | | | 55 | 63 | | dB | | Audio Stereo S/N <sup>4,5,7,8</sup> | | | _ | 58 | | dB | | Audio THD <sup>3,8,10</sup> | | | _ | 0.1 | 0.5 | % | | De-emphasis Time Constant <sup>7</sup> | | FM_DEEMPHASIS = 2 | 70 | 75 | 80 | μs | | | | FM_DEEMPHASIS = 1 | 45 | 50 | 54 | μs | | Blocking Sensitivity <sup>3,4,5,6,7,11,12</sup> | | ∆f = ±400 kHz | _ | 34 | _ | dΒμV | | | | ∆f = ±4 MHz | _ | 30 | _ | dΒμV | #### Notes: - 1. Additional testing information is available in "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure." Volume = maximum for all tests. Tested at RF = 98.1 MHz. - **2.** To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers. - 3. $F_{MOD}$ = 1 kHz, 75 $\mu$ s de-emphasis, MONO = enabled, and L = R unless noted otherwise. - **4.** $\Delta f = 22.5 \text{ kHz.}$ - **5.** $B_{AF}$ = 300 Hz to 15 kHz, A-weighted. - 6. Analog audio output mode. - 7. Guaranteed by characterization. - **8.** $V_{EMF} = 1 \text{ mV}.$ - **9.** $|f_2 f_1| > 2$ MHz, $f_0 = 2 \times f_1 f_2$ . AGC is disabled. - **10.** $\Delta f = 75 \text{ kHz}.$ - 11. Sensitivity measured at (S+N)/N = 26 dB. - 12. Blocker Amplitude = 100 dBuV. - 13. At temperature (25 °C). - 14. At LOUT and ROUT pins. CHICAN LARG # Table 7. FM Receiver Characteristics $^{1,2}$ (Continued) (V<sub>A</sub> = 2.7 to 5.5 V, V<sub>D</sub> = 1.62 to 3.6 V, T<sub>A</sub> = -20 to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|----------------|-------------------------------------------------------|-----|-----|-----|------------| | Intermod Sensitivity <sup>3,4,5,6,7,11,12</sup> | | $\Delta f = \pm 400 \text{ kHz}, \pm 800 \text{ kHz}$ | _ | 40 | | dΒμV | | | | $\Delta f = \pm 4 \text{ MHz}, \pm 8 \text{ MHz}$ | | 35 | | dΒμV | | Audio Output Load Resistance <sup>7,11,14</sup> | R <sub>L</sub> | Single-ended | 10 | _ | | kΩ | | Audio Output Load Capacitance <sup>7,11,14</sup> | C <sub>L</sub> | Single-ended | _ | _ | 50 | pF | | Seek/Tune Time <sup>7</sup> | | RCLK tolerance<br>= 100 ppm | _ | _ | 60 | ms/channel | | Powerup Time <sup>7</sup> | | From powerdown | _ | _ | 110 | ms | | RSSI Offset <sup>12,13</sup> | | Input levels of 8 and<br>60 dBµV at RF Input | -3 | _ | 3 | dB | # Notes: - 1. Additional testing information is available in "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure." Volume = maximum for all tests. Tested at RF = 98.1 MHz. - 2. To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers. - 3. $F_{MOD}$ = 1 kHz, 75 $\mu$ s de-emphasis, MONO = enabled, and L = R unless noted otherwise. - **4.** $\Delta f = 22.5 \text{ kHz}.$ - **5.** $B_{AF}$ = 300 Hz to 15 kHz, A-weighted. - 6. Analog audio output mode. - 7. Guaranteed by characterization. - **8.** $V_{EMF} = 1 \text{ mV}.$ - **9.** $|f_2 f_1| > 2$ MHz, $f_0 = 2 \times f_1 f_2$ . AGC is disabled. - **10.** $\Delta f = 75 \text{ kHz}.$ - 11. Sensitivity measured at (S+N)/N = 26 dB. - 12. Blocker Amplitude = 100 dBuV. - 13. At temperature (25 °C). - 14. At LOUT and ROUT pins. Table 8. 64–75.9 MHz Input Frequency FM Receiver Characteristics 1,2,3 $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_D = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------|-----------------|--------------------------------------|-----|-----|------|----------------------| | Input Frequency | f <sub>RF</sub> | | 64 | _ | 75.9 | MHz | | Sensitivity <sup>4,5,6,8</sup> | | (S+N)/N = 26 dB | _ | 3.5 | _ | μV EMF | | LNA Input Resistance <sup>3,7</sup> | | | 3 | 4 | 5 | kΩ | | LNA Input Capacitance <sup>3,7</sup> | | | 4 | 5 | 6 | pF | | Input IP3 <sup>9</sup> | | | _ | 105 | | dBµV EMF | | AM Suppression <sup>3,4,5,7</sup> | | m = 0.3 | _ | 50 | | dB | | Adjacent Channel Selectivity | | ±200 kHz | _ | 50 | _ | dB | | Alternate Channel Selectivity | | ±400 kHz | _ | 70 | _ | dB | | Audio Output Voltage <sup>4,5,7</sup> | | | 72 | 80 | 90 | ${\rm mV}_{\rm RMS}$ | | Audio Output L/R Imbalance <sup>4,7,10</sup> | | | _ | _ | 1 | dB | | Audio Frequency Response Low <sup>3</sup> | | −3 dB | _ | _ | 30 | Hz | | Audio Frequency Response High <sup>3</sup> | | −3 dB | 15 | _ | _ | kHz | | Audio Mono S/N <sup>4,3,5,7,11</sup> | | | _ | 63 | _ | dB | | Audio THD <sup>4,7,10</sup> | | | _ | 0.1 | _ | % | | De-emphasis Time Constant | | FM_DEEMPHASIS = 2 | 70 | 75 | 80 | μs | | | | FM_DEEMPHASIS = 1 | 45 | 50 | 54 | μs | | Audio Output Load Resistance <sup>3,11</sup> | $R_L$ | Single-ended | 10 | _ | _ | kΩ | | Audio Output Load Capacitance <sup>3,11</sup> | $C_L$ | Single-ended | _ | _ | 50 | pF | | Seek/Tune Time <sup>3</sup> | | RCLK tolerance<br>= 100 ppm | _ | _ | 60 | ms/channel | | Powerup Time <sup>3</sup> | | From powerdown | _ | _ | 110 | ms | | RSSI Offset <sup>12</sup> | | Input levels of 8 and<br>60 dBµV EMF | -3 | _ | 3 | dB | #### Notes: - Additional testing information is available in "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure." Volume = maximum for all tests. Tested at RF = 98.1 MHz. - **2.** To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers. - 3. Guaranteed by characterization. - 4. $F_{MOD}$ = 1 kHz, 75 $\mu$ s de-emphasis, MONO = enabled, and L = R unless noted otherwise. - **5.** $\Delta f = 22.5 \text{ kHz}.$ - **6.** $B_{AF}$ = 300 Hz to 15 kHz, A-weighted. - **7.** $V_{EMF} = 1 \text{ mV}.$ - **8.** Analog output mode. - **9.** $|f_2 f_1| > 2$ MHz, $f_0 = 2 \times f_1 f_2$ . AGC is disabled. - **10.** $\Delta f = 75 \text{ kHz}.$ - 11. At LOUT and ROUT pins. - 12. At temperature (25 °C). # Table 9. AM/SW/LW Receiver Characteristics 1,2 $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_A = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------|-----------------|--------------------------------------------------|-----|------|------|----------| | Input Frequency | f <sub>RF</sub> | Long Wave (LW) | 153 | _ | 279 | kHz | | | | Medium Wave (AM) | 520 | _ | 1710 | kHz | | | | Short Wave (SW) | 2.3 | _ | 26.1 | MHz | | Sensitivity <sup>3,4,5</sup> | | (S+N)/N = 26 dB | _ | 25 | 35 | μV EMF | | Large Signal Voltage Handling <sup>5,6</sup> | | THD < 8% | _ | 300 | _ | $mV_RMS$ | | Power Supply Rejection Ratio <sup>5</sup> | | $\Delta V_{DD}$ = 100 mV <sub>RMS</sub> , 100 Hz | _ | 40 | _ | dB | | Audio Output Voltage <sup>3,7</sup> | | | 54 | 60 | 67 | $mV_RMS$ | | Audio S/N <sup>3,4,7</sup> | | | _ | 60 | _ | dB | | Audio THD <sup>3,7</sup> | | | _ | 0.1 | 0.5 | % | | Antenna Inductance <sup>5,8</sup> | | Long Wave (LW) | _ | 2800 | _ | μH | | | | Medium Wave (AM) | 180 | _ | 450 | μH | | Powerup Time <sup>5</sup> | | From powerdown | _ | _ | 110 | ms | ## Notes: - 1. Additional testing information is available in "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure." Volume = maximum for all tests. Tested at RF = 520 kHz. - **2.** To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers. - **3.** FMOD = 1 kHz, 30% modulation, 2 kHz channel filter. - **4.** $B_{AF}$ = 300 Hz to 15 kHz, A-weighted. - 5. Guaranteed by characterization. - 6. See "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure" for evaluation method. - **7.** $V_{IN} = 5 \text{ mVrms}.$ - **8.** Stray capacitance on antenna and board must be < 10 pF to achieve full tuning range at higher inductance levels. **Table 10. Reference Clock and Crystal Characteristics** $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_D = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | <b>Test Condition</b> | Min | Тур | Max | Unit | |------------------------------------------|--------|-----------------------|--------|--------|--------|------| | Reference Clock | | | | | | | | RCLK Supported Frequencies <sup>1</sup> | | | 31.130 | 32.768 | 40,000 | kHz | | RCLK Frequency Tolerance <sup>2</sup> | | | -100 | _ | 100 | ppm | | REFCLK_PRESCALE | | | 1 | _ | 4095 | | | REFCLK | | | 31.130 | 32.768 | 34.406 | kHz | | Crystal Oscillator | | | | | | | | Crystal Oscillator Frequency | | | _ | 32.768 | _ | kHz | | Crystal Frequency Tolerance <sup>2</sup> | | | -100 | _ | 100 | ppm | | Board Capacitance | | | _ | _ | 3.5 | pF | | ESR | | | _ | _ | 50 | κΩ | | CL <sup>3</sup> | | | 7 | 12 | 22 | pF | | CL–single ended <sup>3</sup> | | | 14 | 24 | 44 | pF | # Notes: - 1. The Si473x-D60 divides the RCLK input by REFCLK\_PRESCALE to obtain REFCLK. There are some RCLK frequencies between 31.130 kHz and 40 MHz that are not supported. For more details, see Table 6 of "AN332: Si47xx Programming Guide". - 2. A frequency tolerance of ±50 ppm is required for FM seek/tune using 50 kHz channel spacing and AM seek/tune in SW frequencies. - 3. Guaranteed by characterization. # **Table 11. Thermal Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------|-------------------|-----|-----|-----|------| | Thermal Resistance* | $\theta_{\sf JA}$ | | 80 | _ | °C/W | | Ambient Temperature | T <sub>A</sub> | -20 | 25 | 85 | °C | | Junction Temperature | TJ | _ | _ | 92 | °C | | *Note: Thermal resistance assumes a multi-layer PCB with the exposed pad soldered to a topside PCB pad. | | | | | | Table 12. Absolute Maximum Ratings<sup>1,2</sup> | Parameter | Symbol | Value | Unit | |--------------------------------|------------------|---------------------------------|----------| | Analog Supply Voltage | V <sub>A</sub> | -0.5 to 5.8 | V | | Digital and I/O Supply Voltage | V <sub>D</sub> | -0.5 to 3.9 | V | | Input Current <sup>3</sup> | I <sub>IN</sub> | 10 | mA | | Input Voltage <sup>3</sup> | V <sub>IN</sub> | -0.3 to (V <sub>IO</sub> + 0.3) | V | | Operating Temperature | T <sub>OP</sub> | -40 to 95 | °C | | Storage Temperature | T <sub>STG</sub> | -55 to 150 | °C | | RF Input Level <sup>4</sup> | | 0.4 | $V_{pk}$ | #### Notes: - 1. Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure beyond recommended operating conditions for extended periods may affect device reliability. - 2. The Si473x-D60 devices are high-performance RF integrated circuits with certain pins having an ESD rating of < 2 kV HBM. Handling and assembly of these devices should only be done at ESD-protected workstations. - 3. For input pins DFS, SCLK, SEN, SDIO, RST, RCLK, GPO1, GPO2, GPO3, and DCLK. - 4. At RF input pins FMI and AMI. # 2. Typical Application Schematic # 2.1. QFN Typical Application Schematic #### Notes: - 1. Place C1 close to VA pin and C4 close to VD pin. - 2. All grounds connect directly to GND plane on PCB. - 3. Pins 1 and 20 are no connects, leave floating. - **4.** To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers. - 5. Pin 2 connects to the FM antenna interface, and pin 4 connects to the AM antenna interface. - 6. Place Si473x-D60 as close as possible to antenna and keep the FMI and AMI traces as short as possible. SHIPPA LARG # 2.2. SSOP Typical Application Schematic # Notes: - 1. Place C1 close to VA and C4 close to VD pin. - 2. All grounds connect directly to GND plane on PCB. - 3. Pins 6 and 7 are no connects, leave floating. - 4. Pins 10 and 11 are unused. Tie these pins to GND. - **5.** To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers. - 6. Pin 8 connects to the FM antenna interface, and pin 12 connects to the AM antenna interface. - 7. Place Si473x-D60 as close as possible to antenna and keep the FMI and AMI traces as short as possible. # 3. Bill of Materials # 3.1. QFN/SSOP Bill of Materials Table 13. Si473x-D60 QFN/SSOP Bill of Materials | Component(s) | Value/Description | Supplier | | | | |--------------|----------------------------------------------------------------------------|----------------------|--|--|--| | C1 | Supply bypass capacitor, 22 nF, ±20%, Z5U/X7R | Murata | | | | | C2 | Coupling capacitor, 1 nF, ±20%, Z5U/X7R | Murata | | | | | C3 | Coupling capacitor, 0.47 µF, ±20%, Z5U/X7R | Murata | | | | | C4 | Supply bypass capacitor, 100 nF, 10%, Z5U/X7R | Murata | | | | | L1 | Ferrite loop stick, 180–450 µH | Jiaxin | | | | | U1 | Si47xx AM/FM Radio Tuner | Silicon Laboratories | | | | | | Optional Components | | | | | | C5, C6 | Crystal load capacitors, 22 pF, ±5%, COG (Optional for crystal oscillator) | Venkel | | | | | C9 | Noise mitigating capacitor, 2~5 pF (Optional for digital audio) | Murata | | | | | R1 | Resistor, 600 $\Omega$ (Optional for digital audio) | Venkel | | | | | R2 | Resistor, 2 k $\Omega$ (Optional for digital audio) | Venkel | | | | | R3 | Resistor, 2 kΩ<br>(Optional for digital audio) | Venkel | | | | | L2 | Air Loop, 10-20 μH<br>(Optional for AM Input) | Jiaxin | | | | | T1 | Transformer, 1:5 turns ratio (Optional for AM Input) | Jiaxin, UMEC | | | | | X1 | 32.768 kHz crystal<br>(Optional for crystal oscillator) | Epson | | | | # 4. Functional Description # 4.1. Overview Figure 7. Functional Block Diagram The Si473x-D60 digital CMOS AM/FM radio receiver IC integrates the complete broadcast tuner and receiver function from antenna input to digital audio output. The device leverages the Silicon Labs broadcast proven digital low-IF architecture, enabling a cost-effective digital audio platform for consumer electronic applications with high TDMA noise immunity, superior radio performance, and high fidelity audio power amplification. Offering unmatched integration and PCB space savings, the Si473x-D60 requires only a few external components and less than 15 mm<sup>2</sup> of board area, excluding the antenna inputs. The Si473x-D60 AM/FM radio provides the space savings and low power consumption necessary for portable devices while delivering the high performance and design simplicity desired for all AM/FM solutions. Leveraging Silicon Laboratories' proven and patented Si4700/01 FM tuner's digital low intermediate frequency (low-IF) receiver architecture, the Si473x-D60 delivers superior RF performance and interference rejection in the AM, FM, SW, and LW bands. The high level of integration and complete system production test simplifies design-in, increases system quality, and improves reliability and manufacturability. The Si473x-D60 is a feature-rich solution that includes advanced seek algorithms, soft mute, auto-calibrated digital tuning, FM stereo processing and advanced audio processing. In addition, the Si473x-D60 provides analog and digital audio outputs and a programmable reference clock. The device supports I<sup>2</sup>C-compatible 2-wire control interface, and a Si4700/01 backwards-compatible 3-wire control interface. The Si473x-D60 utilizes digital signal processing to achieve high fidelity, optimal performance, and design flexibility. The chip provides excellent pilot rejection, selectivity, and unmatched audio performance, and offers both the manufacturer and the end-user extensive programmability and a better listening experience. The Si4731/35 incorporates a digital signal processor for the European Radio Data System (RDS) and the North American Radio Broadcast Data System (RBDS) including all required symbol decoding, block synchronization, error detection, and error correction functions. Using this feature, the Si4731/35 enables broadcast data such as station identification and song name to be displayed to the user. # 4.2. Operating Modes The Si473x-D60 operates in either an FM receive or AM receive modes. In FM mode, radio signals are received on FMI and processed by the FM front-end circuitry. In AM mode, radio signals are received on AMI and processed by the AM front-end circuitry. In addition to the receiver mode, there is a clocking mode to choose to clock the Si473x-D60 from a reference clock or crystal. On the Si473x-D60, there is an audio output mode to choose between an analog and/or digital audio output. In the analog audio output mode, ROUT and LOUT are used for the audio output pins. In the digital audio mode, DOUT, DFS, and DCLK pins are used. Concurrent analog/digital audio output mode is also available requiring all five pins. # 4.3. FM Receiver The Si473x-D60 FM receiver is based on the proven Si4700/01 FM tuner. The receiver uses a digital low-IF architecture allowing the elimination of external components and factory adjustments. The Si473x-D60 integrates a low noise amplifier (LNA) supporting the worldwide FM broadcast band (64 to 108 MHz). An AGC circuit controls the gain of the LNA to optimize sensitivity and rejection of strong interferers. An imagereject mixer downconverts the RF signal to low-IF. The quadrature mixer output is amplified, filtered, and high resolution analog-to-digital digitized with converters (ADCs). This advanced architecture allows the Si473x-D60 to perform channel selection, FM demodulation, and stereo audio processing to achieve superior performance compared to traditional analog architectures. ## 4.4. AM Receiver The highly-integrated Si473x-D60 supports worldwide AM band reception from 520 to 1710 kHz using a digital low-IF architecture with a minimum number of external components and no manual alignment required. This digital low-IF architecture allows for high-precision filtering offering excellent selectivity and SNR with minimum variation across the AM band. The DSP also provides adjustable channel step sizes in 1 kHz increments, AM demodulation, soft mute, seven different channel bandwidth filters, and additional features, such as a programmable automatic volume control (AVC) maximum gain allowing users to adjust the level of background noise. Similar to the FM receiver, the integrated LNA and AGC optimize sensitivity and rejection of strong interferers allowing better reception of weak stations. The Si473x-D60 provides highly-accurate digital AM tuning without factory adjustments. To offer maximum flexibility, the receiver supports a wide range of ferrite loop sticks from 180–450 $\mu$ H. An air loop antenna is supported by using a transformer to increase the effective inductance from the air loop. Using a 1:5 turn ratio inductor, the inductance is increased by 25 times and easily supports all typical AM air loop antennas which generally vary between 10 and 20 $\mu$ H. ## 4.5. SW Receiver The Si4734/35 is the first fully integrated IC to support AM and FM, as well as short wave (SW) band reception from 2.3 to 26.1 MHz fully covering the 120 meter to 11 meter bands. The Si4734/35 offers extensive shortwave features such as continuous digital tuning with minimal discrete components and no factory adjustments. Other SW features include adjustable channel step sizes in 1 kHz increments, adjustable channel bandwidth settings, advanced seek algorithm, and soft mute. The Si4734/35 uses the FM antenna to capture short wave signals. These signals are then fed directly into the AMI pin in a wide band configuration. See "AN332: Si47xx Programming Guide" and "AN383: Si47xx Antenna and Schematic Guidelines" for more details. # 4.6. LW Receiver The Si4734/35 supports the long wave (LW) band from 153 to 279 kHz. The highly integrated Si4734/35 offers continuous digital tuning with minimal discrete components and no factory adjustments. The Si4734/35 also offers adjustable channel step sizes in 1 kHz increments, adjustable channel bandwidth settings, advanced seek algorithm, and soft mute. The Si4734/35 uses a separate ferrite bar antenna to capture long wave signals. # 4.7. Digital Audio Interface The digital audio interface operates in slave mode and supports a variety of MSB-first audio data formats including I2S and left-justified modes. The interface has three pins: digital data input (DIN), digital frame synchronization input (DFS), and a digital bit synchronization input clock (DCLK). The Si473x-D60 supports a number of industry-standard sampling rates including 32, 44.1, and 48 kHz. The digital audio interface enables low-power operation by eliminating the need for redundant DACs and ADCs on the audio baseband processor. #### 4.7.1. Audio Data Formats The digital audio interface operates in slave mode and supports three different audio data formats: - 12S - Left-Justified - DSP Mode In I2S mode, by default the MSB is captured on the second rising edge of DCLK following each DFS transition. The remaining bits of the word are sent in order, down to the LSB. The left channel is transferred first when the DFS is low, and the right channel is transferred when the DFS is high. In left-justified mode, by default the MSB is captured on the first rising edge of DCLK following each DFS transition. The remaining bits of the word are sent in order, down to the LSB. The left channel is transferred first when the DFS is high, and the right channel is transferred when the DFS is low. In DSP mode, the DFS becomes a pulse with a width of 1DCLK period. The left channel is transferred first, followed right away by the right channel. There are two options in transferring the digital audio data in DSP mode: the MSB of the left channel can be transferred on the first rising edge of DCLK following the DFS pulse or on the second rising edge. In all audio formats, depending on the word size, DCLK frequency, and sample rates, there may be unused DCLK cycles after the LSB of each word before the next DFS transition and MSB of the next word. In addition, if preferred, the user can configure the MSB to be captured on the falling edge of DCLK via properties. The number of audio bits can be configured for 8, 16, 20, or 24 bits. #### 4.7.2. Audio Sample Rates The device supports a number of industry-standard sampling rates including 32, 44.1, and 48 kHz. The digital audio interface enables low-power operation by eliminating the need for redundant DACs on the audio baseband processor. Figure 8. I2S Digital Audio Format Figure 9. Left-Justified Digital Audio Format Figure 10. DSP Digital Audio Format # 4.8. Stereo Audio Processing The output of the FM demodulator is a stereo multiplexed (MPX) signal. The MPX standard was developed in 1961, and is used worldwide. Today's MPX signal format consists of left + right (L+R) audio, left - right (L-R) audio, a 19 kHz pilot tone, and RDS/RBDS data as shown in Figure 11 below. Figure 11. MPX Signal Spectrum ## 4.8.1. Stereo Decoder The Si473x-D60's integrated stereo decoder automatically decodes the MPX signal using DSP techniques. The 0 to 15 kHz (L+R) signal is the mono output of the FM tuner. Stereo is generated from the (L+R), (L-R), and a 19 kHz pilot tone. The pilot tone is used as a reference to recover the (L-R) signal. Output left and right channels are obtained by adding and subtracting the (L+R) and (L-R) signals respectively. # 4.8.2. Stereo-Mono Blending Adaptive noise suppression is employed to gradually combine the stereo left and right audio channels to a mono (L+R) audio signal as the signal quality degrades to maintain optimum sound fidelity under varying reception conditions. Three metrics, received signal strength indicator (RSSI), signal-to-noise ratio (SNR), and multipath interference, are monitored simultaneously in forcing a blend from stereo to mono. The metric which reflects the minimum signal quality takes precedence and the signal is blended appropriately. All three metrics have programmable stereo/mono thresholds and attack/release rates. If a metric falls below its mono threshold, the signal is blended from stereo to full mono. If all metrics are above their respective stereo thresholds, then no action is taken to blend the signal. If a metric falls between its mono and stereo thresholds, then the signal is blended to the level proportional to the metric's value between its mono and stereo thresholds, with an associated attack and release rate. # 4.9. Received Signal Qualifiers The quality of a tuned signal can vary depending on many factors including environmental conditions, time of day, and position of the antenna. To adequately manage the audio output and avoid unpleasant audible effects to the end-user, the Si473x-D60 monitors and provides indicators of the signal quality, allowing the host processor to perform additional processing if required by the customer. The Si473x-D60 monitors signal quality metrics including RSSI, SNR, and multipath interference on FM signals. These metrics are used to optimize signal processing and are also reported to the host processor. The signal processing algorithms can either Silicon Labs' optimized use settings (recommended) or be customized modify performance. # 4.10. Volume Control The audio output may be muted. Volume is adjusted digitally by the RX\_VOLUME property. # 4.11. Stereo DAC High-fidelity stereo digital-to-analog converters (DACs) drive analog audio signals onto the LOUT and ROUT pins. The audio output may be muted. ## 4.12. Soft Mute The soft mute feature is available to attenuate the audio outputs and minimize audible noise in very weak signal conditions. The soft mute feature is triggered by the SNR metric. The SNR threshold for activating soft mute is programmable, as are soft mute attenuation levels and attack and release rates. # 4.13. FM Hi-Cut Control Hi-cut control is employed on audio outputs with degradation of the signal due to low SNR and/or multipath interference. Two metrics, SNR and multipath interference, are monitored concurrently in forcing hi-cut of the audio outputs. Programmable minimum and maximum thresholds are available for both metrics. The transition frequency for hi-cut is also programmable with up to seven hi-cut filter settings. A single set of attack and release rates for hi-cut are programmable for both metrics from a range of 2 ms to 64 s. The level of hi-cut applied can be monitored with the FM\_RSQ\_STATUS command. Hi-cut can be disabled by setting the hi-cut filter to audio bandwidth of 15 kHz.