Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # ANY-FREQUENCY PRECISION CLOCK MULTIPLIER/JITTER **A**TTENUATOR #### **Features** - to 945 MHz and select frequencies to 1.4 GHz from an input frequency of ■ 2 kHz to 710 MHz - Ultra-low jitter clock outputs with jitter generation as low as 0.3 ps rms (50 kHz-80 MHz) - Integrated loop filter with selectable loop bandwidth (60 Hz to 8.4 kHz) - Meets OC-192 GR-253-CORE jitter specifications - Dual clock inputs with manual or automatically controlled hitless switching (LVPECL, LVDS, CML, CMOS) - Generates any frequency from 2 kHz Dual clock outputs with selectable signal format - Support for ITU G.709 and custom FEC ratios (255/238, 255/237, 255/236) - LOL, LOS, FOS alarm outputs - Digitally-controlled output phase adjustment - I<sup>2</sup>C or SPI programmable - On-chip voltage regulator for $1.8 \pm 5\%$ , $2.5 \pm 10\%$ , or $3.3 \text{ V} \pm 10\%$ operation - Small size: 6 x 6 mm 36-lead QFN - Pb-free, ROHS compliant **Ordering Information:** See page 65. ### **Applications** - SONET/SDH OC-48/OC-192/STM- 16/STM-64 line cards - ITU G.709 and custom FEC line - GbE/10GbE, 1/2/4/8/10G Fibre Channel line cards - GbE/10GbE Synchronous Ethernet ■ - Optical modules - Wireless basestations - Data converter clocking - **xDSL** - PDH clock synthesis - Test and measurement - Broadcast video #### Pin Assignments NC VDD GND NC CKOUT1 <u>36</u> 36 35 34 33 32 31 30 29 28 RST 27 SDI 26 A2\_SS NC INT\_C1B 3 25 A1 24 A0 C2B 4 GND VDD 5 23 SDA\_SDO Pad 22 SCL XB 7 21 CS\_CA 20 INC GND 8 19 DEC NC 10 11 12 13 14 15 16 17 18 #### **Description** The Si5326 is a litter-attenuating precision clock multiplier for applications requiring sub 1 ps jitter performance. The Si5326 accepts two input clocks ranging from 2 kHz to 710 MHz and generates two output clocks ranging from 2 kHz to 945 MHz and select frequencies to 1.4 GHz. The two outputs are divided down separately from a common source. The Si5326 can also use its crystal oscillator as a clock source for frequency synthesis. The device provides virtually any frequency translation combination across this operating range. The Si5326 input clock frequency and clock multiplication ratio are programmable through an I<sup>2</sup>C or SPI interface. The Si5326 is based on Silicon Laboratories' 3rd-generation DSPLL® technology, which provides frequency synthesis and jitter attenuation in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The DSPLL loop bandwidth is digitally programmable, providing jitter performance optimization at the application level. Operating from a single 1.8, 2.5, or 3.3 V supply, the Si5326 is ideal for providing clock multiplication and jitter attenuation in high performance timing applications. ## **Functional Block Diagram** # TABLE OF CONTENTS | 1. Electrical Specifications | 4 | |------------------------------------|----| | 2. Typical Phase Noise Performance | | | 3. Typical Application Circuit | | | 4. Functional Description | | | 4.1. External Reference | | | 4.2. Further Documentation | 19 | | 5. Register Map | 20 | | 6. Register Descriptions | 22 | | 7. Pin Descriptions: Si5326 | | | 8. Ordering Guide | 65 | | 9. Package Outline: 36-Pin QFN | | | 10. Recommended PCB Layout | 67 | | 11. Si5326 Device Top Mark | | | Document Change List | | | Contact Information | | # 1. Electrical Specifications **Table 1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------|----------------|----------------|------|-----|------|------| | Ambient Temperature | T <sub>A</sub> | | -40 | 25 | 85 | С | | Supply Voltage during<br>Normal Operation | $V_{DD}$ | 3.3 V Nominal | 2.97 | 3.3 | 3.63 | V | | | | 2.5 V Nominal | 2.25 | 2.5 | 2.75 | V | | | | 1.8 V Nominal | 1.71 | 1.8 | 1.89 | V | **Note:** All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise stated. Figure 1. Differential Voltage Characteristics Figure 2. Rise/Fall Time Characteristics **Table 2. DC Characteristics** $(V_{DD}$ = 1.8 ± 5%, 2.5 ±10%, or 3.3 V ±10%, $T_A$ = -40 to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|--------------------|--------------------------------------------------------|---------------------------|-----|-----------------------|-----------------| | Supply Current <sup>1</sup> | I <sub>DD</sub> | LVPECL Format<br>622.08 MHz Out<br>Both CKOUTs Enabled | _ | 251 | 279 | mA | | | | LVPECL Format<br>622.08 MHz Out<br>1 CKOUT Enabled | _ | 217 | 243 | mA | | | | CMOS Format<br>19.44 MHz Out<br>Both CKOUTs Enabled | _ | 204 | 234 | mA | | | | CMOS Format<br>19.44 MHz Out<br>1 CKOUT Enabled | _ | 194 | 220 | mA | | | | Disable Mode | _ | 165 | _ | mA | | CKINn Input Pins <sup>2</sup> | | | | | • | | | Input Common Mode<br>Voltage (Input Thresh- | V <sub>ICM</sub> | 1.8 V ± 5% | 0.9 | _ | 1.4 | V | | old Voltage) | | 2.5 V ± 10% | 1 | _ | 1.7 | V | | | | 3.3 V ± 10% | 1.1 | _ | 1.95 | V | | Input Resistance | CKN <sub>RIN</sub> | Single-ended | 20 | 40 | 60 | kΩ | | Single-Ended Input<br>Voltage Swing | V <sub>ISE</sub> | f <sub>CKIN</sub> < 212.5 MHz<br>See Figure 1. | 0.2 | _ | _ | V <sub>PP</sub> | | (See Absolute Specs) | | f <sub>CKIN</sub> > 212.5 MHz<br>See Figure 1. | 0.25 | | _ | V <sub>PP</sub> | | Differential Input<br>Voltage Swing | V <sub>ID</sub> | f <sub>CKIN</sub> < 212.5 MHz<br>See Figure 1. | 0.2 | | _ | V <sub>PP</sub> | | (See Absolute Specs) | | fCKIN > 212.5 MHz<br>See Figure 1. | 0.25 | _ | _ | V <sub>PP</sub> | | Output Clocks (CKOU | Tn) <sup>3</sup> | | | | • | | | Common Mode | CKO <sub>VCM</sub> | LVPECL 100 Ω load line-<br>to-line | V <sub>DD</sub> –<br>1.42 | _ | V <sub>DD</sub> –1.25 | V | #### Notes: - 1. Current draw is independent of supply voltage - 2. No under- or overshoot is allowed. - LVPECL outputs require nominal V<sub>DD</sub> ≥ 2.5 V. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details. - 5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo = 622.08 MHz. # **Table 2. DC Characteristics (Continued)** $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V } \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|----------------------|-----------------------------------------------|--------------------------|-----------------------|-------|-----------------| | Differential Output<br>Swing | CKO <sub>VD</sub> | LVPECL 100 $\Omega$ load lineto-line | 1.1 | _ | 1.9 | V <sub>PP</sub> | | Single Ended Output<br>Swing | CKO <sub>VSE</sub> | LVPECL 100 $\Omega$ load lineto-line | 0.5 | _ | 0.93 | V <sub>PP</sub> | | Differential Output<br>Voltage | CKO <sub>VD</sub> | CML 100 $\Omega$ load line-to-line | 350 | 425 | 500 | $mV_PP$ | | Common Mode Output<br>Voltage | CKO <sub>VCM</sub> | CML 100 $\Omega$ load line-to-line | _ | V <sub>DD</sub> -0.36 | _ | V | | Differential Output<br>Voltage | CKO <sub>VD</sub> | LVDS 100 $\Omega$ load line-to-line | 500 | 700 | 900 | $mV_PP$ | | | | Low Swing LVDS 100 $\Omega$ load line-to-line | 350 | 425 | 500 | $mV_PP$ | | Common Mode Output<br>Voltage | CKO <sub>VCM</sub> | LVDS 100 $\Omega$ load line-to-line | 1.125 | 1.2 | 1.275 | V | | Differential Output<br>Resistance | CKO <sub>RD</sub> | CML, LVPECL, LVDS | _ | 200 | _ | Ω | | Output Voltage Low | CKO <sub>VOLLH</sub> | CMOS | _ | _ | 0.4 | V | | Output Voltage High | CKO <sub>VOHLH</sub> | V <sub>DD</sub> = 1.71 V<br>CMOS | 0.8 x<br>V <sub>DD</sub> | _ | _ | V | #### Notes: - 1. Current draw is independent of supply voltage - 2. No under- or overshoot is allowed. - 3. LVPECL outputs require nominal V<sub>DD</sub> ≥ 2.5 V. 4. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details. - 5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo = 622.08 MHz. **Table 2. DC Characteristics (Continued)** $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V } \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | <b>Test Condition</b> | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------|-------------------|-------------------------------------------|-----|------|-----|------| | Output Drive Current (CMOS driving into | CKO <sub>IO</sub> | ICMOS[1:0] =11<br>V <sub>DD</sub> = 1.8 V | _ | 7.5 | _ | mA | | CKO <sub>VOL</sub> for output low or CKO <sub>VOH</sub> for output high. CKOUT+ and | | ICMOS[1:0] =10<br>V <sub>DD</sub> = 1.8 V | _ | 5.5 | _ | mA | | CKOUT– shorted externally) | | ICMOS[1:0] =01<br>V <sub>DD</sub> = 1.8 V | _ | 3.5 | _ | mA | | | | ICMOS[1:0] =00<br>V <sub>DD</sub> = 1.8 V | _ | 1.75 | _ | mA | | | | ICMOS[1:0] =11<br>V <sub>DD</sub> = 3.3 V | _ | 32 | _ | mA | | | | ICMOS[1:0] =10<br>V <sub>DD</sub> = 3.3 V | _ | 24 | _ | mA | | | | ICMOS[1:0] =01<br>V <sub>DD</sub> = 3.3 V | _ | 16 | _ | mA | | | | ICMOS[1:0] =00<br>V <sub>DD</sub> = 3.3 V | _ | 8 | _ | mA | | 2-Level LVCMOS Inpu | t Pins | | | | | | | Input Voltage Low | V <sub>IL</sub> | V <sub>DD</sub> = 1.71 V | _ | _ | 0.5 | V | | | | $V_{DD}$ = 2.25 V | _ | _ | 0.7 | V | | | | V <sub>DD</sub> = 2.97 V | _ | _ | 0.8 | V | | Input Voltage High | V <sub>IH</sub> | V <sub>DD</sub> = 1.89 V | 1.4 | _ | _ | V | | | | V <sub>DD</sub> = 2.25 V | 1.8 | _ | _ | V | | | | V <sub>DD</sub> = 3.63 V | 2.5 | _ | _ | V | #### Notes: - 1. Current draw is independent of supply voltage - 2. No under- or overshoot is allowed. - LVPECL outputs require nominal V<sub>DD</sub> ≥ 2.5 V. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details. - 5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo = 622.08 MHz. ## **Table 2. DC Characteristics (Continued)** $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------|------------------|----------------------------------------|---------------------------|-----|------------------------|------| | 3-Level Input Pins <sup>4</sup> | | | | | | | | Input Voltage Low | V <sub>ILL</sub> | | _ | _ | 0.15 x V <sub>DD</sub> | V | | Input Voltage Mid | V <sub>IMM</sub> | | 0.45 x<br>V <sub>DD</sub> | _ | 0.55 x V <sub>DD</sub> | V | | Input Voltage High | V <sub>IHH</sub> | | 0.85 x<br>V <sub>DD</sub> | | _ | V | | Input Low Current | I <sub>ILL</sub> | See Note 4 | -20 | | _ | μΑ | | Input Mid Current | I <sub>IMM</sub> | See Note 4 | -2 | _ | +2 | μΑ | | Input High Current | Інн | See Note 4 | _ | | 20 | μΑ | | LVCMOS Output Pins | 1 | | <b>-</b> | | 1 | | | Output Voltage Low | V <sub>OL</sub> | IO = 2 mA<br>V <sub>DD</sub> = 1.71 V | _ | _ | 0.4 | V | | Output Voltage Low | | IO = 2 mA<br>V <sub>DD</sub> = 2.97 V | _ | | 0.4 | V | | Output Voltage High | V <sub>OH</sub> | IO = -2 mA<br>V <sub>DD</sub> = 1.71 V | V <sub>DD</sub> – 0.4 | | _ | V | | Output Voltage High | | IO = -2 mA<br>V <sub>DD</sub> = 2.97 V | V <sub>DD</sub> – 0.4 | _ | _ | V | | Disabled Leakage<br>Current | I <sub>OZ</sub> | RSTb = 0 | -100 | | 100 | μΑ | #### Notes: - 1. Current draw is independent of supply voltage - 2. No under- or overshoot is allowed. - LVPECL outputs require nominal V<sub>DD</sub> ≥ 2.5 V. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details. - 5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo = 622.08 MHz. Table 3. Microprocessor Control ( $V_{DD}$ = 1.8 ± 5%, 2.5 ±10%, or 3.3 V ±10%, $T_A$ = -40 to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|---------------------|---------------------------------------------------------|------------------------|-----|------------------------|------| | I <sup>2</sup> C Bus Lines (SDA, S | SCL) | | | | | | | Input Voltage Low | VIL <sub>I2C</sub> | | _ | _ | 0.25 x V <sub>DD</sub> | ٧ | | Input Voltage High | VIH <sub>I2C</sub> | | 0.7 x V <sub>DD</sub> | _ | V <sub>DD</sub> | ٧ | | Input Current | II <sub>I2C</sub> | VIN = 0.1 x V <sub>DD</sub><br>to 0.9 x V <sub>DD</sub> | -10 | _ | 10 | μΑ | | Hysteresis of Schmitt trigger inputs | VHYS <sub>I2C</sub> | V <sub>DD</sub> = 1.8V | 0.1 x V <sub>DD</sub> | _ | _ | V | | migger inpute | | V <sub>DD</sub> = 2.5 or 3.3 V | 0.05 x V <sub>DD</sub> | _ | _ | V | | Output Voltage Low | VOL <sub>I2C</sub> | V <sub>DD</sub> = 1.8 V<br>IO = 3 mA | _ | _ | 0.2 x V <sub>DD</sub> | V | | | | V <sub>DD</sub> = 2.5 or 3.3 V<br>IO = 3 mA | _ | _ | 0.4 | V | **Table 3. Microprocessor Control (Continued)** $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------|------------------|----------------|-----|-----|-----|------| | SPI Specifications | | | | | | | | Duty Cycle, SCLK | t <sub>DC</sub> | SCLK = 10 MHz | 40 | _ | 60 | % | | Cycle Time, SCLK | t <sub>c</sub> | | 100 | _ | _ | ns | | Rise Time, SCLK | t <sub>r</sub> | 20–80% | _ | _ | 25 | ns | | Fall Time, SCLK | t <sub>f</sub> | 20–80% | _ | _ | 25 | ns | | Low Time, SCLK | t <sub>lsc</sub> | 20–20% | 30 | _ | _ | ns | | High Time, SCLK | t <sub>hsc</sub> | 80–80% | 30 | _ | _ | ns | | Delay Time, SCLK Fall<br>to SDO Active | t <sub>d1</sub> | | _ | _ | 25 | ns | | Delay Time, SCLK Fall to SDO Transition | t <sub>d2</sub> | | _ | _ | 25 | ns | | Delay Time, SS Rise<br>to SDO Tri-state | t <sub>d3</sub> | | _ | _ | 25 | ns | | Setup Time, SS to<br>SCLK Fall | t <sub>su1</sub> | | 25 | _ | _ | ns | | Hold Time, SS to<br>SCLK Rise | t <sub>h1</sub> | | 20 | _ | _ | ns | | Setup Time, SDI to<br>SCLK Rise | t <sub>su2</sub> | | 25 | _ | _ | ns | | Hold Time, SDI to<br>SCLK Rise | t <sub>h2</sub> | | 20 | _ | _ | ns | | Delay Time between<br>Slave Selects | t <sub>cs</sub> | | 25 | _ | _ | ns | **Table 4. AC Specifications** $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, \text{ T}_{A} = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------|-------|-----|-------|----------------------------| | Single-Ended Referer | nce Clock Inp | ut Pin XA (XB with cap to G | iND) | • | | 1 | | Input Resistance | XA <sub>RIN</sub> | RATE[1:0] = LM, ML, MH,<br>or HM, ac coupled | _ | 12 | _ | kΩ | | Input Voltage Swing | XA <sub>VPP</sub> | RATE[1:0] = LM, ML, MH,<br>or HM, ac coupled | 0.5 | _ | 1.2 | V <sub>PP</sub> | | Differential Reference | Clock Input | Pins (XA/XB) | | | | | | Input Voltage Swing | XA/XB <sub>VPP</sub> | RATE[1:0] = LM, ML, MH,<br>or HM | 0.5 | _ | 1.2 | V <sub>PP</sub> ,<br>each. | | CKINn Input Pins | | | | | | • | | Input Frequency | CKN <sub>F</sub> | | 0.002 | _ | 710 | MHz | | Input Duty Cycle<br>(Minimum Pulse<br>Width) | CKN <sub>DC</sub> | Whichever is smaller (i.e., the 40% / 60% limitation applies only to high frequency clocks) | 40 | _ | 60 | % | | | | | 2 | _ | _ | ns | | Input Capacitance | CKN <sub>CIN</sub> | | _ | _ | 3 | pF | | Input Rise/Fall Time | CKN <sub>TRF</sub> | 20–80%<br>See Figure 2 | _ | _ | 11 | ns | | CKOUTn Output Pins | | | | | | | | (See ordering section f | or speed grade | e vs frequency limits) | | | I | 1 | | Output Frequency (Output not config- | CKO <sub>F</sub> | N1 ≥ 6 | 0.002 | _ | 945 | MHz | | ured for CMOS or<br>Disabled) | | N1 = 5 | 970 | _ | 1134 | MHz | | , | | N1 = 4 | 1.213 | _ | 1.4 | GHz | | Maximum Output<br>Frequency in CMOS<br>Format | CKO <sub>F</sub> | | _ | _ | 212.5 | MHz | | Output Rise/Fall<br>(20–80 %) @<br>622.08 MHz output | CKO <sub>TRF</sub> | Output not configured for CMOS or Disabled See Figure 2 | _ | 230 | 350 | ps | | Output Rise/Fall<br>(20–80%) @<br>212.5 MHz output | CKO <sub>TRF</sub> | CMOS Output<br>V <sub>DD</sub> = 1.71<br>C <sub>LOAD</sub> = 5 pF | _ | _ | 8 | ns | Table 4. AC Specifications (Continued) $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, \text{ T}_{A} = -40 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----------|-------------------| | Output Rise/Fall<br>(20–80%) @<br>212.5 MHz output | CKO <sub>TRF</sub> | CMOS Output $V_{DD} = 2.97$ $C_{LOAD} = 5 \text{ pF}$ | _ | _ | 2 | ns | | Output Duty Cycle<br>Uncertainty @<br>622.08 MHz | CKO <sub>DC</sub> | 100 Ω Load<br>Line-to-Line<br>Measured at 50% Point<br>(Not for CMOS) | ı | _ | +/-40 | ps | | LVCMOS Input Pins | | | | | | | | Minimum Reset Pulse<br>Width | t <sub>RSTMN</sub> | | 1 | | | μs | | Reset to Microprocessor Access Ready | t <sub>READY</sub> | | | | 10 | ms | | Input Capacitance | C <sub>in</sub> | | _ | _ | 3 | pF | | LVCMOS Output Pins | | | | | | | | Rise/Fall Times | t <sub>RF</sub> | C <sub>LOAD</sub> = 20pf<br>See Figure 2 | _ | 25 | _ | ns | | LOSn Trigger Window | LOS <sub>TRIG</sub> | From last CKINn ↑ to ↓ Internal detection of LOSn N3 ≠ 1 | _ | _ | 4.5 x N3 | T <sub>CKIN</sub> | | Time to Clear LOL after LOS Cleared | t <sub>CLRLOL</sub> | ↓LOS to ↓LOL<br>Fold = Fnew<br>Stable Xa/XB reference | _ | 10 | _ | ms | | Device Skew | | | | | | | | Output Clock Skew | t <sub>SKEW</sub> | ↑ of CKOUTn to ↑ of CKOUT_m, CKOUTn and CKOUT_m at same frequency and signal format PHASEOFFSET = 0 CKOUT_ALWAYS_ON = 1 SQ_ICAL = 1 | _ | _ | 100 | ps | | Phase Change due to<br>Temperature Variation | t <sub>TEMP</sub> | Max phase changes from<br>-40 to +85 °C | _ | 300 | 500 | ps | Table 4. AC Specifications (Continued) $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | |--------------------------------------------|---------------------|------------------------------------------------|---------|------|-----------------|----------|--|--| | PLL Performance | | | 1 | | 1 | | | | | (fin=fout = 622.08 MHz; BW=120 Hz; LVPECL) | | | | | | | | | | Lock Time | t <sub>LOCKMP</sub> | Start of ICAL to ↓ of LOL | _ | 35 | 1200 | ms | | | | Output Clock Phase<br>Change | t <sub>P_STEP</sub> | After clock switch f3 ≥ 128 kHz | _ | 200 | _ | ps | | | | Closed Loop Jitter<br>Peaking | J <sub>PK</sub> | | _ | 0.05 | 0.1 | dB | | | | Jitter Tolerance | J <sub>TOL</sub> | Jitter Frequency ≥ Loop<br>Bandwidth | 5000/BW | _ | _ | ns pk-pk | | | | Phase Noise<br>fout = 622.08 MHz | | 1 kHz Offset | _ | -106 | -87 | dBc/Hz | | | | 10dt - 022.00 Wii 12 | CKO | 10 kHz Offset | _ | -121 | -100 | dBc/Hz | | | | | CKO <sub>PN</sub> | 100 kHz Offset | _ | -132 | -104 | dBc/Hz | | | | | | 1 MHz Offset | _ | -132 | -119 | dBc/Hz | | | | Subharmonic Noise | SP <sub>SUBH</sub> | Phase Noise @ 100 kHz<br>Offset | _ | -88 | <del>-</del> 76 | dBc | | | | Spurious Noise | SP <sub>SPUR</sub> | Max spur @ n x F3<br>(n ≥ 1, n x F3 < 100 MHz) | _ | -93 | <del>-7</del> 0 | dBc | | | **Table 5. Jitter Generation** | Parameter | Symbol | Test Condition | on <sup>*</sup> | Min | Тур | Max | GR-253- | Unit | |----------------------|--------|-----------------------|--------------------------|-----|-----|------|---------------|-------------------| | | | Measurement<br>Filter | DSPLL<br>BW <sup>2</sup> | | | | Specification | | | Jitter Gen<br>OC-192 | JGEN | 0.02-80 MHz | 120 Hz | | 4.2 | 6.2 | 30 | ps <sub>PP</sub> | | | | | | | .27 | .42 | N/A | ps <sub>rms</sub> | | | | 4–80 MHz | 120 Hz | | 3.7 | 6.4 | 10 | ps <sub>PP</sub> | | | | | | | .14 | 0.31 | N/A | ps <sub>rms</sub> | | | | 0.05–80 MHz | 120 Hz | | 4.4 | 6.9 | 10 | ps <sub>PP</sub> | | | | | | _ | .26 | 0.41 | 1.0 | ps <sub>rms</sub> | | Jitter Gen<br>OC-48 | JGEN | 0.12–20 MHz | 120 Hz | | 3.5 | 5.4 | 40.2 | ps <sub>PP</sub> | | | | | | | .27 | 0.41 | 4.02 | ps <sub>rms</sub> | \*Note: Test conditions: 1. fIN = fOUT = 622.08 MHz 2. Clock input: LVPECL 3. Clock output: LVPECL 4. PLL bandwidth: 120 Hz 5. 114.285 MHz 3rd OT crystal used as XA/XB input 6. $V_{DD} = 2.5 V$ 7. $T_A = 85 \,^{\circ}C$ ### **Table 6. Thermal Characteristics** $(V_{DD}$ = 1.8 ±5%, 2.5 ±10%, or 3.3 V ±10%, $T_A$ = -40 to 85 °C) | Parameter | Symbol | Test Condition | Value | Unit | |----------------------------------------|-------------------|----------------|-------|------| | Thermal Resistance Junction to Ambient | $\theta_{\sf JA}$ | Still Air | 32 | C°/W | | Thermal Resistance Junction to Case | $\theta_{\sf JC}$ | Still Air | 14 | C°/W | **Table 7. Absolute Limits** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|--------------------|----------------|-------------|--------|----------------------|------| | DC Supply Voltage | V <sub>DD</sub> | | -0.5 | _ | 3.8 | V | | LVCMOS Input Voltage | $V_{DIG}$ | | -0.3 | | V <sub>DD</sub> +0.3 | V | | CKINn Voltage Level Limits | CKN <sub>VIN</sub> | | 0 | _ | V <sub>DD</sub> | V | | XA/XB Voltage Level Limits | XA <sub>VIN</sub> | | 0 | _ | 1.2 | V | | Operating Junction Temperature | T <sub>JCT</sub> | | <b>-</b> 55 | _ | 150 | °C | | Storage Temperature Range | T <sub>STG</sub> | | <b>-</b> 55 | _ | 150 | °C | | ESD HBM Tolerance<br>(100 pF, 1.5 kΩ); All pins except<br>CKIN+/CKIN– | | | 2 | _ | _ | kV | | ESD MM Tolerance; All pins except CKIN+/CKIN– | | | 150 | _ | _ | V | | ESD HBM Tolerance<br>(100 pF, 1.5 kΩ); CKIN+/CKIN- | | | 750 | _ | _ | V | | ESD MM Tolerance;<br>CKIN+/CKIN- | | | 100 | _ | _ | V | | Latch-up Tolerance | | | | JESD78 | Compliant | | 16 # 2. Typical Phase Noise Performance Figure 3. Typical Phase Noise Plot | Jitter Band | Jitter, RMS | |---------------------------------|-------------| | SONET_OC48, 12 kHz to 20 MHz | 249 fs | | SONET_OC192_A, 20 kHz to 80 MHz | 274 fs | | SONET_OC192_B, 4 MHz to 80 MHz | 166 fs | | SONET_OC192_C, 50 kHz to 80 MHz | 267 fs | | Brick Wall_800 Hz to 80 MHz | 274 fs | \*Note: Jitter integration bands include low-pass (–20 dB/Dec) and hi-pass (–60 dB/Dec) roll-offs per Telecordia GR-253-CORE. # 3. Typical Application Circuit Figure 4. Si5326 Typical Application Circuit (I<sup>2</sup>C Control Mode) Note: For an example schematic and layout, refer to the Si5325/26-EVB User's Guide. Figure 5. Si5326 Typical Application Circuit (SPI Control Mode) Note: For an example schematic and layout, refer to the Si5325/26-EVB User's Guide. ### 4. Functional Description Figure 6. Functional Block Diagram The Si5326 is a jitter-attenuating precision clock multiplier for applications requiring sub 1 ps jitter performance. The Si5326 accepts two input clocks ranging from 2 kHz to 710 MHz and generates two output clocks ranging from 2 kHz to 945 MHz and select frequencies to 1.4 GHz. The Si5326 can also use its crystal oscillator as a clock source for frequency synthesis. The device provides virtually any frequency translation combination across this operating range. Independent dividers are available for each input clock and output clock, so the Si5326 can accept input clocks at different frequencies and it can generate output clocks at different frequencies. The Si5326 input clock frequency and clock multiplication programmable through an I<sup>2</sup>C or SPI interface. Silicon Laboratories offers a PC-based software utility, DSPLLsim, that can be used to determine the optimum PLL divider settings for a given input frequency/clock multiplication ratio combination that minimizes phase noise and power consumption. This utility can be downloaded from http://www.silabs.com/timing. The Si5326 is based on Silicon Laboratories' 3rd-generation DSPLL® technology, which provides any frequency synthesis and jitter attenuation in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The Si5326 PLL loop bandwidth is digitally programmable and supports a range from 60 Hz to 8.4 kHz. The DSPLLsim software utility can be used to calculate valid loop bandwidth settings for a given input clock frequency/clock multiplication ratio. The Si5326 supports hitless switching between the two synchronous input clocks in compliance with GR-253-CORE that greatly minimizes the propagation of phase transients to the clock outputs during an input clock transition (maximum 200 ps phase change). Manual and automatic revertive and non-revertive input clock switching options are available. The Si5326 monitors both input clocks for loss-of-signal (LOS) and provides a LOS alarm (INT C1B and C2B) when it detects missing pulses on either input clock. The device monitors the lock status of the PLL. The lock detect algorithm works by continuously monitoring the phase of the input clock in relation to the phase of the feedback clock. The Si5326 also monitors frequency offset alarms (FOS), which indicate if an input clock is within a specified frequency band relative to the frequency of a reference clock. Both Stratum 3/3E and SONET Minimum Clock (SMC) FOS thresholds are supported. The Si5326 provides a digital hold capability that allows the device to continue generation of a stable output clock when the selected input reference is lost. During digital hold, the DSPLL generates an output frequency based on a historical average frequency that existed for a fixed amount of time before the error event occurred, eliminating the effects of phase and frequency transients that may occur immediately preceding digital hold. The Si5326 has two differential clock outputs. The electrical format of each clock output is independently programmable to support LVPECL, LVDS, CML, or CMOS loads. If not required, the second clock output can be powered down to minimize power consumption. The phase difference between the selected input clock and the output clocks is adjustable in 200 ps increments for system skew control using the *CLAT*[7:0] register. Fine phase adjustment is available and is set using the FLAT register bits. The nominal range and resolution of the FLAT[14:0] skew adjustment word are: $\pm 110$ ps and 3 ps, respectively. In addition, the phase of one output clock may be adjusted in relation to the phase of the other output clock. The resolution varies from 800 ps to 2.2 ns depending on the PLL divider settings. See Table 8 for instructions on ensuring output-to-output alignment. The input to output skew is not specified. The DSPLLsim software utility determines the phase offset resolution for a given input clock/clock multiplication ratio combination. For system-level debugging, a bypass mode is available which drives the output clock directly from the input clock, bypassing the internal DSPLL. The device is powered by a single 1.8, 2.5, or 3.3 V supply. #### 4.1. External Reference An external, high quality clock or a low-cost 114.285 MHz 3rd overtone crystal is used as part of a fixed-frequency oscillator within the DSPLL. This external reference is required for the device to perform jitter attenuation. Silicon Laboratories recommends using a high quality crystal. Specific recommendations may be found in the Family Reference Manual. In digital hold, the DSPLL remains locked and tracks the external reference. Note that crystals can have temperature sensitivities. #### 4.2. Further Documentation Consult the Silicon Laboratories Si53xx Any Frequency Precision Clock Family Reference Manual (FRM) for detailed information about the Si5326 functions. Additional design support is available from Silicon Laboratories through your distributor. Silicon Laboratories has developed a PC-based software utility called DSPLLsim to simplify device configuration, including frequency planning and loop bandwidth selection. The FRM and this utility can be downloaded from http://www.silabs.com/timing. Table 8. CKOUT\_ALWAYS\_ON and SQ\_ICAL Truth Table | CKOUT_ALWAYS_ON | SQ_ICAL | Results | |-----------------|---------|-------------------------------------------------------------------------------------------------------| | 0 | 0 | CKOUT OFF until after the first ICAL | | 0 | 1 | CKOUT OFF until after the first successful ICAL (i.e., when LOL is low) | | 1 | 0 | CKOUT always ON, including during an ICAL | | 1 | 1 | CKOUT always ON, including during an ICAL.<br>Use these settings to preserve output-to-output<br>skew | # 5. Register Map All register bits that are not defined in this map should always be written with the specified Reset Values. The writing to these bits of values other than the specified Reset Values may result in undefined device behavior. Registers not listed, such as Register 64, should never be written to. | 0 | | FREE_RUN | | | | | | D0 | |------|----------------|-----------|-------------------------|------------|---------------------|---------------------|-------------------|-----------| | -1 | | TREE_RON | CKOUT_<br>ALWAYS_<br>ON | | | | BYPASS_<br>REG | | | ' | | | | | CK_PRI | OR2[1:0] | CK_PR | IOR[1:0] | | 2 | | BWSEL_ | REG[3:0] | 1 | | | | | | 3 | CKSEL_F | REG[1:0] | DHOLD | SQ_ICAL | | | | | | 4 | AUTOSEL. | _REG[1:0] | | | | HST_DEL[4:0] | | | | 5 | ICMO | S[1:0] | | | | | | | | 6 | | SLEEP | SF | OUT2_REG[2 | 2:0] | SF | OUT1_REG[2 | ::0] | | 7 | | | | | | F | OSREFSEL[2: | 0] | | 8 | HLOG_ | _2[1:0] | HLOG | _1[1:0] | | | | | | 9 | | I | HIST_AVG[4:0] | ] | | | | | | 10 | | | | | DSBL2_<br>REG | DSBL1_<br>REG | | | | 11 | | | | | | | PD_CK2 | PD_CK1 | | 16 | · | | | CLA | T[7:0] | | | | | 17 F | FLAT_VALID | | | | FLAT[14:8] | | | | | 18 | | | | FLA | T[7:0] | | | | | 19 | FOS_EN | FOS_T | HR[1:0] | VALTI | ME[1:0] LOCK[T2:0] | | | | | 20 | | | | | CK2_<br>BAD_<br>PIN | CK1_<br>BAD_<br>PIN | LOL_PIN | INT_PIN | | 21 | INCDEC_<br>PIN | | | | | | CK1_ACT-<br>V_PIN | CKSEL_PIN | | 22 | | | | | CK_ACTV_<br>POL | CK_BAD_<br>POL | LOL_POL | INT_POL | | 23 | | | | | | LOS2_MSK | LOS1_MSK | LOSX_MSK | | 24 | | | | | | FOS2_MSK | FOS1_MSK | LOL_MSK | | 25 | N1_HS[2:0] | | | | | | | | | 31 | | | | | | NC1_LS | S[19:16] | | | 32 | | | | NC1_L | _S[15:8] | | | | | Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |----------|-------------------|-----------------------|------------------|------------------|--------------|-----------------|-------------------|-------------------|--| | 33 | | | | NC1_l | _S[7:0] | I | I | 1 | | | 34 | NC2_LS[19:16] | | | | | | | | | | 35 | | NC2_LS[15:8] | | | | | | | | | 36 | | NC2_LS[7:0] | | | | | | | | | 40 | | N2_HS[2:0] | | | | N2_LS | [19:16] | | | | 41 | | | | N2_L | S[15:8] | | | | | | 42 | | | | N2_L | S[7:0] | | | | | | 43 | | | | | | | N31[18:16] | | | | 44 | | | | N31[ | 15:8] | 1 | | | | | 45 | | | | N31 | [7:0] | | | | | | 46 | | | | | | | N32[18:16] | | | | 47 | | | | N32[ | 15:8] | | | | | | 48 | | | | N32 | [7:0] | | | | | | 55 | | | C | LKIN2RATE[2: | 0] | CLKIN1RATE[2:0] | | | | | 128 | | | | | | | CK2_ACT-<br>V_REG | CK1_ACT-<br>V_REG | | | 129 | | | | | | LOS2_INT | LOS1_INT | LOSX_INT | | | 130 | CLATPROG-<br>RESS | DIGHOLD-<br>VALID | | | | FOS2_INT | FOS1_INT | LOL_INT | | | 131 | | | | | | LOS2_FLG | LOS1_FLG | LOSX_FLG | | | 132 | | | | | FOS2_FLG | FOS1_FLG | LOL_FLG | | | | 134 | | | | PARTNUM | 1_RO[11:4] | I | I | 1 | | | 135 | | PARTNUN | /_RO[3:0] | | | REVID_ | RO[3:0] | | | | 136 | RST_REG | ICAL | | | | | GRADE. | _RO[1:0] | | | 138 | | | | | | | LOS2_EN<br>[1:1] | LOS1_EN<br>[1:1] | | | 139 | | | LOS2_EN<br>[0:0] | LOS1_EN<br>[0:0] | | | FOS2_EN | FOS1_EN | | | 142 | | INDEPENDENTSKEW1[7:0] | | | | | | | | | 143 | | | | INDEPENDEN | NTSKEW2[7:0] | | | | | # 6. Register Descriptions # Register 0. | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|----|--------------|-------------------------|----|----|----|----------------|----| | Name | | FREE_<br>RUN | CKOUT_<br>ALWAYS_<br>ON | | | | BYPASS_<br>REG | | | Туре | R | R/W | R/W | R | R | R | R/W | R | Reset value = 0001 0100 | Bit | Name | Function | |-----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved | Reserved. | | 6 | FREE_RUN | Free Run. Internal to the device, route XA/XB to CKIN2. This allows the device to lock to its XA-XB reference. 0: Disable 1: Enable | | 5 | CKOUT_<br>ALWAYS_ON | CKOUT Always On. This will bypass the SQ_ICAL function. Output will be available even if SQ_ICAL is on and ICAL is not complete or successful. See Table 8 on page 19. 0: Squelch output until part is calibrated (ICAL). 1: Provide an output. Note: The frequency may be significantly off and variable until the part is calibrated. | | 4:2 | Reserved | Reserved. | | 1 | BYPASS_<br>REG | Bypass Register. This bit enables or disables the PLL bypass mode. Use only when the device is in digital hold or before the first ICAL. 0: Normal operation 1: Bypass mode. Selected input clock is connected to CKOUT buffers, bypassing the PLL. Bypass mode does not support CMOS clock outputs. | | 0 | Reserved | Reserved. | # Register 1. | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|----|------|-------|----|---------|-----------|-----------------|----| | Name | | Rese | erved | | CK_PRIC | DR2 [1:0] | CK_PRIOR1 [1:0] | | | Туре | | F | ₹ | | R/ | W | R/ | /W | Reset value = 1110 0100 | Bit | Name | Function | |-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Reserved | Reserved. | | 3:2 | CK_PRIOR2<br>[1:0] | CK_PRIOR 2. Selects which of the input clocks will be 2nd priority in the autoselection state machine. 00: CKIN1 is 2nd priority. 01: CKIN2 is 2nd priority. 10: Reserved 11: Reserved | | 1:0 | CK_PRIOR1<br>[1:0] | CK_PRIOR 1. Selects which of the input clocks will be 1st priority in the autoselection state machine. 00: CKIN1 is 1st priority. 01: CKIN2 is 1st priority. 10: Reserved 11: Reserved | # Register 2. | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |------|----|---------|-----------|----|----------|----|----|----|--| | Name | | BWSEL_I | REG [3:0] | | Reserved | | | | | | Туре | | R/ | W | | | F | ₹ | | | Reset value = 0100 0010 | Bit | Name | Function | |-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | <b>—</b> | BWSEL_REG. | | | [3:0] | Selects nominal f3dB bandwidth for PLL. See DSPLL <i>sim</i> for settings. After BWSEL_REG is written with a new value, an ICAL is required for the change to take effect. | | 3:0 | Reserved | Reserved. | # Register 3. | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----------------|----|-------|---------|----------|----|----|----| | Name | CKSEL_REG [1:0] | | DHOLD | SQ_ICAL | Reserved | | | | | Туре | R/W | | R/W | R/W | R | | | | Reset value = 0000 0101 | Bit | Name | Function | |-----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | CKSEL_REG<br>[1:0] | CKSEL_REG. If the device is operating in register-based manual clock selection mode (AUTOSEL_REG = 00), and CKSEL_PIN = 0, then these bits select which input clock will be the active input clock. If CKSEL_PIN = 1 and AUTOSEL_REG = 00, the CS_CA input pin continues to control clock selection and CKSEL_REG is of no consequence. 00: CKIN_1 selected. 01: CKIN_2 selected. 10: Reserved | | 5 | DHOLD | <ul> <li>DHOLD.</li> <li>Forces the part into digital hold. This bit overrides all other manual and automatic clock selection controls.</li> <li>0: Normal operation.</li> <li>1: Force digital hold mode. Overrides all other settings and ignores the quality of all of the input clocks.</li> </ul> | | 4 | SQ_ICAL | SQ_ICAL. This bit determines if the output clocks will remain enabled or be squelched (disabled) during an internal calibration. See Table 8 on page 19. 0: Output clocks enabled during ICAL. 1: Output clocks disabled during ICAL. | | 3:0 | Reserved | Reserved. | # Register 4. | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |------|-------------------|----|----------|----------------|----|----|----|----|--| | Name | AUTOSEL_REG [1:0] | | Reserved | HIST_DEL [4:0] | | | | | | | Туре | R/W | | R | R/W | | | | | | Reset value = 0001 0010 | Bit | Name | Function | |-----|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | AUTOSEL_<br>REG [1:0] | AUTOSEL_REG [1:0]. Selects method of input clock selection to be used. 00: Manual (either register or pin controlled, see CKSEL_PIN) 01: Automatic Non-Revertive 10: Automatic Revertive 11: Reserved See the Si53xx Family Reference Manual for a detailed description. | | 5 | Reserved | Reserved. | | 4:0 | HIST_DEL<br>[4:0] | HIST_DEL [4:0]. Selects amount of delay to be used in generating the history information used for Digital Hold. See the Si53xx Family Reference Manual for a detailed description. | ## Register 5. | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |------|-------------|----|----------|----|----|----|----|----|--| | Name | ICMOS [1:0] | | Reserved | | | | | | | | Туре | R/W | | R | | | | | | | Reset value = 1110 1101 | Bit | Name | Function | |-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | ICMOS [1:0] | ICMOS [1:0]. | | | | When the output buffer is set to CMOS mode, these bits determine the output buffer drive strength. The first number below refers to 3.3 V operation; the second to 1.8 V operation. These values assume CKOUT+ is tied to CKOUT 00: 8mA/2mA 01: 16mA/4mA 10: 24mA/6mA 11: 32mA/8mA | | 5:0 | Reserved | Reserved. |