# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## Si838x Data Sheet

## Bipolar Digital Field Inputs for PLCs and Industrial I/O Modules

The Si838x provides eight channels for 24 V digital field interface to either sinking or sourcing inputs with integrated safety rated isolation. In combination with a few external components, this provides compliance to IEC 61131-2 switch types 1, 2, or 3. The input interface is based on Silicon Labs' ground-breaking CMOS based LED emulator technology which enables the bipolar capability (sinking or sourcing inputs) with no VDD required on the field side. The output interface to the controller allows for low power operation with 2.25 V operation capability. These products utilize Silicon Laboratories' proprietary silicon isolation technology, supporting up to 2.5 kV<sub>RMS</sub> withstand voltage. This technology enables high CMTI (50 kV/ $\mu$ s), lower prop delays and skew, reduced variation with temperature and age, and tighter part-to-part matching.

Product options include parallel or serialized outputs. Cascading capability for a total of 128 channels (16x Si838x) is possible with serial output option. The Si838x offers longer service life and dramatically higher reliability compared to opto-coupled input solutions.

## **Applications:**

- · Programmable logic controllers
- Industrial data acquisition
- · Distributed control systems
- CNC machines
- · I/O modules
- · Motion control systems

## Safety Regulatory Approvals:

- UL 1577 recognized
  - Up to 2500 V<sub>RMS</sub> for one minute
- CSA component notice 5A approval
  - IEC 60950-1
- VDE certification conformity
  - VDE 0884-10
- · CQC certification approval
  - GB4943.1

#### KEY FEATURES

- Bipolar digital interface with 24 V sinking or sourcing inputs
- Eight total inputs in one package
- · High data rates of up to 2 Mbps
- Safety rated integrated isolation of 2.5 kVrms
- Low input current of 1 mA typ
- No VDD required on field side
- Status LEDs on parallel outputs
- · High electromagnetic immunity
- Programmable debounce times of up to 100 ms
- Transient immunity of 50 kV/µs
- Flow-through output configuration with eight outputs
- Option for SPI interface serialized outputs with daisy-chain capability
- Wide 2.25 to 5.5 V VDD operation
- Wide operating temperature range
   -40 to +125 °C
- Compliant to IEC 61131-2
   Type 1, 2, 3
- RoHS-compliant packages
- QSOP-20

## 1. Ordering Guide

| Ordering<br>Part Number | Serial or Parallel<br>Output | Number of High-<br>Speed Channels | annels Filter Delay |         | Isolation Rating |
|-------------------------|------------------------------|-----------------------------------|---------------------|---------|------------------|
| Si8380P-IU              | Р                            | 0                                 | 0 ms                | 20-QSOP | 2.5 kVrms        |
| Si8382P-IU              | Р                            | 2                                 | 0 ms                | 20-QSOP | 2.5 kVrms        |
| Si8384P-IU              | Р                            | 4                                 | 0 ms                | 20-QSOP | 2.5 kVrms        |
| Si8388P-IU              | Р                            | 8                                 | 0 ms                | 20-QSOP | 2.5 kVrms        |
| Si8380S-IU              | S                            | 0                                 | 0 ms                | 20-QSOP | 2.5 kVrms        |
| Si8380PF-IU             | Р                            | 0                                 | 10 ms               | 20-QSOP | 2.5 kVrms        |
| Si8382PF-IU             | Р                            | 2                                 | 10 ms               | 20-QSOP | 2.5 kVrms        |
| Si8384PF-IU             | Р                            | 4                                 | 10 ms               | 20-QSOP | 2.5 kVrms        |
| Si8380PM-IU             | Р                            | 0                                 | 30 ms               | 20-QSOP | 2.5 kVrms        |
| Si8382PM-IU             | Р                            | 2                                 | 30 ms               | 20-QSOP | 2.5 kVrms        |
| Si8384PM-IU             | Р                            | 4                                 | 30 ms               | 20-QSOP | 2.5 kVrms        |
| Si8380PS-IU             | Р                            | 0                                 | 100 ms              | 20-QSOP | 2.5 kVrms        |
| Si8382PS-IU             | Р                            | 2                                 | 100 ms              | 20-QSOP | 2.5 kVrms        |
| Si8384PS-IU             | Р                            | 4                                 | 100 ms              | 20-QSOP | 2.5 kVrms        |

## Table 1.1. Si838x Ordering Guide

## 2. Functional Description

### 2.1 Theory of Operation

The operation of a Si838x channel is analogous to that of a bipolar opto-coupler, except an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. A simplified block diagram for a single Si838x channel is shown in the figure below.

This product enables 24 V bipolar digital inputs to be connected to its input through a resistor network which acts as a voltage divider. The inputs can be sourcing or sinking type. To enable this functionality, there is a zero drop bridge and an LED emulator at the front end that drives an OOK (On-Off Key) modulator/demodulator across the capacitive isolation barrier.

On the output side, the debounce block controls the amount of debounce desired. There are four debounce delay time options available: no delay, or delays of 10, 30, or 100 ms. In addition, the user can use the SPI control to program user-specific debounce modes as explained in Section 2.3.2 Debounce Filtering Modes. The user-specific debounce programming is only available on the product option with SPI interface.





#### 2.2 Serial Peripheral Interface

The Si8380S includes a Serial Peripheral Interface (SPI) that provides control and monitoring capability of the isolated channels using a commonly available microcontroller protocol. The direct-mapped registers allow an external master SPI controller to monitor the status of the eight PLC channels, as well as to control the delay and filtering modes for the debounce of each channel. Additionally, support is provided to easily daisy-chain up to sixteen PLC devices. Each of these daisy-chained devices may be uniquely addressed by one master SPI controller.

#### 2.2.1 SPI Register Map

The addressable SPI registers include one eight-bit register to reflect the status of each of the eight channels, which is read-only. Also, four additional registers provide two bits to specify the debounce delay, and two bits to specify the debounce filtering mode for each of the eight channels. These user accessible SPI registers are illustrated in the following table.

| Table 2.1. | Si838x SPI Register Map |
|------------|-------------------------|
|------------|-------------------------|

| Name        | Address | Access | Description                                                                                                                            |
|-------------|---------|--------|----------------------------------------------------------------------------------------------------------------------------------------|
| CHAN_STATUS | 0x0     | R      | Current value of each of the eight PLC channels {PLC[7:0]}                                                                             |
| DBNC_MODE0  | 0x1     | R/W    | Mode control bits for the first four channel debounce filters organized as:<br>{md_ch3[1:0],md_ch2[1:0],md_ch1[1:0],md_ch0[1:0]}       |
| DBNC_MODE1  | 0x2     | R/W    | Mode control bits for the second four channel debounce filters organized as:<br>{md_ch7[1:0],md_ch6[1:0],md_ch5[1:0],md_ch4[1:0]}      |
| DBNC_DLY0   | 0x3     | R/W    | Delay control bits for the first four channel debounce filters organized as:<br>{dly_ch3[1:0],dly_ch2[1:0],dly_ch1[1:0],dly_ch0[1:0]}  |
| DBNC_DLY1   | 0x4     | R/W    | Delay control bits for the second four channel debounce filters organized as:<br>{dly_ch7[1:0],dly_ch6[1:0],dly_ch5[1:0],dly_ch4[1:0]} |

#### 2.2.2 SPI Communication Transactions

SPI communication is performed using a four wire control interface. The four Si838x device pins utilized for SPI include:

- · SCLK (input) the SPI clock
- · NSS (input) active low device select
- · MOSI (input) master-out-slave-in
- · MISO (output) master-in-slave-out

Additionally, a fifth wire SDI\_THRU (output) is provided as an Si838x device pin to facilitate daisy chaining.

An Si838x SPI communication packet is composed of three serial bytes. In this sequence, byte0 is the control byte, and specifies the operation to be performed as well as the device to be selected in a daisy chain organization. The CID[3:0] field should be set to all zeros by the SPI master in non-daisy-chained operation. Next, byte1 specifies the address of the internal Si838x SPI register to be accessed. The final byte in the packet consists of either the data to be written to the addressed Si838x SPI register (using MOSI), or the data read from the addressed Si838x SPI register (using MISO). Details of the SPI communication packet are presented in the following figure for an Si838x SPI write transaction.

| NSS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |      |        |                          | [      |        |        |             |                                                                                                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|--------|--------------------------|--------|--------|--------|-------------|-----------------------------------------------------------------------------------------------------|
| SCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       | ЛЛ   | ЛЛ     | ЛЛ                       |        |        | UU     | UUU         |                                                                                                     |
| MOSI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 7777) | ( (  | Contro | ol[7:0]                  | X      | ////X  | Ac     | ddress[7:0] | ///// Data[7:0] ////_)                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |      | Contro | ol Byte                  |        |        |        | BRCT        | 1 - broadcast (write)                                                                               |
| 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6     | 5    | 4      | 3                        | 2      | 1      | 0      |             | 0 - only addressed part (write)                                                                     |
| BRCT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/Wb  | 0    | 0      | CID[0]                   | CID[1] | CID[2] | CID[3] |             |                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |      | Addres | s Byte                   |        | •      |        | R/Wb        | 1 - read<br>0 - write                                                                               |
| SCLK       Control[7:0]       ////       Address[7:0]       ////       Data[7:0]       ////         MOSI       ////       Control[7:0]       ////       Address[7:0]       ////       Data[7:0]       ////         MOSI       ////       Control[7:0]       ////       Address[7:0]       ////       Data[7:0]       ////         7       6       5       4       3       2       1       0       0       o - only addressed part (write) Ignored on reads       0 - only addressed part (write) Ignored on reads         8RCT       R/Wb       0       0       CID[0] CID[1] CID[2] CID[2]       CID[3]       R/Wb       1 - read 0 - write         7       6       5       4       3       2       1       0       CTL[5:4]       Reserved (set to 0,0)         A[7]       A[6]       A[5]       A[4]       A[3]       A[2]       A[1]       A[0]       Daisy-chained part ID (0) is closest MOSI. Accomplished by decremention |       |      |        | Personal (set to $0.0$ ) |        |        |        |             |                                                                                                     |
| A[7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | A[6]  | A[5] | A[4]   | A[3]                     | A[2]   | A[1]   | A[0]   |             |                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | •     |      | Data   | Byte                     |        | •      |        | CID[3:0]    | Daisy-chained part ID (0) is closest to the master<br>MOSI. Accomplished by decrementing the CID as |
| 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6     | 5    | 4      | 3                        | 2      | 1      | 0      |             | it passes through to the next Si838x device in the                                                  |
| D[7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | D[6]  | D[5] | D[4]   | D[3]                     | D[2]   | D[1]   | D[0]   | ]           |                                                                                                     |

Figure 2.2. SPI Communication Packet Structure, Write Operation and Control Byte Structure

The SPI master will provide the timing of the signals and framing of the communication packets for all Si838x SPI inputs: NSS, SCLK, and MOSI. Data is communicated from the SPI master to the Si838x using the MOSI signal. The NSS and SCLK signals provide the necessary control and timing reference allowing the Si838x to discern valid data on the MOSI signal. Data is returned to the SPI master by the Si838x utilizing the MISO signal only during the final byte of a three byte SPI read communication packet. At all other times, the MISO signal is tri-stated by the Si838x. Each of the eight bits for these three packets is captured by the Si838x on eight adjacent rising edges of SCLK. Each frame of eight bits is composed within bounding periods where the device select, NSS, is deasserted. Upon the reception of the eight bits within a byte transaction, the deassertion of NSS advances the byte counter within the internal Si838x SPI state machine. Should the transmission of an eight bit packet be corrupted, either with the deassertion of NSS before the eighth rising edge of SCLK, or with the absence of the deassertion of NSS after the eighth rising edge of SCLK, the internal SPI state machine may become unsynchronized with the master SPI controller.

To re-establish SPI synchronization with the Si838x, the SPI master may, at any time, deassert the SPI device select signal NSS, and force a clock cycle on SCLK. When unsynchronized, the rising edge of SCLK when NSS is deasserted (high) re-initializes the internal SPI state machine. The Si838x will then treat the immediately following eight bit SPI transaction after NSS is once again asserted as the first byte in a three byte SPI communication packet.

Any preceding communication packet will be abandoned by the Si838x at the point synchronization is lost, and the NSS signal is deasserted. This could occur at any point in the three byte sequence of a SPI communication packet. One should note that abandoning a SPI write operation early, even during the last byte of the three byte SPI communication packet, will leave the destination register unchanged. However, if the number of SCLK cycles exceeds eight during the last byte of the three byte SPI write packet, the destination Si838x register may be corrupted. To remedy both of these situations, it is recommended that such a corrupted write operation be repeated immediately following resynchronization of the SPI interface.

#### 2.2.3 SPI Read Operation

Referring to Figure 2.2 SPI Communication Packet Structure, Write Operation and Control Byte Structure on page 3, in a SPI read operation the control byte will only have bit6 set to a 1 in a single Si838x device organization (no daisy-chaining). For the Si838x, bit7 (the broadcast bit) is ignored during a read operation since only one device may be read at a time in either a single or daisy chained organization.

The second byte in the three byte read packet is provided by the SPI master to designate the address of the Si838x internal register to be queried. If the read address provided does not correspond to a physically available Si838x internal register, all zeroes will be returned as the read value by the Si838x.

The read data is provided during the final byte of the three byte read communication packet to the querying master SPI device utilizing the Si838x's MISO output, which remains tristated at all other times.

The SPI read operation timing diagram is illustrated in the figure below.

| NSS  |                   |               |        |                    |
|------|-------------------|---------------|--------|--------------------|
| SCLK |                   |               |        |                    |
| MOSI | //// Control[7:0] | X///X Address | s[7:0] | 111111111111111111 |
| MISO |                   |               | ( Rea  | dData[7:0]         |



#### 2.2.4 SPI Write Operation

Again referring to Figure 2.2 SPI Communication Packet Structure, Write Operation and Control Byte Structure on page 3, in a SPI write operation the control byte may optionally have bit7 (the broadcast bit) set to a 1. During a SPI write operation, the broadcast bit forces all daisy-chained Si838x devices to update the designated internal SPI register with the supplied write data, regardless of the Si838x device being addressed using the CID[3:0] field of the control word.

The second byte in the three byte write packet is provided by the SPI master to designate the address of the Si838x internal register to be updated. If the write address provided does not correspond to a physically available Si838x internal register, no internal Si838x SPI register update will occur.

The write data is provided by the SPI master during the final byte of the three byte write communication packet. The Si838x MISO output remains tri-stated during the entire SPI write operation.

The SPI write operation timing diagram is illustrated in the figure below.



Figure 2.4. SPI Write Operation

#### 2.2.5 SPI Daisy Chain Organization

The Si838x provides the capability to easily interconnect multiple Si838x devices on a common SPI interface administered by a single SPI master requiring no additional control signals. To accomplish this, the Si838x includes the additional SPI device output pin SDI\_THRU. Connecting together multiple Si838x devices in this manner utilizes the SDI\_THRU pin of one Si838x device to feed the MOSI pin of the next Si838x device in the daisy-chain. All bits composing a SPI communication packet are passed directly through by the Si838x from the MOSI input to the SDI\_THRU output unchanged, except for the CID[3:0] field of the control byte.

The least significant four bits of the control byte in a SPI communication packet, CID[3:0], are dedicated to addressing one of up to sixteen Si838x devices thus connected, with 0000 indicating the device whose MOSI pin is fed directly by the SPI master, 0001 the following Si838x device, etc. As this bit field is passed through the Si838x, it is decremented by one. This four bit field is placed in the control word by the SPI master in reverse order, allowing the carry of the decrement to ripple into the next bit in the CID field as the bits of the control word proceed: CID[0] is placed at bit 3 and CID[3] placed at bit 0 of the control word. When a given Si838x device in the daisy chain is presented with the CID[3:0] code of 0000, it is activated as the one to be addressed. All remaining operations between the SPI master and the Si838x activated in this manner proceed as previously discussed for the case of the single Si838x slave. The organization of an Si838x system daisy-chained in this manner is depicted in the figure below.



Figure 2.5. SPI Daisy Chain Organization

From the preceding figure, and referring to Figure 2.2 SPI Communication Packet Structure, Write Operation and Control Byte Structure on page 3, in order to read from Si838x[1], the control word would be:

 $Control[7:0] = 0100_{1000}$ .

Similarly, in order to write to Si838x[12], the control word would be:

 $Control[7:0] = 0000_0011.$ 

Finally, if it were desired to update an internal SPI register of all daisy-chained Si838x devices, the control word would be:

Control[7:0] = 1000\_0000.

If the broadcast bit is zero during a write operation, only the Si838x device being addressed using the CID[3:0] field of the control word in a daisy-chain organization will be updated. If the broadcast bit is one during a write operation, the CID[3:0] field is ignored, and all Si838x devices connected in a daisy-chain will be updated. For non-daisy-chain operation, the CID[3:0] field should always be all zeros.

Note that there is a finite combinational delay associated with passing the MOSI input pin of a given Si838x to the SDI\_THRU output pin. As a result, the maximum possible SCLK frequency will be reduced based on the number of Si838x devices connected in a daisy-chain organization.

### 2.2.6 SPI Interface Timing Specification

The timing diagram for the Si838x SPI interface is presented in the figure below.



Figure 2.6. SPI Timing Diagram

The timing specifications depicted in this figure apply to each byte of the three byte Si838x SPI communications packet. Refer to the SPI timing specifications in Table 4.2 Electrical Characteristics on page 12.

Although this discussion of the Si838x SPI interface has focused on a preferred organization (separate MISO/MOSI wires), other options are available with regard to the Si838x control interface. Possible Si838x organizations include:

- MISO/MOSI wired operation
  - MISO/MOSI may be two separate wires, or may be connected together if the SPI master is capable of tri-stating its MOSI during the data byte packet transfer of a read operation.
- Multiple Si838x devices interfaced in a non-daisy-chain format
  - The SPI master provides multiple NSS signals, one for each of a multiple of Si838x slaves.
  - Every Si838x shares a single trace from its MOSI input back to the SPI master (the Si838x SDI\_THRU signal is not utilized).

#### 2.3 Debounce Filter

The Si838x includes a user programmable debounce filter, providing the user a mechanism to individually control the debounce behavior for each of the eight Si838x isolation channels. User control of the debounce filter is accomplished via the included Si838x SPI interface. Consequently, user control of this feature is available only on the serial interface accessible Si838x device versions. The debounce filter is incorporated into the path of the input data stream allowing signal conditioning of the PLC inputs.

There are product options available with the parallel output interface with discrete debounce time constants of 0, 10, 30 or 100 ms these are only available on the low speed channels. The high speed channels have no debounce filtering (See 1. Ordering Guide for more details on part numbers).

### 2.3.1 Debounce Control Registers

The operation of the Si838x debounce filters is controlled using r/w control registers mapped into the Si838x SPI address space. The details of these registers are covered in the Si838x SPI register map section of this document. The options available using these registers are outlined in the following tables. For each of the eight PLC channels, two data bits are allocated to control the debounce delay, and two bits are used to stipulate the debounce filtering mode. This consumes a total of 32 bits, which are allocated across four individual Si838x SPI control registers of one byte each.

### Table 2.2. Debounce Filter Delay Control

| dbnc_dly[1:0] | Delay (ms) | Comment         |
|---------------|------------|-----------------|
| 00            | 0          | Bypass debounce |
| 01            | 10         |                 |
| 10            | 30         |                 |
| 11            | 100        |                 |

## Table 2.3. Debounce Filter Mode Control

| dbnc_mode[1:0] | Filter Mode  | Comment                    |
|----------------|--------------|----------------------------|
| 00             | no filter    | Simple trailing edge delay |
| 01             | low pass     |                            |
| 1X             | leading edge |                            |

#### 2.3.2 Debounce Filtering Modes

In addition to the user specifiable delays, three filtering modes are provided by the debounce function. Like the debounce delay setting, these filtering modes may be unique for each of the eight Si838x PLC channels.

The first of these three modes, corresponding to  $dbnc_mode[1:0] == 00$ , employs only a simple trailing edge delay. In this mode, once the debounce filter input has been stable for the amount of time specified in the corresponding channel's debounce delay setting, D, the output of the debounce filter assumes the value of the new debounce input. Consequently, any glitches on the debounce input having a duration less than the channel's debounce delay setting, D, will be suppressed.

The second mode, corresponding to dbnc\_mode[1:0] == 01, performs a low pass filtering function on the input to the debounce filter. When the input to the debounce filter has assumed a new value, a counter begins counting toward the current delay setting, D. If before the count D is reached the debounce input returns to its previous state, this counter is decremented. Assuming that the debounce filter input again assumes the new value before the counter is decremented back to 0 (i.e. glitch width is less than time the input had previously assumed a new value), the counter incrementing resumes from a non-zero value. Once this count has reached the designated delay, D, the debounce filter output assumes the value of the new debounce input. Using this mechanism, any input glitches on the debounce input returns to the new value after this glitch, credit is given for the time this new value was active before the glitch.

The final mode, corresponding to dbnc\_mode[1:0] == 1x, realizes a leading edge filtering function on the input to the debounce filter. Internally, a counter is initialized to zero. When the input to the debounce filter changes, the output of the debounce filter immediately assumes the new value, and the counter is reset to the current delay setting, D. Independent of what occurs on the input of the debounce filter, the counter begins decrementing after this change. When the counter again reaches zero, the current input of the debounce filter is compared to the current output of the filter. If they are they are different, again the debounce filter immediately assumes the new value. If they are the same, the output of the debounce filter will immediately change on the next new value of the debounce input. In either case, a change on the debounce output filter resets the counter to the current delay setting, D.

A graphical depiction of the operation and characteristics for each these debounce filter modes is provided in the following figure.



Figure 2.7. Debounce Filter Modes Timing Diagram

## 2.4 Typical Operating Characteristics



Figure 2.8. Input Current vs. Input Voltage Over Temperature

## 3. Device Operation

## Table 3.1. Truth Table Summary

| VDD                                                     | Input, Ax/AHx | Output, Bx/BHx |
|---------------------------------------------------------|---------------|----------------|
| P <sup>1</sup>                                          | ON            | High           |
| Р                                                       | OFF           | Low            |
| UP <sup>2</sup>                                         | Х             | Low            |
| 1. P = powered (> UVLO).<br>2. UP = Unpowered (< UVLO). |               |                |

## 3.1 Device Start-up

During start-up, Output Bx/BHx are held low until the VDD is above the UVLO threshold for a time period of at least tSTART. Following this, the output is high when the current flowing from anode to cathode is > IF(ON). Device startup, normal operation, and shutdown behavior is shown in the figure below.





## 3.2 Undervoltage Lockout

Undervoltage Lockout (UVLO) is provided to prevent erroneous operation during device startup and shutdown or when VDD is below its specified operating circuits range. For example, the output side unconditionally enters UVLO when  $V_{DD}$  falls below  $V_{DDUV-}$  and exits UVLO when  $V_{DD}$  rises above  $V_{DDUV+}$ .

## 3.3 Layout Recommendations

To ensure safety in the end user application, high voltage circuits (i.e., circuits with >30 VAC) must be physically separated from the safety extra-low voltage circuits (SELV is a circuit with <30 VAC) by a certain distance (creepage/clearance). If a component, such as a digital isolator, straddles this isolation barrier, it must meet those creepage/clearance requirements and also provide a sufficiently large high-voltage breakdown protection rating (commonly referred to as working voltage protection). Table 4.4 Insulation and Safety-Related Specifications<sup>1</sup> on page 15 and Table 4.6 VDE 0884-10 Insulation Characteristics<sup>1</sup> on page 16 detail the creepage/clearance and working voltage capabilities of the Si838x. These tables also detail the component standards (UL1577, VDE 0884, CSA 5A), which are readily accepted by certification bodies to provide proof for end-system specifications requirements. Refer to the end-system specification (60950-1, etc.) requirements before starting any design that uses a digital isolator.

#### 3.3.1 Supply Bypass

The Si838x family requires a 0.1  $\mu$ F bypass capacitor between VDD and GND. The capacitor should be placed as close as possible to the package. To enhance the robustness of a design, the user may also include resistors (50–300  $\Omega$ ) in series with the outputs if the system is excessively noisy.

## 3.3.2 Output Pin Termination

The nominal output impedance of an isolator driver channel is approximately 50  $\Omega$ , ±40%, which is a combination of the value of the onchip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces.

## 4. Electrical Specifications

## Table 4.1. Recommended Operating Conditions

| Parameter                                            | Symbol             | Min  | Тур | Max   | Unit |
|------------------------------------------------------|--------------------|------|-----|-------|------|
| V <sub>DD</sub> Supply Voltage                       | V <sub>DD</sub>    | 2.25 | _   | 5.5   | V    |
| Input data rate, low-speed channels<br>(no debounce) | D                  |      |     | 250   | Kbps |
| Input data rate, (10 ms debounce)                    | D                  | _    | _   | 0.1   | Kbps |
| Input data rate, (30 ms debounce)                    | D                  | _    | _   | 0.033 | Kbps |
| Input data rate, (100 ms debounce)                   | D                  | _    | _   | 0.01  | Kbps |
| Input data rate, high-speed channels                 | DH                 | _    | _   | 2000  | Kbps |
| Input Current                                        | I <sub>F(ON)</sub> | 1.0  | _   | 20    | mA   |
| Operating Temperature (Ambient)                      | T <sub>A</sub>     | -40  |     | +125  | °C   |

## Table 4.2. Electrical Characteristics

 $V_{DD}$  = 2.25 V –5.5 V; GND = 0 V;  $T_A$  = –40 to +125 °C; typical specs at 25 °C;  $V_{DD}$  = 5 V

| DC Parameter                          | Symbol             | Test Condition          | Min          | Тур  | Max  | Unit |
|---------------------------------------|--------------------|-------------------------|--------------|------|------|------|
| Input Current Threshold               | I <sub>F(TH)</sub> |                         | 460          | 606  | 950  | μA   |
| Input Current Hysteresis <sup>1</sup> | I <sub>HYS</sub>   |                         | 30           | 76   | 200  | μA   |
| Input Voltage Threshold               | V <sub>F(TH)</sub> |                         | 1.21         | 1.38 | 1.5  | V    |
| Input Voltage Hysteresis <sup>2</sup> | V <sub>HYS</sub>   |                         | 30           | 73   | 130  | mV   |
| Input Capacitance                     | CI                 | f = 100 kHz             | _            | 105  | _    | pF   |
| VDD Undervoltage Threshold            | V <sub>DDUV+</sub> | VDD rising              | 1.93         | 2.06 | 2.19 | V    |
| VDD Undervoltage Threshold            | V <sub>DDUV</sub>  | VDD falling             | 1.79         | 1.91 | 2.01 | V    |
| VDD Undervoltage Hysterisis           | VDD <sub>HYS</sub> |                         | _            | 60   | _    | mV   |
| Low level output voltage              | V <sub>OL</sub>    | IOL = 4 mA              | _            | _    | 0.4  | V    |
| High level output voltage             | V <sub>OH</sub>    | IOH = -4 mA             | VDD -<br>0.4 | _    | _    | V    |
| Output Impedance                      | Z <sub>O</sub>     |                         |              | 50   | _    | Ω    |
| Output Current                        | I <sub>SINK</sub>  | Vout = 0.1 V, 50 Ω load | _            | 2.0  | _    | mA   |
|                                       | ISOURCE            | Vout = VDD–0.1 V,       | _            | 2.0  | -    | mA   |
|                                       |                    | 50 $\Omega$ load        |              |      |      |      |
| DC Supply Current (All Inputs 0 or 1) |                    |                         |              |      | 1    |      |
| IDD                                   |                    | All inputs 0            | 2.8          | 4.8  | 6.7  | mA   |
|                                       |                    | All inputs 1            | 3.6          | 5.4  | 7.6  | mA   |
| 125 kHz Supply Current                |                    |                         |              |      |      |      |
| IDD                                   |                    | All inputs switching    | 3.7          | 5.5  | 7.7  | mA   |
| 1 MHz (2 Mbps) Supply Current         |                    |                         |              |      |      |      |

Si838x Data Sheet Electrical Specifications

| DC Parameter                                        | Symbol                | Test Condition                                                   | Min  | Тур  | Max  | Unit  |
|-----------------------------------------------------|-----------------------|------------------------------------------------------------------|------|------|------|-------|
| IDD                                                 |                       | All inputs switching                                             | 3.9  | 5.6  | 8.0  | mA    |
| AC Switching Parameters ( $V_{DD}$ = 5 V, $C_{L}$ = | • 15 pF)              |                                                                  |      | 1    |      |       |
| Propagation Delay,                                  | t <sub>PLH</sub>      | AHx channels                                                     | 49   | 84   | 124  | ns    |
| Low to High                                         |                       | Ax channels                                                      | 3.8  | 4.1  | 4.6  | μs    |
| Propagation Delay,                                  | t <sub>PHL</sub>      | AHx channels                                                     | 47   | 80   | 113  | ns    |
| High to Low                                         |                       | Ax channels                                                      | 3.75 | 4.15 | 4.55 | μs    |
| Pulse Width Distortion                              | PWD                   | tPLH – tPHL                                                      |      |      |      |       |
|                                                     |                       | AHx channels                                                     | _    | 6    | 50   | ns    |
|                                                     |                       | Ax channels                                                      | _    | 80   | _    | ns    |
| Propagation Delay Skew                              | t <sub>PSK(P-P)</sub> | Part to part variation                                           |      |      |      |       |
|                                                     |                       | AHx channels                                                     | _    | _    | ±30  | ns    |
|                                                     |                       | Ax channels                                                      | _    | _    | ±80  | ns    |
| Channel–Channel Skew                                | t <sub>PSK</sub>      | Channel to channel                                               |      |      |      |       |
|                                                     |                       | variation                                                        |      |      |      |       |
|                                                     |                       | AHx channels                                                     | _    | _    | ±30  | ns    |
|                                                     |                       | Ax channels                                                      | _    | _    | ±80  | ns    |
| Rise Time                                           | t <sub>R</sub>        | 50 Ω load                                                        | _    | 3.9  | —    | ns    |
| Fall Time                                           | t <sub>F</sub>        | 50 Ω load                                                        | _    | 3.7  | _    | ns    |
| Device Startup Time                                 | t <sub>START</sub>    |                                                                  | _    | 150  | _    | μs    |
| Common Mode<br>Transient Immunity                   | CMTI                  | See Figure 4.1 Common<br>Mode Measurement Circuit<br>on page 14. |      |      |      |       |
| Si838x high speed channels (AHx)                    |                       |                                                                  | 25   | 50   |      | kV/μs |
| Common Mode Transient Immunity                      | CMTI                  | See Figure 4.1 Common<br>Mode Measurement Circuit                |      |      |      |       |
| Si838x low speed channels (Ax)                      |                       | on page 14.                                                      | 200  | 300  | -    | kV/μs |
| Serial Data Interface (See Figure 2.6 SPI Ti        | iming Diagram         | on page 6.)                                                      |      |      |      |       |
| Clock rate <sup>3</sup>                             | SCLK                  |                                                                  | _    | _    | 10   | MHz   |
| Cycle time (SCLK) <sup>4</sup>                      | Тp                    |                                                                  | 100  | _    | —    | ns    |
| Delay time, SCLK fall to MISO active                | Tdo1                  |                                                                  |      |      | 20   | ns    |
| Delay time, SCLK fall to MISO transition            | Tdo2                  |                                                                  |      |      | 20   | ns    |
| Delay Time,<br>NSS rise to MISO hi-Z                | Tdz                   |                                                                  |      | -    | 20   | ns    |
| Setup time,<br>NSS fall to SCLK fall                | Tsu1                  |                                                                  | 25   | -    | —    | ns    |
| Hold time,<br>SCLK rise to NSS rise                 | Th1                   | See Figure 2.6 SPI Timing<br>Diagram on page 6.                  | 20   | _    | _    | ns    |
| Setup time,<br>MOSI to SCLK rise                    | Tsu2                  |                                                                  | 25   | _    | _    | ns    |
| Hold time,<br>SCLK rise to MOSI<br>transition       | Th2                   |                                                                  | 20   | -    | _    | ns    |

| Symbol                 | Test Condition                          | Min  | Тур                       | Max                                         | Unit                                                                                 |
|------------------------|-----------------------------------------|------|---------------------------|---------------------------------------------|--------------------------------------------------------------------------------------|
| Tnss                   |                                         | 200  |                           |                                             | ns                                                                                   |
| Tdthru                 |                                         |      |                           |                                             |                                                                                      |
|                        |                                         | _    | _                         | 15                                          | ns                                                                                   |
|                        |                                         |      | 1                         | I                                           | 1                                                                                    |
| urns off is determined | by $I_{F(OFF)} = I_{F(TH)} - I_{HYS}$ . |      |                           |                                             |                                                                                      |
|                        | Tnss<br>Tdthru                          | Tnss | Tnss     200       Tdthru | Tnss     200     —       Tdthru     —     — | Tnss         200         —         —           Tdthru         —         —         15 |

2. The voltage value at which the device turns off is determined by  $V_{F(OFF)} = V_{F(TH)} - V_{HYS}$ .

3. See Section 2.2.5 SPI Daisy Chain Organization.

4. For daisy chain operation, see spec for "Propagation delay, MOSI to SDI\_THRU" in this table.



Figure 4.1. Common Mode Measurement Circuit

## Table 4.3. Regulatory Information (pending)<sup>1</sup>

## CSA

The Si838x is certified under CSA Component Acceptance Notice 5A. For more details, see File 232873.

60950-1: Up to 130 VRMS reinforced insulation working voltage; up to 1000 VRMS basic insulation working voltage.

## VDE

The Si838x is certified according to VDE0884. For more details, see File 5006301-4880-0001.

VDE 0884-10: 560 Vpeak for basic insulation working voltage

## UL

The Si838x is certified under UL1577 component recognition program. For more details, see File E257455.

Rated up to 2500 VRMS isolation voltage for single protection.

## CQC

The Si838x is certified under GB4943.1-2011.

Rated up to 130 VRMS reinforced insulation working voltage; up to 1000 VRMS basic insulation working voltage.

#### Note:

1. Regulatory Certifications apply to 2.5 kVRMS rated devices that are production tested to 3.0 kVRMS for 1 s. For more information, see 1. Ordering Guide.

## Table 4.4. Insulation and Safety-Related Specifications<sup>1</sup>

| Parameter                                  | Symbol | Test Condition | QSOP-20          | Unit |
|--------------------------------------------|--------|----------------|------------------|------|
| Nominal Air Gap (Clearance)                | L(IO1) |                | 3.6 min          | mm   |
| Nominal External Tracking (Creepage)       | L(IO2) |                | 3.6 min          | mm   |
| Minimum Internal Gap (Internal Clearance)  |        |                | 0.008            | mm   |
| Tracking Resistance (Proof Tracking Index) | PTI    | IEC60112       | 600              | V    |
| Erosion Depth                              | ED     |                | 0.057            | mm   |
| Resistance (Input-Output) <sup>1</sup>     | RIO    |                | 10 <sup>12</sup> | Ω    |
| Capacitance (Input-Output) <sup>1</sup>    | CIO    | f = 1 MHz      | 1                | pF   |

### Note:

1. To determine resistance and capacitance, the Si838x is converted into a 2-terminal device. Pins 1–10 are shorted together to form the first terminal, and pins 11–20 are shorted together to form the second terminal. The parameters are then measured between these two terminals.

| Parameter                   | Test Condition                  | QSOP-20 |
|-----------------------------|---------------------------------|---------|
| Basic Isolation Group       | Material Group                  | I       |
| Installation Classification | Rated Mains Voltages < 150 VRMS | I–IV    |
|                             | Rated Mains Voltages < 300 VRMS | I-III   |
|                             | Rated Mains Voltages < 400 VRMS | I-II    |
|                             | Rated Mains Voltages < 600 VRMS | I-II    |

## Table 4.5. IEC 60664-1 Ratings

## Table 4.6. VDE 0884-10 Insulation Characteristics<sup>1</sup>

| Parameter                                     | Symbol            | Test Condition               | Characteristic   | Unit   |
|-----------------------------------------------|-------------------|------------------------------|------------------|--------|
|                                               |                   |                              | QSOP-20          |        |
| Maximum Working Insulation Voltage            | V <sub>IORM</sub> |                              | 560              | V peak |
| Input to Output Test Voltage                  | V <sub>PR</sub>   | Method b1                    | 1050             | V peak |
|                                               |                   | (VIORM x 1.875 = VPR,100%)   |                  |        |
|                                               |                   | Production Test, tm = 1 sec, |                  |        |
|                                               |                   | (Partial Discharge < 5 pC)   |                  |        |
| Transient Overvoltage                         | V <sub>IOTM</sub> | t = 60 s                     | 4000             | V peak |
| Pollution Degree                              |                   |                              | 2                |        |
| (DIN VDE 0110, Table 1)                       |                   |                              |                  |        |
| Insulation Resistance at TS, $V_{IO}$ = 500 V | R <sub>S</sub>    |                              | >10 <sup>9</sup> | Ω      |
|                                               |                   |                              |                  |        |

## Note:

1. This isolator is suitable for basic electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by protective circuits. The Si838x provides a climate classification of 40/125/21.

## Table 4.7. IEC Safety Limiting Values<sup>1</sup>

| Parameter         | Symbol         | Test Condition                                   | Max     | Unit |
|-------------------|----------------|--------------------------------------------------|---------|------|
|                   |                |                                                  | QSOP-20 |      |
| Case Temperature  | Τ <sub>S</sub> |                                                  | 150     | °C   |
| Safety Current    | ۱ <sub>S</sub> | θ <sub>JA</sub> = 105 °C/W                       | 370     | mA   |
|                   |                | V <sub>F</sub> = 2.8 V, T <sub>J</sub> = 150 °C, |         |      |
|                   |                | T <sub>A</sub> = 25 °C                           |         |      |
| Power Dissipation | P <sub>S</sub> |                                                  | 1.2     | W    |

Note:

1. Maximum value allowed in the event of a failure; also see the thermal derating curve in Figure 4.2 (QSOP-20) Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per VDE 0884 on page 17.

| Parameter                             | Symbol          | QSOP-20 | Unit |
|---------------------------------------|-----------------|---------|------|
| IC Junction-to-Air Thermal Resistance | θ <sub>JA</sub> | 105     | °C/W |

Table 4.8. Thermal Characteristics



Figure 4.2. (QSOP-20) Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per VDE 0884

| Parameter                                                           | Symbol              | Min    | Max                  | Unit             |
|---------------------------------------------------------------------|---------------------|--------|----------------------|------------------|
| Storage Temperature                                                 | T <sub>STG</sub>    | -65    | +150                 | °C               |
| Ambient Temperature                                                 | T <sub>A</sub>      | -40    | +125                 | °C               |
| Junction Temperature                                                | TJ                  | _      | +150                 | °C               |
| Average Forward Input Current                                       | I <sub>F(AVG)</sub> | _      | 30                   | mA               |
| Peak Transient Input Current<br>(< 1 μs pulse width, 300 ps)        | I <sub>FTR</sub>    | _      | 1                    | A                |
| Input voltage, referred to COM                                      | Ax, AHx             | ± -0.5 | ±7                   | V                |
| Supply Voltage                                                      | V <sub>DD</sub>     | -0.5   | 7                    | V                |
| Output Voltage                                                      | V <sub>OUT</sub>    | -0.5   | V <sub>DD</sub> +0.5 | V                |
| Average Output Current                                              | I <sub>O(AVG)</sub> | —      | 10                   | mA               |
| Input Power Dissipation                                             | PI                  | —      | 480                  | mW               |
| Output Power Dissipation (includes 3 mA per channel for status LED) | P <sub>O</sub>      | _      | 484                  | mW               |
| Total Power Dissipation                                             | P <sub>T</sub>      | _      | 964                  | mW               |
| Lead Solder Temperature (10 s)                                      |                     | _      | 260                  | °C               |
| HBM Rating ESD                                                      |                     | 4      | —                    | kV               |
| Machine Model ESD                                                   |                     | 200    | _                    | V                |
| CDM                                                                 |                     | 500    | —                    | V                |
| Maximum Isolation Voltage (1 s)                                     |                     | _      | 3000                 | V <sub>RMS</sub> |
|                                                                     |                     | 1      | 1                    |                  |

## Table 4.9. Absolute Maximum Ratings<sup>1</sup>

## Note:

1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions specified in the operational sections of this data sheet.

## 5. Applications

## 5.1 System Level Transitions with the Si838x



#### Figure 5.1. System Level Drawing of a High-speed Channel on the Si838xP with the Supporting Bill of Materials

The Si838x combined with an appropriate input resistor network and indication LED will produce a PLC Digital Input Module which adheres to the IEC 61131-2 specification.

Resistors R1 and R2 set the transition voltages and currents for the system, as visualized in the figure below, while capacitor C1, is required only for high-speed channels and serves to improve CMTI performance. Further, resistor R3 is selected based on desired LED, D2, brightness during a system ON condition.



Figure 5.2. Visualization of System Level Transitions when Utilizing a Si838x According to the Recommended Design Process

#### 5.2 IEC 61131-2 Compliance Options

IEC 61131-2 articulates three types of digital inputs for PLC sensing. Each type category dictates boundary conditions on the system level input space, ( $V_{IN}$ ,  $I_{IN}$ ), defining the range of values for which the module must output a logic LOW, a logic HIGH, or transition between the two.

More details on the specification can be found on the IEC website: https://webstore.iec.ch/publication/4551.

The table below provides per-input type bill of materials recommendations for plug-n-play designs adhering to the specification or as a starting point for custom designs. These recommendations assume a resistor tolerance of 5%.

| Table 5.1. | Si838x Recommende | d Input Bill of Materials | and System Level Transition Values <sup>1</sup> |
|------------|-------------------|---------------------------|-------------------------------------------------|
|------------|-------------------|---------------------------|-------------------------------------------------|

|                                                       | Input Resis | stor Values | Nominal T            | R1 Values           | Nominal T            | R2 Values           |
|-------------------------------------------------------|-------------|-------------|----------------------|---------------------|----------------------|---------------------|
| PLC Digital Input Type                                | R1 (Ω)      | R2 (Ω)      | I <sub>IN</sub> (mA) | V <sub>IN</sub> (V) | I <sub>IN</sub> (mA) | V <sub>IN</sub> (V) |
| Туре-1                                                | 2400        | 6200        | 1.18                 | 8.70                | 1.07                 | 7.97                |
| Туре-2                                                | 390         | 1500        | 4.14                 | 7.60                | 3.88                 | 7.13                |
| Туре-3                                                | 750         | 2700        | 2.45                 | 7.98                | 2.27                 | 7.44                |
| Note:<br>1. Based on 24 V DC PLC digital input types. |             |             |                      |                     |                      |                     |

## 5.3 Custom Bill of Materials

A PLC digital input module based on the Si838x can have its transition values customized on a per-channel basis in accordance with the system level equations and tolerances. An extended discussion of this process and an example design are available in "AN970: Design Guide for PLC Digital Input Modules Using the Si838x".

## 6. Pin and Package Definitions

The Si838x consists of multiple dies in one package. Each package and bond-out serves a customer need and may reflect multiple bond options. The following packages are defined: QSOP-20. 1. Ordering Guide describes the part number and OPN configuration quantities envisioned for these products. Subsequent sections define the pins for each package type.

## 6.1 Pin Descriptions



Figure 6.1. Si838x Pin Assignments

| Pin Name | Description                                                  |  |
|----------|--------------------------------------------------------------|--|
| A1 – A8  | Low-speed input channels                                     |  |
| AH1-AH8  | High-speed input channels                                    |  |
| СОМ      | Common. Can be connected to ground or 24 V                   |  |
| B1-B8    | Low-speed output channels                                    |  |
| BH1-BH8  | High-speed output channels                                   |  |
| VDD      | Controller side power supply                                 |  |
| GND      | Controller side ground                                       |  |
| MOSI     | SPI, input                                                   |  |
| SCLK     | SPI Clock                                                    |  |
| NSS      | SPI Chip select                                              |  |
| SDITHRU  | SPI Serial data out for cascading multiple Si838x (up to 16) |  |
| MISO     | SPI, output                                                  |  |

## Table 6.1. Si838x Pin Descriptions

## 7. Package Outline

The figure below illustrates the package details for the 20-pin QSOP package. The table below lists the values for the dimensions shown in the illustration.





DETAIL "A"





Figure 7.1. 20-Pin QSOP Package Outline

## Table 7.1. Package Dimensions

| Dimension | Min       | Мах  |  |  |
|-----------|-----------|------|--|--|
| A         | _         | 1.75 |  |  |
| A1        | 0.10      | 0.25 |  |  |
| A2        | 1.25      | _    |  |  |
| b         | 0.20      | 0.30 |  |  |
| с         | 0.17      | 0.25 |  |  |
| D         | 8.66      | BSC  |  |  |
| E         | 6.00 BSC  |      |  |  |
| E1        | 3.91 BSC  |      |  |  |
| e         | 0.635 BSC |      |  |  |
| L         | 0.40      | 1.27 |  |  |
| L2        | 0.25      | BSC  |  |  |
| h         | 0.25      | 0.50 |  |  |
| θ         | 0°        | 8°   |  |  |
| aaa       | 0.10      |      |  |  |
| bbb       | 0.20      |      |  |  |
| ссс       | 0.10      |      |  |  |
| ddd       | 0.20      |      |  |  |

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to the JEDEC Solid State Outline M0-137, Variation AD.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.