

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# **DrMOS Integrated Power Stage**

## **DESCRIPTION**

The SiC770 is an integrated power stage solution optimized for synchronous buck applications to offer high current, high efficiency and high power density performance. Packaged in Vishay's proprietary 6 mm x 6 mm MLP package, SiC770 enables voltage regulator design to deliver in excess of 40 A per phase current.

The internal power MOSFETs utilizes Vishay's state-of-the-art TrenchFET Gen IV technology that delivers industry bench-mark performance to significantly reduce switching and conduction losses.

The SiC770 incorporates an advanced MOSFET gate driver IC that features high current driving capability, adaptive dead-time control, and integrated bootstrap Schottky diode, a thermal warning (THWn) alerts the system of excessive junction temperature. This driver is also compatible with wide range of PWM controllers with the support of tri-state PWM, 5 V PWM logic, and skip mode (ZCD) for improve light load efficiency.

## **FEATURES**





HALOGEN FREE

Delivers in excess of 40 A continuous current

- 91 % peak efficiency
- High frequency operation up to 1 MHz
- Power MOSFETs optimized for 19 V input stage
- 5 V PWM logic with tri-state and hold-off
- Automatic skip mode operation (ZCD) for light load efficiency
- Built-in bootstrap Schottky diode
- · Thermal monitor flag
- V<sub>CIN</sub> under voltage lockout
- Compliant with Intel DrMOS 4.0 specification
- Thermally enhanced PowerPAK® MLP6x6-40L package
- Material categorization: For definitions of compliance please see <a href="https://www.vishav.com/doc?99912"><u>www.vishav.com/doc?99912</u></a>

## **APPLICATIONS**

- Synchronous buck converters
- Muliti-phase VRDs for CPU, GPU and memory
- DC/DC POL modules

# **TYPICAL APPLICATION DIAGRAM**



Fig. 1 - SiC770 Typical Application Diagram



# **PINOUT CONFIGURATION**



Fig. 2 - SiC770 Pin Configuration

| PIN DESCRIPTION  |                  |                                                      |  |  |  |
|------------------|------------------|------------------------------------------------------|--|--|--|
| PIN#             | NAME             | FUNCTION                                             |  |  |  |
| 1                | ZCD_EN#          | LS FET turn-off logic; active low                    |  |  |  |
| 2                | V <sub>CIN</sub> | Supply voltage for internal logic circuitry          |  |  |  |
| 3                | $V_{DRV}$        | Supply voltage for internal gate driver              |  |  |  |
| 4                | BOOT             | High side driver bootstrap voltage                   |  |  |  |
| 5, 37, P1        | C <sub>GND</sub> | Analog ground for the driver IC                      |  |  |  |
| 6                | GH               | High side gate signal                                |  |  |  |
| 7                | PHASE            | Return path of HS gate driver                        |  |  |  |
| 8 to 14, P2      | V <sub>IN</sub>  | Power stage input voltage. Drain of high side MOSFET |  |  |  |
| 15, 29 to 35, P3 | V <sub>SWH</sub> | Phase node of the power stage                        |  |  |  |
| 16 to 28         | P <sub>GND</sub> | Power ground                                         |  |  |  |
| 36               | GL               | Low side gate signal                                 |  |  |  |
| 38               | THWn             | Thermal warning open drain output                    |  |  |  |
| 39               | DSBL#            | Disable pin; active low                              |  |  |  |
| 40               | PWM              | PWM input logic                                      |  |  |  |

| ORDERING INFORMATION             |                    |          |  |  |  |
|----------------------------------|--------------------|----------|--|--|--|
| PART NUMBER PACKAGE MARKING CODE |                    |          |  |  |  |
| SiC770CD-T1-GE3                  | PowerPAK MLP66-40L | SiC770CD |  |  |  |
| SiC770DB                         | Reference          | ce Board |  |  |  |

| ABSOLUTE MAXIMUM RATINGS                                    |                  |                                 |      |  |  |  |
|-------------------------------------------------------------|------------------|---------------------------------|------|--|--|--|
| ELECTRICAL PARAMETER                                        | SYMBOL           | LIMITS                          | UNIT |  |  |  |
| Input Voltage                                               | V <sub>IN</sub>  | - 0.3 to 30                     | V    |  |  |  |
| Control Input Voltage                                       | V <sub>CIN</sub> | - 0.3 to 7                      | V    |  |  |  |
| Drive Input Voltage                                         | $V_{DRV}$        | - 0.3 to 7                      | V    |  |  |  |
| Switch Node (DC)                                            | V <sub>SW</sub>  | - 0.3 to 30                     | V    |  |  |  |
| Switch Node (AC) (1)                                        |                  | - 8 to 35                       | V    |  |  |  |
| Boot Voltage (DC Voltage)                                   | V <sub>BS</sub>  | - 0.3 to 32                     | V    |  |  |  |
| Boot to Switching Node (DC Voltage)                         | VBS_SW           | - 0.3 to 7                      | V    |  |  |  |
| All Logic Inputs and Outputs<br>(PWM, DSBL, SMOD, and THDN) |                  | - 0.3 to V <sub>CIN</sub> + 0.3 | V    |  |  |  |
| Max. Operating Junction Temperature                         | TJ               | 150                             | °C   |  |  |  |
| Ambient Temperature                                         | T <sub>A</sub>   | - 40 to 125                     | °C   |  |  |  |
| Storage Temperature                                         |                  | - 65 to 150                     | °C   |  |  |  |

#### **Notes**

 $<sup>^{(1)}</sup>$  The specification values indicated "AC" is VSW to PGND - 8 V (< 20 ns, 10  $\mu$ J), minimum and 35 V (< 50 ns), maximum.

| RECOMMENDED OPERATING RANGE                                 |      |      |      |      |  |  |  |
|-------------------------------------------------------------|------|------|------|------|--|--|--|
| ELECTRICAL                                                  | MIN. | TYP. | MAX. | UNIT |  |  |  |
| Input Voltage (V <sub>IN</sub> )                            | 4.5  |      | 24   | V    |  |  |  |
| Drive Input Voltage (V <sub>DRV</sub> )                     | 4.5  | 5    | 5.5  | V    |  |  |  |
| Control Input Voltage (V <sub>CIN</sub> )                   | 4.5  | 5    | 5.5  | V    |  |  |  |
| Switching Node (LX, DC Voltage)                             |      |      | 27   | V    |  |  |  |
| BOOT-SW                                                     | 4    | 4.5  | 5.5  | V    |  |  |  |
| THERMAL RESISTANCE                                          |      |      |      |      |  |  |  |
| Thermal Resistance from Junction to Case (to P3 PAD "VSWH") |      | 2.5  |      | °C/W |  |  |  |
| Thermal Resistance from Junction to PCB                     |      | 5    |      | °C/W |  |  |  |

<sup>•</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| ELECTRICAL SPECIFICATIONS (                           | )SBL# = 5 \            | /, SMOD = 5 V, V <sub>IN</sub> = 19 V, V <sub>DR</sub>     | v and V | <sub>CIN</sub> = 5 \ | $T_{A} = 2$ | 5 °C) |  |
|-------------------------------------------------------|------------------------|------------------------------------------------------------|---------|----------------------|-------------|-------|--|
| PARAMETER                                             | SYMBOL                 | TEST CONDITIONS<br>UNLESS SPECIFIED                        | MIN.    | TYP.                 | MAX.        | UNIT  |  |
| POWER SUPPLIES                                        |                        |                                                            |         |                      |             |       |  |
|                                                       |                        | V <sub>DSBL#</sub> = 0 V, no switching                     |         | 21                   |             |       |  |
| Control Logic Input Current                           | I <sub>VCIN</sub>      | V <sub>DSBL#</sub> = 5 V, no switching                     |         | 350                  |             | μΑ    |  |
|                                                       |                        | $V_{DSBL\#} = 5 \text{ V}, f_S = 300 \text{ kHz}, D = 0.1$ |         | 500                  |             |       |  |
| Drive Input Current (Dynamia)                         | 1                      | f <sub>S</sub> = 300 kHz, D = 0.1                          |         | 14                   |             | mA    |  |
| Drive Input Current (Dynamic)                         | $I_{VDRV}$             | f <sub>S</sub> = 1 MHz, D = 0.1                            |         | 40                   |             | IIIA  |  |
| BOOTSTRAP SUPPLY                                      |                        |                                                            |         |                      |             |       |  |
| Bootstrap Switch Forward Voltage                      | $V_{F}$                | V <sub>CIN</sub> = 5 V, forward bias current 2 mA          |         | 0.6                  |             | V     |  |
| PWM CONTROL INPUT                                     |                        |                                                            |         |                      |             |       |  |
| Rising Threshold                                      | $PWM_{TH\_R}$          |                                                            | 3.5     | 3.9                  | 4.2         | V     |  |
| Falling Threshold                                     | PWMT <sub>H_F</sub>    |                                                            | 0.8     | 1.0                  | 1.2         | V     |  |
| Tri-state Voltage                                     | $V_{TRI}$              | PWM pin floating                                           |         | 2.3                  |             | V     |  |
| Tri-state Rising Threshold                            | $V_{TRI\_TH\_R}$       |                                                            | 0.9     | 1.3                  | 1.8         | V     |  |
| Tri-state Falling Threshold                           | V <sub>TRI_TH_F</sub>  |                                                            | 3.4     | 3.7                  | 4.0         | V     |  |
| Tri-state Rising Threshold Hysteresis                 | V <sub>TRI_HYS_R</sub> |                                                            |         | 280                  |             | mV    |  |
| Tri-state Falling Threshold Hysteresis                | V <sub>TRI_HYS_F</sub> |                                                            |         | 180                  |             | mV    |  |
| Planta LO                                             |                        | V <sub>PWM</sub> = 5 V                                     |         | 250                  |             |       |  |
| PWM Input Current                                     | I <sub>PWM</sub>       | $V_{PWM} = 0 \text{ V}$                                    |         | - 250                |             | μΑ    |  |
| TIMING SPECIFICATIONS                                 |                        | ,                                                          |         |                      |             | I.    |  |
| Tri-state to GH/GL Rising Propagation Delay           | T <sub>PD_R_Tri</sub>  |                                                            |         | 20                   |             | ns    |  |
| Tri-state Hold-Off Time                               | T <sub>TSHO</sub>      |                                                            |         | 150                  |             | ns    |  |
| GH - Turn Off Propagation Delay                       | T <sub>PD_OFF_GH</sub> |                                                            |         | 20                   |             | ns    |  |
| GH - Turn ON Propagation Delay                        |                        | No load, see fig. 4                                        |         | 15                   |             | no    |  |
| (Dead Time Rising)                                    | $T_{PD\_ON\_GH}$       | No load, see lig. 4                                        |         | 13                   |             | ns    |  |
| GL - Turn Off Propagation Delay                       | $T_{PD\_OFF\_GL}$      |                                                            |         | 20                   |             | ns    |  |
| GL - Turn ON Propagation Delay<br>(Dead Time Falling) | T <sub>PD_ON_GL</sub>  |                                                            |         | 20                   |             | ns    |  |
| DSBL# Hi to GH/GL Rising Propagation Delay            | T <sub>PD_R_DSBL</sub> |                                                            |         | 500                  |             | ns    |  |
| DSBL# Lo to GH/GL Falling Propagation Delay           | T <sub>PD_F_DSBL</sub> |                                                            |         | 200                  |             | ns    |  |
| DSBL#, ZCD_EN# INPUT                                  |                        |                                                            |         |                      |             |       |  |
| DSPL# Logic Input Voltage                             | V                      | Enable                                                     | 2       |                      |             | V     |  |
| DSBL# Logic Input Voltage                             | $V_{DSBL}$             | Disenable                                                  |         |                      | 0.8         | v     |  |
| ZCD_FN# Logic lenut Voltage                           | M                      | High State                                                 | 2       |                      |             | V     |  |
| ZCD_EN# Logic Input Voltage                           | $V_{SMOD}$             | Low State                                                  |         |                      | 0.8         | V     |  |
| PROTECTION                                            |                        |                                                            |         |                      |             |       |  |
| Under Voltage Lockout                                 | V                      | Rising, On Threshold                                       |         | 3.3                  | 3.9         | V     |  |
| Onder voltage Lockout                                 | $V_{UVLO}$             | Falling, Off Threshold                                     | 2.3     | 2.95                 | _           | , v   |  |
| Under Voltage Lockout Hysteresis                      |                        |                                                            |         | 400                  |             | mV    |  |
| THWn Flag Set <sup>(2)</sup>                          |                        | (2)                                                        |         | 160                  |             | °C    |  |
| THWn Flag Clear <sup>(2)</sup>                        |                        |                                                            |         | 135                  |             | °C    |  |
| THWn Flag Hysteresis <sup>(2)</sup>                   |                        |                                                            |         | 25                   |             | °C    |  |
| THWn Output Low                                       |                        |                                                            |         | 0.02                 |             | V     |  |

#### Notes

<sup>(1)</sup> Typical limits are established by characterization and are not production tested.

<sup>(2)</sup> Guaranteed by design.

 $<sup>^{(3)}\,</sup>$  Min. and max. parameters are not 100 % production tested.

## **DETAILED OPERATIONAL DESCRIPTION**

#### **PWM Input with Tri-State Function**

The PWM input receives the PWM control signal from the VR controller IC. The PWM input is designed to be compatible with standard controllers using two state logic (H and L) and advanced controllers that incorporate tri-state logic (H, L, and tri-state) on the PWM output. For two state logic, the PWM input operates as follows. When PWM is driven above  $V_{th\_pwm\_r}$  the low side is turned OFF and the high side is turned ON. When PWM input is driven below V<sub>th pwm f</sub> the high side turns off and the low side turns on. For tri-state logic, the PWM input operates as above for driving the MOSFETs. However, there is an third state that is entered into as the PWM output of tri-state compatible controller enters its high impedance state during shut-down. The high impedance state of the controller's PWM output allows the SiC770 to pull the PWM input into the tri-state region (see the tri-state Voltage Threshold diagram below). If the PWM input stays in this region for the tri-state hold-off period, t<sub>TSHO</sub>, both high side and low side MOSFETs are turned off. This function allows the VR phase to be disabled without negative output voltage swing caused by inductor ringing and saves a schottky diode clamp. The PWM and tri-state regions are separated by hysteresis to prevent false triggering. The SiC770CD incorporates PWM voltage thresholds that are compatible with 5 V logic.

#### Disable (DSBL#)

In the low state, the DSBL# pin shuts down the driver IC and disables both high-side and low-side MOSFET. In this state, the standby current is minimized. If DSBL# is left unconnected an internal pull-down resistor will pull the pin down to CGND and shut down the IC.

#### Diode Emulation Mode (ZCD\_EN#) Skip

When ZCD\_EN# pin is low the diode emulation mode is enabled. This is a non-synchronous conversion mode that improves light load efficiency by reducing switching losses. Conducted losses that occur in synchronous buck regulators when inductor current is negative are also reduced. Circuitry in the gate drive IC detects the inductor valley current when inductor current crosses zero and automatically stops switching the low side MOSFET. See ZCD\_EN# operation diagram for additional details. This function can be also be used for a pre-biased output voltage. If ZCD\_EN# is left un-connected, an internal pull up resistor will pull the pin up to  $V_{CIN}$  (logic high) to disable the ZCD\_EN# function.

## Thermal Shutdown Warning (THWn)

The THWn pin is an open drain signal that flags the presence of excessive junction temperature. Connect a maximum of 20 k $\Omega$  to pull this pin up to V<sub>CIN</sub>. An internal temperature sensor detects the junction temperature. The temperature threshold is 160 °C. When this junction temperature is exceeded the THWn flag is set. When the junction temperature drops below 135 °C the device will clear the THWn signal. The SiC770 does not stop operation when the flag is set. The decision to shutdown must be made by an external thermal control function.

#### Voltage Input (V<sub>IN</sub>)

This is the power input to the drain of the high-side Power MOSFET. This pin is connected to the high power intermediate BUS rail.

# Switch Node (V<sub>SWH</sub> and PHASE)

The switch node  $V_{SWH}$  is the circuit PWM regulated output. This is the output applied to the filter circuit to deliver the regulated high output for the buck converter. The PHASE pin is internally connected to the switch node  $V_{SWH}$ . This pin is to be used exclusively as the return pin for the BOOT capacitor. A 20 k $\Omega$  resistor is connected between GH and PHASE to provide a discharge path for the HS MOSFET in the event that  $V_{CIN}$  goes to zero while  $V_{IN}$  is still applied.

# Ground connections (C<sub>GND</sub> and P<sub>GND</sub>)

 $P_{GND}$  (power ground) should be externally connected to  $C_{GND}$  (control signal ground). The layout of the printed circuit board should be such that the inductance separating the  $C_{GND}$  and  $P_{GND}$  should be a minimum. Transient differences due to inductance effects between these two pins should not exceed 0.5 V.

# Control and Drive Supply Voltage Input (VDRV, VCIN)

 $V_{\text{CIN}}$  is the bias supply for the gate drive control IC.  $V_{\text{DRV}}$  is the bias supply for the gate drivers. It is recommended to separate these pins through a resistor. This creates a low pass filtering effect to avoid coupling of high frequency gated rive noise into the IC.

#### **Bootstrap Circuit (BOOT)**

The internal bootstrap switch and an external bootstrap capacitor form a charge pump that supplies voltage to the BOOT pin. An integrated bootstrap diode is incorporated so that only an external capacitor is necessary to complete the bootstrap circuit. Connect a boot strap capacitor with one leg tied to BOOT pin and the other tied to PHASE pin.

# Shoot-Through Protection and Adaptive Dead Time (AST)

The SiC770 has an internal adaptive logic to avoid shoot through and optimize dead time. The shoot through protection ensures that both high-side and low-side MOSFET are not turned on the same time. The adaptive dead time control operates as follows. The HS and LS gate voltages are monitored to prevent the one turning on until the other's gate voltage is sufficiently low (1.0 V), that and built in delays ensure the one Power MOS is completely off, before the other can be turned on. This feature helps to adjust dead time as gate transitions change with respect to output current and temperature.

# **Under Voltage Lockout (UVLO)**

During the start up cycle, the UVLO disables the gate drive holding high-side and low-side MOSFET gate low until the input voltage rail has reached a point at which the logic circuitry can be safely activated. The SiC770 also incorporates logic to clamp the gate drive signals to zero when the UVLO falling edge triggers the shutdown of the device. As an added precaution, a 20.2  $\mathrm{k}\Omega$  resistor is connected between GH and PHASE to provide a discharge path for the HS MOSFET.

## **FUNCTIONAL BLOCK DIAGRAM**



Fig. 3 - SiC770 Functional Block Diagram

| DEVICE TRUTH TABLE |      |     |    |                             |  |  |  |
|--------------------|------|-----|----|-----------------------------|--|--|--|
| DSBL#              | SMOD | PWM | GH | GL                          |  |  |  |
| Open               | X    | X   | L  | L                           |  |  |  |
| L                  | X    | X   | L  | L                           |  |  |  |
| Н                  | L    | L   | L  | H (IL > 0), L (IL $\leq$ 0) |  |  |  |
| Н                  | L    | Н   | Н  | L                           |  |  |  |
| Н                  | Н    | Н   | Н  | L                           |  |  |  |
| Н                  | Н    | L   | L  | Н                           |  |  |  |



## **PWM TIMING DIAGRAM**



Fig. 4 - Definition of PWM Logic and Tri-State

# **PWM TIMING DIAGRAM**



Fig. 5 - ZCD\_EN# Operation Timing Diagram

Fig. 6 - DSBL# Function Timing Diagram



# **ELECTRICAL CHARACTERISTICS**



Efficiency Performance vs. f<sub>SW</sub> V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 1.8 V



Efficiency Performance vs. f<sub>SW</sub> V<sub>IN</sub> = 19 V, V<sub>OUT</sub> = 1.8 V



Power Loss vs. Switching Frequency  $V_{IN}$  = 19 V,  $V_{OUT}$  = 1.8 V,  $I_{OUT}$  = 15 A, Rboot = 4.7  $\Omega$ , Inductance = 0.47  $\mu$ H



Power Loss vs. Input Voltage  $V_{OUT}$  = 1.8 V,  $I_{OUT}$  = 15 A,  $f_{SW}$  = 300 kHz, Rboot = 4.7  $\Omega$ , Inductance = 0.47  $\mu H$ 





 $V_{CIN}$  Current vs. Switching Frequency  $V_{IN}$  = 12 V,  $V_{OUT}$  = 1.8 V,  $I_{OUT}$  = 20 A,  $V_{CIN}$  =  $V_{DRV}$  = 5 V





Switching Waveform at PWM Rising Edge  $V_{IN}$  = 19 V,  $V_{O}$  = 1.8 V,  $I_{O}$  = 20 A,  $f_{SW}$  = 500 kHz



Switching Waveform at PWM Falling Edge  $V_{IN}$  = 19 V,  $V_{O}$  = 1.8 V,  $I_{O}$  = 20 A,  $f_{SW}$  = 500 kHz



Switching Waveform at ZCD\_EN# - High  $V_{IN}$  = 12 V,  $V_{O}$  = 1.8 V, ,  $I_{L}$  = 1 A,  $f_{SW}$  = 500 kHz



Switching Waveform at ZCD\_EN# - Low  $V_{IN}$  = 12 V,  $V_{O}$  = 1.8 V, ,  $I_{L}$  = DCM,  $t_{on}$  = 200 ns



DSBL# Hi to GH Rising Propagation Delay  $V_{IN} = 12 \text{ V}, t_{on} = 200 \text{ ns}, f_{SW} = 500 \text{ kHz}, I_{O} = 0 \text{ A}$ 



DSBL# Hi to GL Rising Propagation Delay  $V_{IN}$  = 12 V,  $t_{on}$  = 200 ns,  $f_{SW}$  = 500 kHz,  $I_{O}$  = 0 A





**DSBL# Lo to GH Falling Propagation Delay** 



**DSBL# Lo to GL Falling Propagation Delay** 



## PACKAGE MECHANICAL DRAWING



| DIM.              | MILLIMETERS |           |      | INCHES    |            |       |
|-------------------|-------------|-----------|------|-----------|------------|-------|
|                   | MIN.        | NOM.      | MAX. | MIN.      | NOM.       | MAX.  |
| A <sup>(8)</sup>  | 0.70        | 0.75      | 0.80 | 0.027     | 0.029      | 0.031 |
| A1                | 0.00        | -         | 0.05 | 0.000     | -          | 0.002 |
| A2                |             | 0.20 ref. |      |           | 0.008 ref. |       |
| b <sup>(4)</sup>  | 0.20        | 0.25      | 0.30 | 0.078     | 0.098      | 0.011 |
| D                 |             | 6.00 BSC  |      |           | 0.236 BSC  |       |
| е                 | 0.50 BSC    |           |      |           | 0.019 BSC  |       |
| Е                 | 6.00 BSC    |           |      | 0.236 BSC |            |       |
| L                 | 0.35        | 0.40      | 0.45 | 0.013     | 0.015      | 0.017 |
| N (3)             | 40          |           |      | 40        |            |       |
| Nd <sup>(3)</sup> |             | 10        |      |           | 10         |       |
| Ne <sup>(3)</sup> |             | 10        |      |           | 10         |       |
| D2-1              | 1.45        | 1.50      | 1.55 | 0.057     | 0.059      | 0.061 |
| D2-2              | 1.45        | 1.50      | 1.55 | 0.057     | 0.059      | 0.061 |
| D2-3              | 2.35        | 2.40      | 2.45 | 0.095     | 0.094      | 0.096 |
| E2-1              | 4.35        | 4.40      | 4.45 | 0.171     | 0.173      | 0.175 |
| E2-2              | 1.95        | 2.00      | 2.05 | 0.076     | 0.078      | 0.080 |
| E2-3              | 1.95        | 2.00      | 2.05 | 0.076     | 0.078      | 0.080 |
| K1                |             | 0.73 BSC  |      |           | 0.028 BSC  |       |
| K2                | 0.21 BSC    |           |      |           | 0.008 BSC  |       |

#### **Notes**

- 1. Use millimeters as the primary measurement
- 2. Dimensioning and tolerances conform to ASME Y14.5M. 1994
- 3. N is the number of terminals. Nd is the number of terminals in X-direction and Ne is the number of terminals in Y-direction
- 4. Dimension b applies to plated terminal and is measured between 0.20 mm and 0.25 mm from terminal tip
- 5. The pin #1 identifier must be existed on the top surface of the package by using indentation mark or other feature of package body
- 6. Exact shape and size of this feature is optional
- 7. Package warpage max. 0.08 mm
- 8. Applied only for terminals

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see www.vishay.com/ppg?62727.

# PowerPAK® MLP66-40 Case Outline



| DIM.              | MILLIMETERS |           |      | INCHES |            |       |  |
|-------------------|-------------|-----------|------|--------|------------|-------|--|
|                   | MIN.        | NOM.      | MAX. | MIN.   | NOM.       | MAX.  |  |
| A <sup>(8)</sup>  | 0.70        | 0.75      | 0.80 | 0.027  | 0.029      | 0.031 |  |
| A1                | 0.00        | -         | 0.05 | 0.000  | -          | 0.002 |  |
| A2                |             | 0.20 ref. |      |        | 0.008 ref. |       |  |
| b <sup>(4)</sup>  | 0.20        | 0.25      | 0.30 | 0.078  | 0.098      | 0.011 |  |
| D                 |             | 6.00 BSC  |      |        | 0.236 BSC  |       |  |
| е                 |             | 0.50 BSC  |      |        | 0.019 BSC  |       |  |
| Е                 | 6.00 BSC    |           |      |        | 0.236 BSC  |       |  |
| L                 | 0.35        | 0.40      | 0.45 | 0.013  | 0.015      | 0.017 |  |
| N <sup>(3)</sup>  | 40          |           |      | 40     |            |       |  |
| Nd <sup>(3)</sup> |             | 10        |      | 10     |            |       |  |
| Ne <sup>(3)</sup> |             | 10        |      | 10     |            |       |  |
| D2-1              | 1.45        | 1.50      | 1.55 | 0.057  | 0.059      | 0.061 |  |
| D2-2              | 1.45        | 1.50      | 1.55 | 0.057  | 0.059      | 0.061 |  |
| D2-3              | 2.35        | 2.40      | 2.45 | 0.095  | 0.094      | 0.096 |  |
| E2-1              | 4.35        | 4.40      | 4.45 | 0.171  | 0.173      | 0.175 |  |
| E2-2              | 1.95        | 2.00      | 2.05 | 0.076  | 0.078      | 0.080 |  |
| E2-3              | 1.95        | 2.00      | 2.05 | 0.076  | 0.078      | 0.080 |  |
| K1                |             | 0.73 BSC  |      |        | 0.028 BSC  |       |  |
| K2                | 0.21 BSC    |           |      |        | 0.008 BSC  |       |  |

ECN: T14-0826-Rev. B, 12-Jan-15

DWG: 5986

## Notes

- 1. Use millimeters as the primary measurement
- 2. Dimensioning and tolerances conform to ASME Y14.5M. 1994
- 3. N is the number of terminals. Nd is the number of terminals in X-direction and Ne is the number of terminals in Y-direction

 $\Delta$ Dimension b applies to plated terminal and is measured between 0.20 mm and 0.25 mm from terminal tip

The pin #1 identifier must be existed on the top surface of the package by using indentation mark or other feature of package body Exact shape and size of this feature is optional

7. Package warpage max. 0.08 mm

Applied only for terminals

Revision: 12-Jan-15 1 Document Number: 64846



# **Legal Disclaimer Notice**

Vishay

# **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.