

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# SL3S4011 4021

UCODE I<sup>2</sup>C

Rev. 3.5 — 18 September 2018

**Product data sheet COMPANY PUBLIC** 

#### **General description** 1

The UHF EPCglobal Generation-2 standard allows the commercialized provision of mass adoption of UHF RFID technology for passive smart tags and labels. Main fields of applications are supply chain management and logistics for worldwide use with special consideration of European, US and Chinese frequencies to ensure that operating distances of several meters can be realized.

The NXP Semiconductors UCODE product family is compliant to this EPC Gen2 standard offering anti-collision and collision arbitration functionality. This allows a reader to simultaneously operate multiple labels/tags within its antenna field.

The UCODE-based label/ tag requires no external power supply for contactless operation. Its contactless interface generates the power supply via the antenna circuit by propagative energy transmission from the interrogator (reader), while the system clock is generated by an on-chip oscillator. Data transmitted from the interrogator to the label/tag is demodulated by the interface, and it also modulates the interrogator's electromagnetic field for data transmission from the label/tag to the interrogator.

A label/tag can be then operated without the need for line of sight or battery, as long as it is connected to a dedicated antenna for the targeted frequency range. When the label/tag is within the interrogator's operating range, the high-speed wireless interface allows data transmission in both directions.

With the UCODE I<sup>2</sup>C product, NXP Semiconductors introduces now the possibility to combine 2 independent UHF Interfaces (following EPC Gen2 standard) with an I<sup>2</sup>C interface. Its large memory can be then read or write via both interfaces.

This I<sup>2</sup>C functionality enables the standard EPC Gen2 functionalities to be linked to an electronic device microprocessor. By linking the rich functionalities of the EPC Gen2 standards to the Electronics world, the UCODE I<sup>2</sup>C product opens a whole new range of application.

The I<sup>2</sup>C interface needs to be supplied externally and supports standard and fast I<sup>2</sup>C modes. Its large memory is based on a field proven non-volatile memory technology commonly used in high-quality automotive applications.

#### **Features and benefits** 2

#### 2.1 UHF interface

- Dual UHF antenna port
- -18 dBm READ sensitivity
- -11 dBm WRITE sensitivity
- -23 dBm READ and WRITE sensitivity with the chip powered



- Compliant to EPCglobal Radio-Frequency Identity Protocols Class-1 Generation-2 UHF RFID Protocol for communications at 860 MHz to 960 MHz version 1.2.0
- Wide RF interface temperature range: -40 °C up to +85 °C
- · Memory read protection
- Interrupt output
- RF I<sup>2</sup>C bridge function based on SRAM memory

### 2.2 I<sup>2</sup>C interface

- Supports Standard (100 kHz) and Fast (400 kHz) mode (see Ref. 1)
- UCODE I<sup>2</sup>C can be used as standard I<sup>2</sup>C EEPROMs

#### 2.3 Command set

- All mandatory EPC Gen2 v1.2.0 commands
- · Optional commands: Access, Block Write (32 bit)
- · Custom command: ChangeConfig

#### 2.4 Memory

- 3328-bit user memory
- 160-bit EPC memory
- 96-bit tag identifier (TID) including 48-bit unique serial number
- 32-bit KILL password to permanently disable the tag
- 32-bit ACCESS password to allow a transition into the secured transmission state
- Encoding speed one word 5 ms
- Data retention: 20 years at 55 °C
- Write endurance: 100 kcycles at 85 °C

#### 2.5 Package

- SOT-902-3; MO-255B footprint
- Outline 1.6 × 1.6 mm
- Thickness ≤ 0.5 mm

## 3 Applications

- Firmware downloads
- · Return management
- · Counterfeit protection and authentication
- · Production information
- · Theft protection and deterrence
- · Production automation
- Device customization/product configuration
- Offline Diagnostics

There are known limitations for applications where both interfaces are powered. For details refer to Ref. 6.

SL3S4011\_4021

## 4 Ordering information

**Table 1. Ordering information** 

| Type number | Package |                                                                                                                                 |          |  |  |  |
|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|
|             | Name    | Description                                                                                                                     | Version  |  |  |  |
| SL3S4011FHK | XQFN8   | Single differential RF Front End [1]- Plastic, extremely thin quad flat package; no leads; 8 terminals; body 1.6 × 1.6 × 0.5 mm | SOT902-3 |  |  |  |
| SL3S4021FHK | XQFN8   | Dual differential RF Front End - Plastic, extremely thin quad flat package; no leads; 8 terminals; body 1.6 × 1.6 × 0.5 mm      | SOT902-3 |  |  |  |

[1] RFP1, RFN1

## 5 Marking

Table 2. Marking

| Type Number | Marking code |
|-------------|--------------|
| SL3S4011FHK | 1FE          |
| SL3S4021FHK | 2FE          |

## 6 Block diagram



SL3S4011\_4021

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

## 7 Pinning information

## 7.1 Pinning



## 7.2 Pin description

Table 3. Pin description

| Pin | Symbol | Description                   |
|-----|--------|-------------------------------|
| 1   | RF1P   | active antenna 1 connector    |
| 2   | RF1N   | antenna 1                     |
| 3   | SCL    | I <sup>2</sup> C clock / _INT |
| 4   | VDD    | supply                        |
| 5   | SDA    | I <sup>2</sup> C data         |
| 6   | RF2N   | antenna 2                     |
| 7   | RF2P   | active antenna 2 connector    |
| 8   | GND    | ground                        |

## 8 Mechanical specification

#### 8.1 SOT902 specification

Table 4. Mechanical properties XQFN8

| Package name | Outline code | Package size          | Reel format               |
|--------------|--------------|-----------------------|---------------------------|
| SOT902       | SOT902-3     | size: 1.6 mm × 1.6 mm | 4000 pcs                  |
|              |              | thickness: 0.5 mm     | 7" diameter               |
|              |              |                       | Carrier tape width 8 mm   |
|              |              |                       | Carrier pocket pitch 4 mm |

## 9 Functional description

#### 9.1 Air interface standards

The UCODE I<sup>2</sup>C fully supports all mandatory parts of the "Specification for RFID Air Interface EPCglobal, EPC Radio-Frequency Identity Protocols, Class-1 Generation-2 UHF RFID, Protocol for Communications at 860 MHz to 960 MHz, Version 1.2.0".

#### 9.2 Power transfer

The interrogator provides an RF field that powers the tag, equipped with a UCODE  $I^2C$ . The antenna transforms the impedance of free space to the chip input impedance in order to get the maximum possible power for the UCODE  $I^2C$  on the tag.

The RF field, which is oscillating on the operating frequency provided by the interrogator, is rectified to provide a smoothed DC voltage to the analog and digital modules of the IC.

For I<sup>2</sup>C operation, the UCODE I<sup>2</sup>C has to be supplied externally via the VDD pin.

### 9.3 Data transfer air interface

#### 9.3.1 Interrogator to tag Link

An interrogator transmits information to the UCODE I<sup>2</sup>C by modulating a UHF RF signal. The UCODE I<sup>2</sup>C receives both information and operating energy from this RF signal. Tags are passive, meaning that they receive all of their operating energy from the interrogator's RF waveform.

An interrogator is using a fixed modulation and data rate for the duration of at least one inventory round. The interrogator communicates to the UCODE I<sup>2</sup>C by modulating an RF carrier using DSB-ASK with PIE encoding.

#### 9.3.2 Tag to reader Link

An interrogator receives information from a UCODE I<sup>2</sup>C by transmitting an unmodulated RF carrier and listening for a backscattered reply. The UCODE I<sup>2</sup>C backscatters by switching the reflection coefficient of its antenna between two states in accordance with the data being sent.

SL3S4011\_4021

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

The UCODE I<sup>2</sup>C communicates information by backscatter-modulating the amplitude and/or phase of the RF carrier. Interrogators shall be capable of demodulating either demodulation type.

The encoding format, selected in response to interrogator commands, is either FM0 baseband or Miller-modulated subaltern.

## 9.4 Data transfer to I<sup>2</sup>C interface

The UCODE I<sup>2</sup>C memory can be read/written similar to a standard I<sup>2</sup>C serial EEPROM device. The address space is arranged in a linear manner. When performing a sequential read, the address pointer is increased linearly from start of the EPC memory to the end of the user memory.

At the end address of each bank, the address pointer jumps automatically to the first address in the subsequent bank. In I<sup>2</sup>C write modes only even address values are accepted, due to the word wise organization of the EEPROM.

Regarding arbitration between RF and I<sup>2</sup>C, see <u>Section 12 "RF interface/I<sup>2</sup>C interface arbitration"</u>).

#### Write operation:

- · Write word
- Write block (2 words)

#### Read operation:

- · current address read
- · random address read
- · sequential current read
- · random sequential read

### 9.5 Supported commands

The UCODE I<sup>2</sup>C supports all mandatory EPCglobal V1.2.0 commands.

In addition, the UCODE I<sup>2</sup>C supports the following optional commands.

- Access
- BlockWrite (32 bit)

The UCODE I<sup>2</sup>C features the following custom commands described in more detail later:

• ChangeConfig

## 9.6 UCODE I<sup>2</sup>C memory

The UCODE I<sup>2</sup>C memory is implemented according to EPCglobal Gen2. It is organized in four sections all accessible via both RF and I<sup>2</sup>C operation except the reserved memory section which only accessible via RF:

Table 5. UCODE I<sup>2</sup>C memory sections

| Table of GGGZZT G Memory GGGGGGG                         |         |      |  |  |  |
|----------------------------------------------------------|---------|------|--|--|--|
| Name                                                     | Size    | Bank |  |  |  |
| Reserved memory (32-bit ACCESS and 32-bit KILL password) | 64 bit  | 00b  |  |  |  |
| EPC (excluding 16 bit CRC-16 and 16-bit PC)              | 160 bit | 01b  |  |  |  |

SL3S4011\_4021

| Name                                        | Size     | Bank |
|---------------------------------------------|----------|------|
| Download register                           | 16 bit   | 01b  |
| UCODE I <sup>2</sup> C Configuration Word   | 16 bit   | 01b  |
| TID (including unique 48-bit serial number) | 96 bit   | 10b  |
| User Memory                                 | 3328 bit | 11b  |

The logical addresses of all memory banks begin at zero (00h).

In addition to the 4 memory banks, one configuration word to handle the UCODE  $I^2$ C-specific features is available at EPC bank 01b address 200h. The configuration word is described in detail in section "UCODE  $I^2$ C special features".

NXP Semiconductors SL3S4011\_4021

UCODE I<sup>2</sup>C

## 9.6.1 UCODE I<sup>2</sup>C overall memory map

Table 6. Memory map

| Bank address           | Memory address |                                     | Туре     | Content                              | Initial value | Remark                       |
|------------------------|----------------|-------------------------------------|----------|--------------------------------------|---------------|------------------------------|
|                        | RF             | I <sup>2</sup> C                    |          |                                      |               |                              |
| Bank 00                | 00h to 1Fh     | not accessible via i <sup>2</sup> C | reserved | kill password                        | all 00h       | unlocked memory              |
|                        | 20h to 3Fh     | not accessible via i <sup>2</sup> C | reserved | access password                      | all 00h       | unlocked memory              |
| Bank 01<br>EPC         | 00h to 0Fh     | 2000h                               | EPC      | CRC-16: refer to Ref. 5              |               | memory mapped calculated CRC |
|                        | 10h to 1Fh     | 2002h                               | EPC      | PC                                   | 3000h         | unlocked memory              |
|                        | 20h to 2Fh     | 2004h                               | EPC      | EPC bit [0 to 15]                    | [1]           | unlocked memory              |
|                        |                |                                     | EPC      |                                      |               | unlocked memory              |
|                        | B0h to BFh     | 2016h                               | EPC      | EPC bit [144 to 159]                 |               | unlocked memory              |
|                        | 1F0h to 1FFh   | 203Eh                               | EPC      | download register                    |               | for the bridge function      |
|                        | 200h to 20Fh   | 2040h                               | EPC      | Configuration word, see Section 10.2 |               |                              |
| Bank 10 TID            | 00h to 0Fh     | 4000h                               | TID      | TID header                           | n.a.          | locked memory                |
|                        | 10h to 1Fh     | 4002h                               | TID      | TID header                           | n.a.          | locked memory                |
|                        | 20h to 2Fh     | 4004h                               | TID      | XTID_header                          | 0000h         | locked memory                |
|                        | 30h to 3Fh     | 4006h                               | TID      | TID serial number                    | [2]           | locked memory                |
|                        | 40h to 4Fh     | 4008h                               | TID      | TID serial number                    | n.a.          | locked memory                |
|                        | 50h to 5Fh     | 400Ah                               | TID      | TID serial number                    | n.a.          | locked memory                |
| Bank 11<br>User memory | 000h to 00Fh   | 6000h                               | UM       | user memory bit [0 to 15]            | all 00h       | unlocked memory              |
|                        | 010h to 01Fh   | 6002h                               | UM       | user memory bit [16 to 31]           | all 00h       | unlocked memory              |
|                        |                |                                     | UM       |                                      | all 00h       | unlocked memory              |
|                        | CF0h to CFFh   | 619Eh                               | UM       | user memory bit [3311 to 3327]       | all 00h       | unlocked memory              |

<sup>[2]</sup> see TID paragraph

NXP Semiconductors SL3S4011\_4021

UCODE I<sup>2</sup>C

## 9.6.2 UCODE I<sup>2</sup>C TID memory details

Table 7. UCODE I<sup>2</sup>C TID description

|                |                            |          |                  | Model number          |                    |                          |
|----------------|----------------------------|----------|------------------|-----------------------|--------------------|--------------------------|
| Туре           | First 32 bit of TID memory | Class ID | Mask designer ID | Config Word indicator | Sub version number | Version (Silicon) number |
| UCODE SL3S4011 | E200680D                   | E2h      | 006h             | 1                     | 0000b              | 0001101                  |
| UCODE SL3S4021 | E200688D                   | E2h      | 006h             | 1                     | 0001b              | 0001101                  |



## 10 Supported features

The UCODE I<sup>2</sup>C is equipped with a number of additional features and a custom command. Nevertheless, the chip is designed in a way that standard EPCglobal READ / WRITE / ACCESS commands can be used to operate the features.

The memory map in the previous section describes the Configuration Word used to control the additional features located after address 200h of the EPC memory, hence UCODE I<sup>2</sup>C features are controlled by bits located in the EPC number space. For this reason, the standard READ / WRITE commands of a UHF EPCglobal compliant reader can be used to select the flags or activate/deactivate features if the memory bank is not locked. In case of locked memory banks the ChangeConfig custom command has to be used.

The bits (flags) of the ConfigurationWord are selectable using the standard EPC SELECT command.

## 10.1 UCODE I<sup>2</sup>C special feature

### • Externally Supplied flag

The flag will indicate the availability of an external supply.

#### · RF active flag

The flag will indicate on which RF port power is available and signal transmission ongoing.

#### · RF Interface on/off switching

For privacy reasons, the two RF ports as well as the I<sup>2</sup>C interface can be switched on/ off by toggling the related bits of the ConfigurationWord. The ConfigurationWord is accessible via RF and I<sup>2</sup>C interface. Although it is possible to kill the RF interface via the KILL feature of EPC Gen2, a minimum of one port shall be active at all times. In the case of the dual port version, either one or both RF can be active. In the case of the single front-end version, the RF port cannot be deactivated.

#### • I<sup>2</sup>C Interface on/off switching

For privacy reasons, the I<sup>2</sup>C port can be disabled by toggling the related bit of the ConfigWord but only via RF.

## • RF - I<sup>2</sup>C Bridge feature

The UCODE I<sup>2</sup>C can be used as an RF- I<sup>2</sup>C bridge to directly forward data from the RF interface to the I<sup>2</sup>C interface and vice versa. The UCODE I<sup>2</sup>C is equipped with a download/upload register of 16-bit data buffer located in the EPC bank. The data received via RF can be read via I<sup>2</sup>C like regular memory content. In case the buffer is empty reading the register returns NAK. This feature should be combined with the Download Indicator or the interrupt signaling. The content of the buffer is only valid if the download indicator is set and an interrupt was triggered (when interrupt signaling is enabled in the ConfigWord).

- Upload Indicator flag (I<sup>2</sup>C to UHF) address 203h in the configuration word
   The flag will indicate if data in the download/upload register is available. Will be
   automatically cleared when the download/upload register is read out via UHF.
- Download Indicator flag (UHF to I<sup>2</sup>C) address 200h in the configuration word
   The flag will indicate if data in the download/upload register is available. Will be
   automatically cleared when the download/upload register is read out via I<sup>2</sup>C.

#### · Interrupt signaling/Download Indicator

The UCODE I<sup>2</sup>C features two methods of signaling:

SL3S4011\_4021

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved

- 1. Signaling via ConfigWord "Download/Upload Indicator" (200h or 203h):
- The Download/Upload Indicator will go high as soon new data from the RF reader or from the I<sup>2</sup>C interface is written to the buffer register. This flag can be polled via I<sup>2</sup>C READ or using the SELECT command. Reading an empty buffer register will return NAK
- The Download/Upload Indicator will automatically return to low as soon as the data is read.
- 2. Interrupt Signaling via the I<sup>2</sup>C-SCL line:
- If the SCL INT enabler of the ConfigWord is set (20Bh) the SCL line will be pulled low for at least 210 μs in case new data was written by the reader or at least 85 μs in case new data has been read by the reader (see Figure 4 "SCL interrupt signalling" and Table 8 "Interrupt signaling via the I2C-SCL line timing").



Table 8. Interrupt signaling via the I2C-SCL line timing

| Symbol                        | Min | Тур                | Max  | Unit |
|-------------------------------|-----|--------------------|------|------|
| t <sub>SCL low_write</sub>    | 210 | 266                | 320  | μs   |
| t <sub>SCL low_read</sub> [1] | 85  | 102 <sup>[2]</sup> | 7800 | μs   |

<sup>[1]</sup> This timing parameter is dependent on the chosen return link frequency.

**Remark:** The features can even be operated (enabled/disabled) with '0' as ACCESS password. It is recommended to set an ACCESS password to avoid unauthorized manipulation of the features via the RF interface.

## 10.2 UCODE I<sup>2</sup>C special features control mechanism

Special features of the UCODE  $I^2C$  are managed using a Configuration Word (ConfigWord) located at the end of the EPC memory bank (address 200h via RF or 2040h via  $I^2C$ ) - see <u>Table 9</u> and <u>Table 10</u>.

The bits of the ConfigWord are selectable (using the standard EPC SELECT command) and can be read, via RF, using standard EPC READ command and via I<sup>2</sup>C. They can

SL3S4011\_4021

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

<sup>[2]</sup> At 640 kHz return link frequency.

be modified using the ChangeConfig custom command or standard READ/WRITE commands or via the I<sup>2</sup>C interface (if allowed).

The permanent bits in <u>Table 9</u> and <u>Table 10</u> are toggle bits.

Table 9. Configuration Word accessible located at bit address 200h via UHF (word address 20h/32d) of the EPC bank and I<sup>2</sup>C address 2040h (1 RF front-end version SL3S4011)

| Feature                                       | Bit type                 | via RF      | via RF    |         | via I <sup>2</sup> C |  |
|-----------------------------------------------|--------------------------|-------------|-----------|---------|----------------------|--|
|                                               |                          | bit address | Access    | Address | Access               |  |
| Download indicator                            | indicator <sup>[1]</sup> | 200h        | read      | 2040h   | read                 |  |
| Externally supplied flag                      | indicator                | 201h        | read      |         | read                 |  |
| RF active flag                                | indicator                | 202h        | read      |         | read                 |  |
| Upload indicator                              | Indicator                | 203h        | read      |         | read                 |  |
| I <sup>2</sup> C address bit 3 <sup>[2]</sup> | permanent <sup>[3]</sup> | 204h        | r/w       |         | read only            |  |
| I <sup>2</sup> C address bit 2 <sup>[2]</sup> | permanent                | 205h        | r/w       |         | read only            |  |
| I <sup>2</sup> C address bit 1 <sup>[2]</sup> | permanent                | 206h        | r/w       |         | read only            |  |
| I <sup>2</sup> C port on/off                  | permanent                | 207h        | r/w       |         | read only            |  |
| UHF antenna port1 on                          | locked                   | 208h        | read only |         | read only            |  |
| rfu                                           |                          | 209h        |           |         |                      |  |
| rfu                                           |                          | 20Ah        |           |         |                      |  |
| SCL INT enable                                | permanent                | 20Bh        | r/w       |         | read only            |  |
| bit for read protect user memory              | permanent                | 20Ch        | r/w       |         | r/w                  |  |
| bit for read protect EPC                      | permanent                | 20Dh        | r/w       |         | r/w                  |  |
| bit for read protect TID SNR (48 bits)        | permanent                | 20Eh        | r/w       |         | r/w                  |  |
| PSF alarm flag                                | permanent                | 20Fh        | r/w       |         | read only            |  |

Indicator bits are reset at power-up but cannot be changed by command Defaults values for bit3/bit2/bit1 are 0/0/1 (see <u>Table 15</u>)

Table 10. Configuration Word accessible located at bit address 200h via UHF (word address 20h/32d) of the EPC bank and I<sup>2</sup>C address 2040h (2 RF front-end version SL3S4021)

| Feature                                       | Bit type                 | via RF      |        | via I <sup>2</sup> C |           |
|-----------------------------------------------|--------------------------|-------------|--------|----------------------|-----------|
|                                               |                          | bit address | Access | Address              | Access    |
| Download indicator                            | indicator <sup>[1]</sup> | 200h        | read   | 2040h                | read      |
| Externally supplied flag                      | indicator                | 201h        | read   |                      | read      |
| RF active flag                                | indicator                | 202h        | read   |                      | read      |
| Upload indicator                              | indicator                | 203h        | read   |                      | read      |
| I <sup>2</sup> C address bit 3 <sup>[2]</sup> | permanent <sup>[3]</sup> | 204h        | r/w    |                      | read only |
| I <sup>2</sup> C address bit 2 <sup>[2]</sup> | permanent                | 205h        | r/w    |                      | read only |
| I <sup>2</sup> C address bit 1 <sup>[2]</sup> | permanent                | 206h        | r/w    |                      | read only |
| I <sup>2</sup> C port on/off                  | permanent                | 207h        | r/w    |                      | read only |

Permanent bits are permanently stored bits in the memory

**UCODE I2C** 

| Feature                                | Bit type  | Bit type via RF |        | via I <sup>2</sup> C | via I <sup>2</sup> C |  |
|----------------------------------------|-----------|-----------------|--------|----------------------|----------------------|--|
|                                        |           | bit address     | Access | Address              | Access               |  |
| UHF antenna port1 on/off               | permanent | 208h            | r/w    |                      | r/w                  |  |
| UHF antenna port2 on/off               | permanent | 209h            | r/w    |                      | r/w                  |  |
| rfu                                    |           | 20Ah            |        |                      |                      |  |
| SCL INT enable                         | permanent | 20Bh            | r/w    |                      | read only            |  |
| bit for read protect user memory       | permanent | 20Ch            | r/w    |                      | r/w                  |  |
| bit for read protect EPC               | permanent | 20Dh            | r/w    |                      | r/w                  |  |
| bit for read protect TID SNR (48 bits) | permanent | 20Eh            | r/w    |                      | r/w                  |  |
| PSF alarm flag                         | permanent | 20Fh            | r/w    |                      | read only            |  |

- Indicator bits are reset at power-up but cannot be changed by command Defaults values for bit3/bit2/bit1 are 0/0/1 (see <u>Table 15</u>)
- Permanent bits are permanently stored bits in the memory

### 10.3 Change Config Command

The UCODE I<sup>2</sup>C ChangeConfig custom command allows handling the special features described in the previous paragraph. As long the EPC bank is not write locked standard EPC READ/WRITE commands can be used to modify the flags.

Table 11. ChangeConfig custom command

|             | Command              | RFU      | Data                    | RN     | CRC-16 |
|-------------|----------------------|----------|-------------------------|--------|--------|
| No. of bits | 16                   | 8        | 16                      | 16     | 16     |
| Description | 11100000<br>00000111 | 00000000 | Toggle bits<br>XOR RN16 | handle | -      |

The bits to be toggled in the configuration register need to be set to '1'.

E.g., sending 0000 0000 0000 0000 1001 XOR RN16 will activate the EPC Read Protect and PSF bit. Sending the very same command a second time will disable the features.

The reply of the ChangeConfig will return the current register setting.

Table 12. ChangeConfig custom response table

| Starting state                 | Condition                                         | Response                                        | Next state |
|--------------------------------|---------------------------------------------------|-------------------------------------------------|------------|
| ready                          | all                                               | -                                               | ready      |
| arbitrate, reply, acknowledged | all                                               | -                                               | arbitrate  |
| open                           | valid handle, Status word needs to change         | Backscatter unchanged<br>StatusWord immediately | open       |
|                                | valid handle, Status word does not need to change | Backscatter StatusWord immediately              | open       |
| secured                        | valid handle, Status word needs to change         | Backscatter modified<br>StatusWord, when done   | secured    |
|                                | valid handle, Status word does not need to change | Backscatter StatusWord immediately              | secured    |
|                                | invalid handle                                    | -                                               | secured    |

SL3S4011\_4021

UCODE I<sup>2</sup>C

| Starting state | Condition | Response | Next state |
|----------------|-----------|----------|------------|
| killed         | all       | -        | killed     |

The features can only be activated/deactivated in the open or secured state and with a non-zero ACCESS password. If the EPC memory bank is locked for writing, the ChangeConfig command is needed to modify the ConfigurationWord.

## 10.4 UCODE I<sup>2</sup>C memory bank locking mechanism

NXP Semiconductors SL3S4011\_4021

UCODE I<sup>2</sup>C

### 10.4.1 Possibilities

Table 13. Memory banks locking possibilities for UCODE I<sup>2</sup>C via RF and I<sup>2</sup>C

|            |             | I <sup>2</sup> C interface |                         | RF interface                              |                                             |  |  |
|------------|-------------|----------------------------|-------------------------|-------------------------------------------|---------------------------------------------|--|--|
| Memory ban |             | Lock<br>(entire bank)      | PermaLock (entire bank) | Lock (entire bank)<br>via Access Password | PermaLock (entire bank) via Access Password |  |  |
| 01         | EPC         | yes                        | yes                     | yes                                       | yes                                         |  |  |
| 11         | User Memory | yes                        | yes                     | yes                                       | yes                                         |  |  |

#### 10.4.2 Via RF

The UCODE I<sup>2</sup>C memory banks can be locked following EPC Gen2 mandatory command via RF (see table <u>Table 14</u>).

Table 14. Lock payload and usage

|        | Kill pwd       |            | Access pwd     |            | EPC memory TIE |            | TID memory |            | User memory |            |
|--------|----------------|------------|----------------|------------|----------------|------------|------------|------------|-------------|------------|
|        | 19             | 18         | 17             | 16         | 15             | 14         | 13         | 12         | 11          | 10         |
| Mask   | skip/write     | skip/write | skip/write     | skip/write | skip/write     | skip/write | skip/write | skip/write | skip/write  | skip/write |
|        | 9              | 8          | 7              | 6          | 5              | 4          | 3          | 2          | 1           | 0          |
| Action | pwd read/write | permalock  | pwd read/write | permalock  | pwd write      | permalock  | pwd write  | permalock  | pwd write   | permalock  |

#### 10.4.3 Via I2C

The EPC Gen2 locking bits for the memory banks are also accessible via the I<sup>2</sup>C interface for read and write operation and are located at the I<sup>2</sup>C address 803Ch. But it is not possible to read and write the access and kill password.

| SB            |                | Data Byte 1    |                |                |                |                |                |                | Data E         | Byte | 2   |     |     | LS  | SE |
|---------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|------|-----|-----|-----|-----|----|
| Mask field    |                |                |                |                |                |                |                |                |                |      |     |     |     |     |    |
| Kil           | I PWD          | Acc            | ess PWD        | EPC            | C memory       | TIC            | ) memory       | Use            | r memory       | RFU  | RFU | RFU | RFU | RFU | L  |
| kip/<br>rrite | Skip/<br>write | х    | х   | х   | х   | X   | )  |
| SB            |                |                | Data l         | Byte 3         |                |                |                |                | Data E         | Syte | 4   |     |     | LS  | SI |
|               |                |                |                |                | Action         | field          |                |                |                |      |     |     |     |     |    |
| Kill          | I PWD          | Acc            | ess PWD        | EPC            | C memory       | TIC            | ) memory       | Use            | r memory       | RFU  | RFU | RFU | RFU | RFU | וו |
| n/a           | n/a            | n/a            | n/a            | PWD<br>write   | permalock      | PWD<br>write   | permalock      | PWD<br>write   | permalock      | х    | х   | х   | х   | X   | )  |

Figure 5. I<sup>2</sup>C memory bank lock write and read access

## 11 I<sup>2</sup>C commands

## 11.1 UCODE I<sup>2</sup>C operation

For details on I<sup>2</sup>C interface refer to Ref. 1.



The UCODE I<sup>2</sup>C supports the I<sup>2</sup>C protocol. This is summarized in <u>Figure 7</u>. Any device that sends data on to the bus is defined to be a transmitter, and any device that reads the data to be a receiver. The device that controls the data transfer is known as the bus master, and the other as the slave device. A data transfer can only be initiated by the bus master, which will also provide the serial clock for synchronization. The device is always a slave in all communications.

#### 11.2 Start condition

Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in the high state. A Start condition must precede any data transfer command. The UCODE I<sup>2</sup>C continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock (SCL) for a Start condition, and will not respond unless one is given.

### 11.3 Stop condition

Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable and driven high. A Stop condition terminates communication between the UCODE  $I^2C$  and the bus master. A Read command that is followed by NoAck can be followed by a Stop condition to force the UCODE  $I^2C$  into the Standby mode. A Stop condition at the end of a Write command triggers the internal Write cycle.

SL3S4011\_4021

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved

### 11.4 Acknowledge bit (ACK)

The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter, whether it be bus master or slave device, releases Serial Data (SDA) after sending 8 bits of data. During the ninth clock pulse period, the receiver pulls Serial Data (SDA) low to acknowledge the receipt of the eight data bits.

#### 11.5 Data input

During data input, the UCODE I<sup>2</sup>C samples Serial Data (SDA) on the rising edge of Serial Clock (SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge of Serial Clock (SCL). The Serial Data (SDA) signal must change only when Serial Clock (SCL) is driven low.

### 11.6 Addressing

To start communication between a bus master and the UCODE I<sup>2</sup>C slave device, the bus master must initiate a Start condition. Following this, the bus master sends the device select code. The 7-bit device select code consists of a 4-bit device identifier (value Ah) which is initialized in wafer test and cannot be changed in the user mode. Three additional bits in the configuration word are reserved to alter the device address via RF interface after initialization. This allows up to eight UCODE I<sup>2</sup>C devices to be connected to a bus master at the same time.

The 8th bit is the Read/Write bit (RW). This bit is set to 1 for Read and 0 for Write operations.

If a match occurs on the device select code, the UCODE I<sup>2</sup>C gives an acknowledgment on Serial Data (SDA) during the 9th bit time. If the UCODE I<sup>2</sup>C does not match the device select code, it deselects itself from the bus.

Table 15. Device select code

|                    | Device ty | Device type identifier |    |    | Device a configur to 206h | R/W   |                  |     |
|--------------------|-----------|------------------------|----|----|---------------------------|-------|------------------|-----|
| Device select code | b7        | b6                     | b5 | b4 | b3                        | b2    | b1               | b0  |
| Value              | 1         | 0                      | 1  | 0  | 0 [1]                     | 0 [1] | 1 <sup>[1]</sup> | 1/0 |

<sup>[1]</sup> Initial values - can be changed - See also <u>Table 9</u> and <u>Table 10</u>.

Table 16. I<sup>2</sup>C addressing

|                        | J        |                 |     |         |     |     |             |    |
|------------------------|----------|-----------------|-----|---------|-----|-----|-------------|----|
| Most significant byte  | b15      | b14             | b13 | b12     | b11 | b10 | b9          | b8 |
| EPC address            | EPC/Lock | EPC memory bank |     | EPC men |     |     |             |    |
| Least significant byte | b7       | b6              | b5  | b4      | b3  | b2  | b1          | b0 |
| EPC address            | EPC memo |                 |     |         |     |     | MSB/<br>LSB |    |

### 11.7 Write Operation

The byte address must be an even value due to the word wise organization of the EEPROM.



Following a Start condition the bus master sends a device select code with the Read/Write bit (RW) reset to 0. The UCODE I<sup>2</sup>C acknowledges this, as shown in Figure 7 and waits for two address bytes. The UCODE I<sup>2</sup>C responds to each address byte with an acknowledge bit, and then waits for the data Byte.

Each data byte in the memory has a 16-bit (two byte wide) address. The Most Significant Byte (<u>Table 16</u>) is sent first, followed by the Least Significant Byte (<u>Table 16</u>). Bits b15 to b0 form the address of the byte in memory.

When the bus master generates a Stop condition immediately after the ACK bit (in the "10th bit" time slot), either at the end of a Word Write or a Page Write, the internal Write cycle is triggered. A Stop condition at any other time slot does not trigger the internal Write cycle.

During the internal Write cycle, Serial Data (SDA) is disabled internally, and the UCODE I<sup>2</sup>C does not respond to any requests.

#### 11.7.1 Word Write

After the device select code and the address word, the bus master sends one word data. If the addressed location is Write-protected, the UCODE I<sup>2</sup>C replies with NACK, and the location is not modified. If, instead, the addressed location is not Write-protected, the UCODE I<sup>2</sup>C replies with ACK. The bus master terminates the transfer by generating a Stop condition, as shown in Figure 7.

#### 11.7.2 Page Write

The Page Write mode allows 2 words to be written in a single Write cycle, provided that they are all located in the same 'row' in the memory: that is, the most significant memory address bits (b12-b2) are the same and b1=0 and b0=0. If more than two words are sent than each additional byte will cause a NACK on SDA.

The bus master sends from 1 to 2 words of data, each of which is acknowledged by the UCODE I<sup>2</sup>C. The transfer is terminated by the bus master generating a Stop condition.

SL3S4011\_4021

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

**UCODE I2C** 

### 11.8 Read operation



After the successful completion of a read operation, the UCODE I<sup>2</sup>C's internal address counter is incremented by one, to point to the next byte address.

#### 11.8.1 Random Address Read

A dummy Write is first performed to load the address into this address counter (as shown in Figure 8) but without sending a Stop condition. Then, the bus master sends another Start condition, and repeats the device select code, with the Read/Write bit (RW) set to 1. The UCODE I<sup>2</sup>C acknowledges this, and outputs the contents of the addressed byte. The bus master must not acknowledge the byte, and terminates the transfer with a Stop condition.

#### 11.8.2 Current Address Read

For the Current Address Read operation, following a Start condition, the bus master only sends a UCODE I<sup>2</sup>C select code with the Read/Write bit (RW) set to 1. The UCODE I<sup>2</sup>C acknowledges this, and outputs the byte addressed by the internal address counter. The counter is then incremented. The bus master terminates the transfer with a Stop condition, as shown in Figure 8, without acknowledging the Byte.

#### 11.8.3 Sequential Read

This operation can be used after a Current Address Read or a Random Address Read. The bus master does acknowledge the data byte output, and sends additional clock

SL3S4011\_4021

All information provided in this document is subject to legal disclaimers

© NXP B.V. 2018. All rights reserved.

pulses so that the UCODE I<sup>2</sup>C continues to output the next byte in sequence. To terminate the stream of bytes, the bus master must not acknowledge the last byte, and must generate a Stop condition, as shown in <u>Figure 8</u>.

The output data comes from consecutive addresses, with the internal address counter automatically incremented after each byte output.

### 11.8.4 Acknowledge in Read mode

For all Read commands, the UCODE I<sup>2</sup>C waits, after each byte read, for an acknowledgment during the 9th bit time. If the bus master does not drive Serial Data (SDA) low during this time, the UCODE I<sup>2</sup>C terminates the data transfer and switches to its Standby mode.

#### 11.8.5 EPC memory bank handling

After the last memory address within one EPC memory bank, the address counter 'rolls-over' to the next EPC memory bank, and the UCODE I<sup>2</sup>C continues to output data from memory address 00h in the successive EPC memory bank.

Example: EPC Bank 01 → EPC Bank 10 → EPC Bank 11 → EPC Bank 01

## 12 RF interface/I<sup>2</sup>C interface arbitration

The UCODE I<sup>2</sup>C needs to arbitrate the EEPROM access between the RF and the I<sup>2</sup>C interface.

The arbitration is implemented as following:

- First come, first serve strategy the interface which provides data by having a first valid preamble on RF envelope (begin of a command) or a start condition and a valid I<sup>2</sup>C device address on the I<sup>2</sup>C interface will be favored.
- I<sup>2</sup>C access to the chip memory is possible regardless if it is in the EPC Gen2 secured state or not
- During an I<sup>2</sup>C command, starting with an I<sup>2</sup>C start followed by valid I<sup>2</sup>C device address and ending with an I<sup>2</sup>C stop condition, any RF command is ignored.
- During any EPC Gen2 command, any I<sup>2</sup>C command is ignored

There are known limitations for applications where both interfaces are powered. For details refer to Ref. 6.

SL3S4011\_4021

UCODE I<sup>2</sup>C

## 13 Limiting values

#### Table 17. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND.  $^{[1][2][3]}$ 

| Symbol           | Parameter                       | Conditions                           | Min  | Max  | Unit |
|------------------|---------------------------------|--------------------------------------|------|------|------|
| Die              |                                 |                                      |      | 1    |      |
| V <sub>max</sub> | maximum voltage                 | on pin VDD, SDA,<br>SCL, GND         | -0.3 | 3.6  | V    |
| T <sub>stg</sub> | storage temperature             |                                      | -55  | +125 | °C   |
| T <sub>amb</sub> | ambient temperature             |                                      | -40  | +85  | °C   |
| $V_{ESD}$        | electrostatic discharge voltage | Human body<br>model; SNW-<br>FQ-302A | -    | ±2   | kV   |
|                  |                                 | Charged device model                 | -    | ±500 | V    |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the Operating Conditions and Electrical Characteristics section of this specification is not implied.
 This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of

<sup>[2]</sup> This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maxima.

<sup>[3]</sup> For ESD measurement, the die chip has been mounted into a CDIP8 package.

### 14 Characteristics

#### **Table 18. Characteristics**

| Table To. CI         | naracteristics                                      |                                                                                                      |                      |            |                     |       |
|----------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------|------------|---------------------|-------|
| Symbol               | Parameter                                           | Conditions                                                                                           | Min                  | Тур        | Max                 | Unit  |
| EEPROM ch            | aracteristics                                       |                                                                                                      |                      |            |                     |       |
| ret                  | retention time                                      | T <sub>amb</sub> ≤ 55 °C                                                                             | 20                   | -          | -                   | year  |
| N <sub>endu(W)</sub> | write endurance                                     | T <sub>amb</sub> ≤ 85 °C                                                                             | 100000               | -          | -                   | cycle |
| Interface ch         | aracteristics                                       |                                                                                                      |                      |            |                     |       |
| P <sub>tot</sub>     | total power dissipation                             |                                                                                                      | -                    | -          | 30                  | mW    |
| oper                 | operating frequency                                 |                                                                                                      | 840                  | -          | 960                 | MHz   |
| P <sub>min</sub>     | minimum operating power                             | Read mode                                                                                            | -                    | -18        | -                   | dBm   |
|                      | supply <sup>[1]</sup>                               | Write mode                                                                                           | -                    | -11        | -                   | dBm   |
|                      |                                                     | Read and Write mode with V <sub>DD</sub> input                                                       | -                    | -23        | -                   | dBm   |
| $V_{DD}$             | supply voltage                                      | I <sup>2</sup> C, on V <sub>DD</sub> input                                                           | 1.8                  | -          | 3.6                 | V     |
| $V_{DD}$             | supply voltage rise time requirements               |                                                                                                      | 100                  | -          | -                   | μs    |
| I <sub>DD</sub>      | supply current                                      | from VDD in I <sup>2</sup> C read mode                                                               | -                    | 10         | -                   | μΑ    |
|                      |                                                     | from VDD in I <sup>2</sup> C write mode                                                              | -                    | 40         | -                   | μΑ    |
| Z                    | impedance (package)                                 | 915 MHz                                                                                              | -                    | 12.7-j 199 | -                   | Ω     |
|                      |                                                     | 866 MHz                                                                                              | -                    | 13.8-j 210 | -                   | Ω     |
|                      |                                                     | 953 MHz                                                                                              | -                    | 12.4-j 190 | -                   | Ω     |
| -                    | modulated jammer suppression ≥ 1.0 MHz              |                                                                                                      | -                    | -4         | -                   | dB    |
| -                    | unmodulated jammer suppression ≥ 1.0 MHz            |                                                                                                      | -                    | -4         | -                   | dB    |
| V <sub>IL</sub>      | LOW-level input voltage <sup>[2]</sup>              |                                                                                                      | -0.5                 | -          | 0.3 V <sub>DD</sub> | V     |
| V <sub>IH</sub>      | HIGH-level input voltage <sup>[2]</sup>             |                                                                                                      | 0.7 V <sub>DD</sub>  | -          | _[3]                | V     |
| V <sub>hys</sub>     | hysteresis of Schmitt trigger inputs <sup>[4]</sup> |                                                                                                      | 0.05 V <sub>DD</sub> | -          | -                   | V     |
| V <sub>OL1</sub>     | LOW-level output voltage 1                          | (open-drain or open-<br>collector)<br>at 3 mA sink current <sup>[5]</sup> ;<br>V <sub>DD</sub> > 2 V | 0                    | -          | 0.4                 | V     |
| V <sub>OL2</sub>     | LOW-level output voltage 2 <sup>[4]</sup>           | (open-drain or open-<br>collector)<br>at 2 mA sink current[ $^{[5]}$ ;<br>$V_{DD} \le 2 V$           | 0                    | -          | 0.2 V <sub>DD</sub> | V     |

Tag sensitivity on a 2 dBi gain antenna

<sup>[2]</sup> [3] Some legacy Standard-mode devices had fixed input levels of  $V_{IL}$  = 1.5 V and  $V_{IH}$  = 3.0 V.

Maximum VIH = VDD(max) + 0.5 V.

Only applies to Fast Mode and Fast Mode Plus. [4]

The same resistor value to drive 3 mA at 3.0 V VDD provides the same RC time constant when using <2 V VDD with a smaller current draw.

## 15 Package outline



### 16 Abbreviations

Table 19. Abbreviations

| Acronym           | Description                                                                                 |
|-------------------|---------------------------------------------------------------------------------------------|
| Acronym           | Description                                                                                 |
| CRC               | Cyclic Redundancy Check                                                                     |
| CW                | Continuous Wave                                                                             |
| EEPROM            | Electrically Erasable Programmable Read Only Memory                                         |
| EPC               | Electronic Product Code (containing Header, Domain Manager, Object Class and Serial Number) |
| FM0               | Bhi phase space modulation                                                                  |
| НВМ               | Human Body Model                                                                            |
| IC                | Integrated Circuit                                                                          |
| LSB               | Least Significant Byte/Bit                                                                  |
| MSB               | Most Significant Byte/Bit                                                                   |
| NRZ               | Non-Return to Zero coding                                                                   |
| RF                | Radio Frequency                                                                             |
| RTF               | Reader Talks First                                                                          |
| Tari              | Type A Reference Interval (ISO 18000-6)                                                     |
| UHF               | Ultra High Frequency                                                                        |
| X <sub>xb</sub>   | Value in binary notation                                                                    |
| XX <sub>hex</sub> | Value in hexadecimal notation                                                               |

### 17 References

- 1. I<sup>2</sup>C-bus specification and user manual (NXP standard UM10204.pdf / Rev. 03 19 June 2007)
- 2. EPC Radio-Frequency Identity Protocols Class-1 Generation-2 UHF RFID Protocol for Communications at 860 MHz 960 MHz Version 1.2.0
- 3. EPC Conformance Standard Version 1.0.5
- 4. ESD Method SNW -FQ-302A
- ISO/IEC 18000-1: Information technology Radio frequency identification for item management - Part 1: Reference architecture and definition of parameters to be standardized
- 6. Errata Sheet UCODE I2C (NXP document ES3715.pdf)