# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





ClockWorks™ Fibre Channel (106.25MHz, 212.5MHz), Ultra-Low Jitter, LVPECL Frequency Synthesizer

#### **General Description**

The SM802104 is a member of the ClockWorks<sup>™</sup> family of devices from Micrel and provides an extremely low-noise timing solution for Fibre Channel clock signals. It is based upon a unique, patented RotaryWave<sup>®</sup> architecture that provides very low phase noise.

The device operates from a 3.3V or 2.5V power supply and synthesizes LVPECL output clocks at 106.25MHz or 212.5MHz. There are normally two clock outputs, but one output can be achieved by powering down the second output with the OE pin. The SM802104 accepts a 26.5625MHz crystal or LVCMOS reference clock.

Data sheets and support documentation can be found on Micrel's web site at: <u>www.micrel.com</u>.

#### Features

- Generates one or two LVPECL clock outputs at 106.25MHz or 212.5MHz
- 2.5V or 3.3V operating range
- Typical phase jitter @ 106.25MHz (637kHz to 10MHz): 200fs
- Industrial temperature range
- Green, RoHS, and PFOS compliant
- Available in 24-pin 4mm × 4mm QFN package

#### **Applications**

- Fibre Channel
- Storage Networking (SAN, NAS)



#### **Block Diagram**

ClockWorks is a trademark of Micrel, Inc RotaryWave is a registered trademark of Multigig, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

#### **Ordering Information**

| Part Number  | Marking | Shipping      | Junction Temperature Range <sup>(1)</sup> | Package    |
|--------------|---------|---------------|-------------------------------------------|------------|
| SM802104UMG  | 802104  | Tube          | -40°C to +85°C                            | 24-Pin QFN |
| SM802104UMGR | 802104  | Tape and Reel | -40°C to +85°C                            | 24-Pin QFN |

Note:

1. Devices are Green, RoHS, and PFOS compliant.

#### **Pin Configuration**



(Top View)

### **Pin Description**

| Pin Number   | Pin Name | Pin Type | Pin Level             | Pin Function                                                            |  |
|--------------|----------|----------|-----------------------|-------------------------------------------------------------------------|--|
| 10, 20       | /01_01   |          |                       | Differential Clock Output from Bank 1                                   |  |
| 19, 20       | /Q1, Q1  | 0, (DIF) | LVFECL                | 106.25MHz or 212.5MHz                                                   |  |
| 22.22        | 102.02   |          |                       | Differential Clock Output from Bank 2                                   |  |
| 22, 23       | /Q2, Q2  | 0, (DIF) | 106.25MHz or 212.5MHz |                                                                         |  |
| 24           | VDDO2    | PWR      |                       | Power Supply for Output Bank 2                                          |  |
| 2            | VSSO2    | PWR      |                       | Power Supply Ground for Output Bank 2                                   |  |
|              |          |          |                       | PLL Bypass, Selects Output Source                                       |  |
| 2            |          |          |                       | 0 = Normal PLL Operation                                                |  |
| 3 PLL_BYPASS |          | I, (3⊏)  | LVCIVIOS              | 1 = Output from Input Reference Clock or Crystal                        |  |
|              |          |          |                       | 45KΩ pull-down                                                          |  |
| 1            | YTAL SEL |          |                       | Selects PLL Input Reference Source                                      |  |
| 4            | ATAL_SEL | I, (SE)  |                       | $0 = \text{REF_IN}, 1 = \text{XTAL}, 45 \text{K}\Omega \text{ pull-up}$ |  |

### **Pin Description (Continued)**

| Pin Number    | Pin Name | Pin Type | Pin Level    | Pin Function                                                                |
|---------------|----------|----------|--------------|-----------------------------------------------------------------------------|
| 5, 11, 16, 18 | TEST     |          |              | Factory Test pins, Do not connect anything to these pins.                   |
| 1             | VDD      | PWR      |              | Core Power Supply                                                           |
| 13, 14, 15    | VSS      | PWR      |              | Core Power Supply Ground                                                    |
| 17            | VDDO1    | PWR      |              | Power Supply for Output Bank 1                                              |
| 21            | VSSO1    | PWR      |              | Power Supply Ground for Output Bank 1                                       |
| 8             | REF_IN   | I, (SE)  | LVCMOS       | Reference Clock Input                                                       |
| 0             |          |          | 12nE onvotal | Crystal Reference Input, no load caps needed.                               |
| 9             | ATAL_IN  | I, (SE)  | 12pr crystai | See Fig. 5.                                                                 |
| 10            |          |          | 12nE on/otal | Crystal Reference Output, no load caps needed.                              |
| 10            | XTAL_001 | 0, (SE)  | 12pr crystai | See Fig. 5.                                                                 |
| 6             | ESEL     | L (SE)   | LVCMOS       | Frequency Select, 1 = 106.25MHz, 0 = 212.5MHz,                              |
|               | TOLL     | I, (OL)  | LVONICO      | 45KΩ pull-up                                                                |
| 7             | OE1      | I, (SE)  | LVCMOS       | Output Enable, Q1 disables to tri-state,                                    |
| 40            | 050      |          |              | Output Enable, Q2 disables to tri-state.                                    |
| 12            | OE2      | I, (SE)  | LVCMOS       | $0 = \text{Disabled}, 1 = \text{Enabled}, 45\text{K}\Omega \text{ pull-up}$ |

# **Application Information**

#### **Input Reference**

When operating with a crystal input reference, do not apply a switching signal to REF\_IN.

#### **Crystal Layout**

Keep the layers under the crystal as open as possible.

Do not place switching signals or noisy supplies under the crystal.

#### **Truth Tables**

| PLL_BYPASS | XTAL_SEL | INPUT  | OUTPUT      |
|------------|----------|--------|-------------|
| 0          | -        | -      | PLL         |
| 1          | -        | -      | XTAL/REF_IN |
| -          | 0        | REF_IN | -           |
| _          | 1        | XTAL   | -           |

| FSEL | Output Frequency<br>(MHz) |
|------|---------------------------|
| 0    | 212.5                     |
| 1    | 106.25                    |

### Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>DD</sub> , V <sub>DDOx</sub> ) | +4.6V                            |
|-------------------------------------------------------|----------------------------------|
| Input Voltage (V <sub>IN</sub> )                      | -0.50V to V <sub>DD</sub> + 0.5V |
| Lead Temperature (soldering, 20s)                     |                                  |
| Case Temperature                                      | 115°C                            |
| Storage Temperature (T <sub>s</sub> )                 | 65°C to +150°C                   |

# **Operating Ratings**<sup>(2)</sup>

| Supply Voltage (V <sub>DD</sub> , V <sub>DDOx</sub> ) | +2.375V to +3.465V |
|-------------------------------------------------------|--------------------|
| Ambient Temperature (T <sub>A</sub> )                 | 40°C to +85°C      |
| Junction Thermal Resistance <sup>(3)</sup>            |                    |
| QFN (θ <sub>JA</sub> )                                |                    |
| Still-Air                                             | 50°C/W             |
| QFN (ψ <sub>JB</sub> )                                |                    |
| Junction-to-Board                                     |                    |

#### DC Electrical Characteristics<sup>(4)</sup>

$$\begin{split} &V_{DD} = V_{DDO1/2} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\% \\ &V_{DD} = 3.3V \pm 5\%, \, V_{DDO1/2} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\% \\ &T_A = -40^\circ\text{C to } +85^\circ\text{C}. \end{split}$$

| Symbol                              | Parameter                                                         | Condition             | Min.  | Тур. | Max.  | Units |
|-------------------------------------|-------------------------------------------------------------------|-----------------------|-------|------|-------|-------|
| V <sub>DD</sub> , V <sub>DDOx</sub> | 2.5V Operating Voltage                                            |                       | 2.375 | 2.5  | 2.625 | V     |
| V <sub>DD</sub> , V <sub>DDOx</sub> | 3.3V Operating Voltage                                            |                       | 3.135 | 3.3  | 3.465 | V     |
| I <sub>DD</sub> S<br>REF_IN O       |                                                                   | 106.25MHz - 1 output  |       | 82   | 105   |       |
|                                     | Supply current $V_{DD} + V_{DDO}$<br>XTAL_SEL = 0<br>Outputs open | 106.25MHz - 2 outputs |       | 98   | 127   | mA    |
|                                     |                                                                   | 212.5MHz - 1 output   |       | 92   | 119   |       |
|                                     |                                                                   | 212.5MHz - 2 outputs  |       | 111  | 145   |       |
|                                     | Supply current V <sub>DD</sub> + V <sub>DDO</sub>                 | 106.25MHz - 1 output  |       | 93   | 120   |       |
| I <sub>DD</sub><br>XTAL             | XTAL_SEL = 1<br>Outputs open                                      | 106.25MHz - 2 outputs |       | 109  | 142   | m۸    |
|                                     |                                                                   | 212.5MHz - 1 output   |       | 103  | 134   | mA    |
|                                     |                                                                   | 212.5MHz - 2 outputs  |       | 122  | 159   |       |

# LVPECL DC Electrical Characteristics<sup>(4)</sup>

 $V_{DD}$  =  $V_{DDO1/2}$  = 3.3V ±5% or 2.5V ±5%

 $V_{\text{DD}}$  = 3.3V ±5%,  $V_{\text{DDO1/2}}$  = 3.3V ±5% or 2.5V ±5%

 $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ .  $R_L = 50\Omega$  to  $V_{DDO} - 2V$ 

| Symbol             | Parameter            | Condition | Min.                     | Тур.                   | Max.                     | Units |
|--------------------|----------------------|-----------|--------------------------|------------------------|--------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage  |           | V <sub>DDO</sub> – 1.145 | $V_{DDO} - 0.97$       | $V_{DDO} - 0.845$        | V     |
| V <sub>OL</sub>    | Output Low Voltage   |           | V <sub>DDO</sub> - 1.945 | V <sub>DDO</sub> -1.77 | V <sub>DDO</sub> - 1.645 | V     |
| V <sub>SWING</sub> | Output Voltage Swing |           | 0.6                      | 0.8                    | 1.0                      | V     |

Notes:

1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.

3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB.

4. The circuit is designed to meet the AC and DC specifications shown in the above table(s) after thermal equilibrium has been established.

# LVCMOS (PLL\_BYPASS, XTAL\_SEL, OE1/2, FSEL) DC Electrical Characteristics<sup>(4)</sup>

 $V_{DD}$  = 3.3V ±5%, or 2.5V ±5%,  $T_A$  = -40°C to +85°C.

| Symbol          | Parameter          | Condition                                      | Min. | Тур. | Max.                  | Units |
|-----------------|--------------------|------------------------------------------------|------|------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage |                                                | 2    |      | V <sub>DD</sub> + 0.3 | V     |
| VIL             | Input Low Voltage  |                                                | -0.3 |      | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current | $V_{DD} = V_{IN} = 3.465V$                     |      |      | 150                   | μA    |
| IIL             | Input Low Current  | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150 |      |                       | μA    |

# **REF\_IN DC Electrical Characteristics**<sup>(4)</sup>

 $V_{DD}$  = 3.3V ±5%, or 2.5V ±5%, T<sub>A</sub> = -40°C to +85°C.

| Symbol          | Parameter          | Condition                                           | Min. | Тур. | Max.                  | Units |
|-----------------|--------------------|-----------------------------------------------------|------|------|-----------------------|-------|
| VIH             | Input High Voltage |                                                     | 1.1  |      | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  |                                                     | -0.3 |      | 0.6                   | V     |
| lini            | Input Current      | $XTAL_SEL = V_{IL}, V_{IN} = 0V \text{ to } V_{DD}$ | -5   |      | 5                     | μA    |
| IN              |                    | $XTAL_SEL = V_{IH}, V_{IN} = V_{DD}$                |      | 20   |                       | μA    |

# **Crystal Characteristics**

#### NDK NX2520SA

| Parameter                          | Condition | Min.                           | Тур.    | Max. | Units |  |
|------------------------------------|-----------|--------------------------------|---------|------|-------|--|
| Mode of Oscillation                | 12pF Load | Fundamental, Parallel Resonant |         |      |       |  |
| Frequency                          |           |                                | 26.5625 |      | MHz   |  |
| Equivalent Series Resistance (ESR) |           |                                |         | 50   | Ω     |  |
| Shunt Capacitor, C0                |           |                                | 3       | 7    | pF    |  |
| Correlation Drive Level            |           |                                | 100     | 300  | uW    |  |

# AC Electrical Characteristics<sup>(4, 5)</sup>

$$\begin{split} V_{DD} &= V_{DDO1/2} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\% \\ V_{DD} &= 3.3V \pm 5\%, V_{DDO1/2} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\% \\ T_A &= -40^\circ\text{C to } +85^\circ\text{C}. \text{ R}_L = 50\Omega \text{ to } V_{DDO} - 2V \end{split}$$

| Symbol                         | Parameter                       | Condition                                                                                                                                                                   | Min. | Тур.                     | Max. | Units |
|--------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------|------|-------|
| F <sub>OUT1</sub>              | Output Frequency 1              | FSEL=1                                                                                                                                                                      |      | 106.25                   |      | MHz   |
| F <sub>OUT2</sub>              | Output Frequency 2              | FSEL=0                                                                                                                                                                      |      | 212.5                    |      | MHz   |
| Ppm                            | Output ppm Variation            | Crystal reference. Note 6                                                                                                                                                   | -50  |                          | 50   | ppm   |
| F <sub>REF</sub>               | Reference Input Frequency       |                                                                                                                                                                             |      | 26.5625                  |      | MHz   |
| T <sub>R</sub> /T <sub>F</sub> | LVPECL Output Rise/Fall Time    | 20% – 80%                                                                                                                                                                   | 80   | 175                      | 350  | ps    |
| ODC                            | Output Duty Cycle               |                                                                                                                                                                             | 48   | 50                       | 52   | %     |
| T <sub>SKEW</sub>              | Output-to-Output Skew           | Within bank. Note 7                                                                                                                                                         |      |                          | 45   | ps    |
| T <sub>LOCK</sub>              | PLL Lock Time                   |                                                                                                                                                                             |      |                          | 20   | ms    |
| T <sub>jit</sub> (∅)           | RMS Phase Jitter <sup>(8)</sup> | 106.25MHz<br>Integration Range (637kHz – 10MHz)<br>Integration Range (12kHz – 20MHz)<br>212.5MHz<br>Integration Range (637kHz – 10MHz)<br>Integration Range (12kHz – 20MHz) |      | 200<br>250<br>200<br>250 |      | fs    |
|                                | Spurious Noise Components       | 26.5625MHz using 106.25MHz<br>26.5625MHz using 212.5MHz                                                                                                                     |      | -80<br>-85               |      | dBc   |

Notes:

5. All phase noise measurements were taken with an Agilent 5052B phase noise system.

6. Crystal tolerance at room less than  $\pm$  15ppm, over temp less than  $\pm 20ppm.$ 

7. Defined as skew between outputs at the same supply voltage and with equal load conditions and same frequency; Measured at the output differential crossing points.

8. Measured using 26.5625MHz crystal as the input reference source. If using an external reference input, use a low phase noise source. With an external reference, the phase noise will follow the input source phase noise up to about 1MHz.

#### **Phase Noise Plots**



Phase Noise Plot: 106.25MHz, 637kHz - 10MHz 198fS



Phase Noise Plot: 106.25MHz, 12kHz - 20MHz 254fS

#### Phase Noise Plots (Continued)



Phase Noise Plot: 212.5MHz, 637kHz - 10MHz 190fS

![](_page_8_Figure_5.jpeg)

![](_page_8_Figure_6.jpeg)

![](_page_9_Figure_2.jpeg)

![](_page_9_Figure_3.jpeg)

![](_page_9_Figure_4.jpeg)

![](_page_9_Figure_5.jpeg)

![](_page_9_Figure_6.jpeg)

![](_page_9_Figure_7.jpeg)

![](_page_10_Figure_2.jpeg)

Figure 4. LVPECL Output Load and Test Circuit

![](_page_10_Figure_4.jpeg)

Figure 5. Crystal Input Interface

#### **Package Information**

![](_page_11_Figure_3.jpeg)

NOTE: ALL DIMENSIONS ARE IN MILLIMETERS (mm). 1.

- THE PIN#1 IDENTIFIER MUST EXIST ON THE TOP SURFACE 2. OF PACKAGE BY USING IDENTIFICATION MARK OR OTHER FEATURE OF PACKAGE BODY.
- 3. CHAMFER STYLE PIN 1 IDENTIFIER ON BOTTOM SIDE

(4mm x 4mm) QFN

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2011 Micrel, Incorporated.