

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# ST25R3912 ST25R3913

# High performance HF reader / NFC initiator for payment applications with 1 W output power

Datasheet - production data



# **Features**

- ISO 18092 (NFCIP-1) Active P2P
- ISO14443A, ISO14443B, ISO15693 and FeliCa™
- Support HBR up to 848 kbit/s PICC to PCD and PCD to PICC framing
- Inductive sensing Wake-up
- Automatic antenna tuning system providing tuning of antenna LC tank (ST25R3913 only)
- · Automatic modulation index adjustment
- AM and PM (I/Q) demodulator channels with automatic selection
- Up to 1 W in case of differential output
- User selectable and automatic gain control
- Transparent and Stream modes to implement MIFARE™ Classic compliant or other custom protocols
- Possibility of driving two antennas in single ended mode
- Oscillator input capable of operating with 13.56 MHz or 27.12 MHz crystal with fast start-up
- 6 Mbit/s SPI with 96 bytes FIFO
- Wide supply voltage range from 2.4 V to 5.5 V
- Wide temperature range: -40 °C to 125 °C
- ST25R3912: VFQFPN32, 5 mm x 5 mm package with wettable flanks
- ST25R3913: QFN32, 5 mm x 5 mm package

 WLCSP, 3.0 mm x 2.8 mm package (ST25R3912 only)

# **Description**

The ST25R3912/3 are highly integrated NFC Initiators / HF Reader ICs, including the analog front end (AFE) and a highly integrated data framing system for ISO 18092 (NFCIP-1) initiator, ISO 18092 (NFCIP-1) active target, ISO 14443A and B reader (including high bit rates), ISO 15693 reader and FeliCa™ reader. Implementation of other standard and custom protocols like MIFARE™ Classic is possible using the AFE and implementing framing in the external microcontroller (Stream and Transparent modes).

The ST25R3912/3 are positioned perfectly for the infrastructure side of the NFC system, where users need optimal RF performance and flexibility combined with low power.

Thanks to automatic antenna tuning (AAT) technology (ST25R3913 only), the device is optimized for applications with directly driven antennas. The ST25R3912/3 are alone in the domain of HF reader ICs as they contain two differential low impedance (1 Ohm) antenna drivers.

The ST25R3912/3 include several features that make them very suited for low power applications. The presence of a card can be detected by performing a measurement of amplitude or phase of signal on antenna LC tank, and comparing it to the stored reference. They also contain a low power RC oscillator and wake-up timer that can be used to wake up the system after a defined time period, and to check for the presence of a tag using one or more low power detection techniques (phase or amplitude).

The ST25R3912/3 are designed to operate from a wide (2.4 V to 5.5 V) power supply range; peripheral interface IO pins support power supply range from 1.65 V to 5.5 V.

August 2018 DS11794 Rev 6 1/133

Contents ST25R3912/3

# **Contents**

| 1 | Fund | ctional overview |                                                |    |
|---|------|------------------|------------------------------------------------|----|
|   | 1.1  | Block o          | diagram                                        | 10 |
|   |      | 1.1.1            | Transmitter                                    | 10 |
|   |      | 1.1.2            | Receiver                                       | 11 |
|   |      | 1.1.3            | Phase and amplitude detector                   | 11 |
|   |      | 1.1.4            | A/D converter                                  | 11 |
|   |      | 1.1.5            | External field detector                        | 11 |
|   |      | 1.1.6            | Quartz crystal oscillator                      | 12 |
|   |      | 1.1.7            | Power supply regulators                        | 12 |
|   |      | 1.1.8            | POR and Bias                                   | 12 |
|   |      | 1.1.9            | RC oscillator and Wake-Up timer                | 12 |
|   |      | 1.1.10           | ISO-14443 and NFCIP-1 framing                  | 12 |
|   |      | 1.1.11           | FIFO                                           | 13 |
|   |      | 1.1.12           | Control logic                                  | 13 |
|   |      | 1.1.13           | SPI                                            | 13 |
|   | 1.2  | Applica          | ation information                              | 13 |
|   |      | 1.2.1            | Operating modes                                | 14 |
|   |      | 1.2.2            | Transmitter                                    | 15 |
|   |      | 1.2.3            | Receiver                                       | 16 |
|   |      | 1.2.4            | Wake-Up mode                                   | 21 |
|   |      | 1.2.5            | Quartz crystal oscillator                      | 23 |
|   |      | 1.2.6            | Timers                                         | 23 |
|   |      | 1.2.7            | A/D converter                                  | 25 |
|   |      | 1.2.8            | Phase and amplitude detector                   | 25 |
|   |      | 1.2.9            | External field detector                        | 27 |
|   |      | 1.2.10           | Power supply system                            | 28 |
|   |      | 1.2.11           | Communication with an external microcontroller | 30 |
|   |      | 1.2.12           | Direct commands                                | 40 |
|   |      | 1.2.13           | Start timers                                   | 49 |
|   |      | 1.2.14           | Test access                                    | 49 |
|   |      | 1.2.15           | Power-up sequence                              | 50 |
|   |      | 1.2.16           | Reader operation                               | 50 |
|   |      | 1.2.17           | FeliCa™ reader mode                            | 55 |
|   |      | 1.2.18           | NFCIP-1 operation                              | 56 |
|   |      |                  |                                                |    |



|     | 1.2.19  | AM modulation depth: definition and calibration        | . 61 |
|-----|---------|--------------------------------------------------------|------|
|     | 1.2.20  | Antenna tuning (ST25R3913 only)                        | . 65 |
|     | 1.2.21  | Stream mode and Transparent mode                       | . 66 |
| 1.3 | Registe | ers                                                    | 71   |
|     | 1.3.1   | IO Configuration Register 1                            | . 74 |
|     | 1.3.2   | IO Configuration Register 2                            | . 75 |
|     | 1.3.3   | Operation Control Register                             | . 76 |
|     | 1.3.4   | Mode Definition Register                               | . 77 |
|     | 1.3.5   | Bit Rate Definition Register                           | . 78 |
|     | 1.3.6   | ISO14443A and NFC 106kb/s Settings Register            | . 79 |
|     | 1.3.7   | ISO14443B Settings Register 1                          | . 80 |
|     | 1.3.8   | ISO14443B and FeliCa Settings Register                 | . 81 |
|     | 1.3.9   | Stream Mode Definition Register                        | . 82 |
|     | 1.3.10  | Auxiliary Definition Register                          | . 83 |
|     | 1.3.11  | Receiver Configuration Register 1                      | . 84 |
|     | 1.3.12  | Receiver Configuration Register 2                      | . 85 |
|     | 1.3.13  | Receiver Configuration Register 3                      | . 86 |
|     | 1.3.14  | Receiver Configuration Register 4                      | . 86 |
|     | 1.3.15  | Mask Receive Timer Register                            | . 87 |
|     | 1.3.16  | No-Response Timer Register 1                           | . 88 |
|     | 1.3.17  | No-Response Timer Register 2                           | . 88 |
|     | 1.3.18  | General Purpose and No-Response Timer Control Register | . 89 |
|     | 1.3.19  | General Purpose Timer Register 1                       | . 90 |
|     | 1.3.20  | General Purpose Timer Register 2                       | . 90 |
|     | 1.3.21  | Mask Main Interrupt Register                           | . 91 |
|     | 1.3.22  | Mask Timer and NFC Interrupt Register                  | . 91 |
|     | 1.3.23  | Mask Error and Wake-Up Interrupt Register              | . 92 |
|     | 1.3.24  | Main Interrupt Register                                | . 92 |
|     | 1.3.25  | Timer and NFC Interrupt Register                       | . 93 |
|     | 1.3.26  | Error and Wake-Up Interrupt Register                   | . 94 |
|     | 1.3.27  | FIFO Status Register 1                                 | . 95 |
|     | 1.3.28  | FIFO Status Register 2                                 | . 95 |
|     | 1.3.29  | Collision Display Register                             | . 96 |
|     | 1.3.30  | Number of Transmitted Bytes Register 1                 | . 96 |
|     | 1.3.31  | Number of Transmitted Bytes Register 2                 | . 97 |
|     | 1.3.32  | NFCIP Bit Rate Detection Display Register              | . 97 |
|     | 1.3.33  | A/D Converter Output Register                          | . 98 |



Contents ST25R3912/3

|   |      | 1.3.34    | Antenna Calibration Control Register                  | 98  |
|---|------|-----------|-------------------------------------------------------|-----|
|   |      | 1.3.35    | Antenna Calibration Target Register                   | 99  |
|   |      | 1.3.36    | Antenna Calibration Display Register                  | 99  |
|   |      | 1.3.37    | AM Modulation Depth Control Register                  | 100 |
|   |      | 1.3.38    | AM Modulation Depth Display Register                  | 100 |
|   |      | 1.3.39    | RFO AM Modulated Level Definition Register            | 101 |
|   |      | 1.3.40    | RFO Normal Level Definition Register                  | 101 |
|   |      | 1.3.41    | External Field Detector Threshold Register            | 102 |
|   |      | 1.3.42    | Regulator Voltage Control Register                    | 103 |
|   |      | 1.3.43    | Regulator and Timer Display Register                  | 104 |
|   |      | 1.3.44    | RSSI Display Register                                 | 105 |
|   |      | 1.3.45    | Gain Reduction State Register                         | 106 |
|   |      | 1.3.46    | Reserved Register                                     | 106 |
|   |      | 1.3.47    | Reserved Register                                     | 107 |
|   |      | 1.3.48    | Auxiliary Display Register                            | 107 |
|   |      | 1.3.49    | Wake-Up Timer Control Register                        | 108 |
|   |      | 1.3.50    | Amplitude Measurement Configuration Register          | 109 |
|   |      | 1.3.51    | Amplitude Measurement Reference Register              | 109 |
|   |      | 1.3.52    | Amplitude Measurement Auto-Averaging Display Register | 110 |
|   |      | 1.3.53    | Amplitude Measurement Display Register                | 110 |
|   |      | 1.3.54    | Phase Measurement Configuration Register              | 111 |
|   |      | 1.3.55    | Phase Measurement Reference Register                  | 111 |
|   |      | 1.3.56    | Phase Measurement Auto-Averaging Display Register     | 112 |
|   |      | 1.3.57    | Phase Measurement Display Register                    | 112 |
|   |      | 1.3.58    | Reserved Register                                     | 113 |
|   |      | 1.3.59    | Reserved Register                                     | 113 |
|   |      | 1.3.60    | Reserved Register                                     | 114 |
|   |      | 1.3.61    | Reserved Register                                     | 114 |
|   |      | 1.3.62    | IC Identity Register                                  | 115 |
| 2 | Pino | uts and   | pin description                                       | 116 |
| 3 | Elec | trical ch | aracteristics                                         | 119 |
|   | 3.1  | Absolu    | te maximum ratings                                    | 119 |
|   | 3.2  | Operat    | ing conditions                                        | 120 |
|   | 3.3  | DC/AC     | characteristics for digital inputs and outputs        | 120 |
|   |      | 3.3.1     | CMOS inputs                                           |     |
|   |      |           | ,                                                     |     |



|   |      | 3.3.2     | CMOS outputs                                     | 121 |
|---|------|-----------|--------------------------------------------------|-----|
|   | 3.4  | Electric  | cal specifications                               | 121 |
|   | 3.5  | Typical   | I operating characteristics                      | 123 |
|   |      | 3.5.1     | Thermal resistance and maximum power dissipation | 123 |
| 4 | Pacl | kage info | ormation                                         | 124 |
|   | 4.1  | QFN32     | 2 package information                            | 124 |
|   | 4.2  | VFQFF     | PN32 package information                         | 126 |
|   | 4.3  | WLCS      | P30 package information                          | 128 |
| 5 | Orde | ering inf | formation                                        | 130 |
| 6 | Revi | sion his  | story                                            | 131 |

List of tables ST25R3912/3

# List of tables

| Table 1.  | First and third stage zero setting                                         | 18 |
|-----------|----------------------------------------------------------------------------|----|
| Table 2.  | Low pass control                                                           |    |
| Table 3.  | Receiver filter selection and gain range                                   |    |
| Table 4.  | Recommended blocking capacitor values                                      |    |
| Table 5.  | Serial data interface (4-wire interface) signal lines                      |    |
| Table 6.  | SPI operation modes                                                        |    |
| Table 7.  | SPI timing                                                                 |    |
| Table 8.  | IRQ output                                                                 |    |
| Table 9.  | Direct commands                                                            |    |
| Table 10. | Timing parameters of NFC Field ON commands                                 |    |
| Table 11. | Register preset bits                                                       | 44 |
| Table 12. | Analog Test and Observation Register                                       |    |
| Table 13. | Test Access Register - tana signal selection of TO1 and TO2 pins           |    |
| Table 14. | FeliCa™ frame format                                                       |    |
| Table 15. | Operation mode/bit rate setting for NFCIP-1 passive communication          |    |
| Table 16. | Operation mode/bit rate setting for NFCIP-1 active communication initiator |    |
| Table 17. | Setting mod bits                                                           |    |
| Table 18. | Registers map                                                              |    |
| Table 19. | IO Configuration Register 1                                                | 74 |
| Table 20. | IO Configuration Register 2                                                |    |
| Table 21. | Operation Control Register                                                 |    |
| Table 22. | Mode Definition Register                                                   | 77 |
| Table 23. | Initiator Operation Modes                                                  |    |
| Table 24. | Target Operation Modes                                                     |    |
| Table 25. | Bit Rate Definition Register                                               |    |
| Table 26. | Bit rate coding                                                            | 78 |
| Table 27. | ISO14443A and NFC 106kb/s Settings Register                                | 79 |
| Table 28. | ISO14443A modulation pulse width                                           |    |
| Table 29. | ISO14443B Settings Register 1                                              | 80 |
| Table 30. | ISO14443B and FeliCa Settings Register                                     | 81 |
| Table 31. | Minimum TR1 codings                                                        |    |
| Table 32. | Stream Mode Definition Register                                            | 82 |
| Table 33. | Sub-carrier frequency definition for Sub-Carrier and BPSK Stream Mode      | 82 |
| Table 34. | Definition of time period for Stream Mode Tx Modulator Control             | 82 |
| Table 35. | Auxiliary Definition Register                                              | 83 |
| Table 36. | Receiver Configuration Register 1                                          | 84 |
| Table 37. | Receiver Configuration Register 2                                          | 85 |
| Table 38. | Receiver Configuration Register 3                                          | 86 |
| Table 39. | Receiver Configuration Register 4                                          | 86 |
| Table 40. | Mask Receive Timer Register                                                | 87 |
| Table 41. | No-Response Timer Register 1                                               | 88 |
| Table 42. | No-Response Timer Register 2                                               |    |
| Table 43. | General Purpose and No-Response Timer Control Register                     | 89 |
| Table 44. | Timer Trigger Source                                                       | 89 |
| Table 45. | General Purpose Timer Register 1                                           | 90 |
| Table 46. | General Purpose Timer Register 2                                           | 90 |
| Table 47. | Mask Main Interrupt Register                                               | 91 |
| Table 48. | Mask Timer and NFC Interrupt Register                                      | 91 |



ST25R3912/3 List of tables

| Table 49.              | Mask Error and Wake-Up Interrupt Register             | . 92 |
|------------------------|-------------------------------------------------------|------|
| Table 50.              | Main Interrupt Register                               |      |
| Table 51.              | Timer and NFC Interrupt Register                      | . 93 |
| Table 52.              | Error and Wake-Up Interrupt Register                  | . 94 |
| Table 53.              | FIFO Status Register 1                                |      |
| Table 54.              | FIFO Status Register 2                                |      |
| Table 55.              | Collision Display Register                            |      |
| Table 56.              | Number of Transmitted Bytes Register 1                |      |
| Table 57.              | Number of Transmitted Bytes Register 2                |      |
| Table 58.              | NFCIP Bit Rate Detection Display Register             |      |
| Table 59.              | A/D Converter Output Register                         | . 98 |
| Table 60.              | Antenna Calibration Control Register                  |      |
| Table 61.              | Antenna Calibration Target Register                   |      |
| Table 62.              | Antenna Calibration Display Register                  |      |
| Table 63.              | AM Modulation Depth Control Register                  |      |
| Table 64.              | AM Modulation Depth Display Register                  |      |
| Table 65.              | RFO AM Modulated Level Definition Register            |      |
| Table 66.              | RFO Normal Level Definition Register                  |      |
| Table 67.              | External Field Detector Threshold Register            |      |
| Table 68.              | Peer detection threshold as seen on RFI1 input.       |      |
| Table 69.              | Collision Avoidance threshold as seen on RFI1 input   |      |
| Table 70.              | Regulator Voltage Control Register                    |      |
| Table 71.              | Regulator and Timer Display Register                  |      |
| Table 72.              | Regulated voltages                                    |      |
| Table 73.              | RSSI Display Register                                 |      |
| Table 74.              | RSSI                                                  |      |
| Table 75.              | Gain Reduction State Register                         |      |
| Table 76.              | Reserved Register                                     |      |
| Table 77.              | Reserved Register                                     |      |
| Table 78.              | Auxiliary Display Register                            |      |
| Table 79.              | Wake-Up Timer Control Register                        |      |
| Table 80.              | Typical wake-up time                                  |      |
| Table 81.              | Amplitude Measurement Configuration Register          |      |
| Table 82.              | Amplitude Measurement Reference Register              |      |
| Table 83.              | Amplitude Measurement Auto-Averaging Display Register |      |
| Table 84.              | Amplitude Measurement Display Register                |      |
| Table 85.              | Phase Measurement Configuration Register              |      |
| Table 86.              | Phase Measurement Reference Register                  |      |
| Table 87.<br>Table 88. | Phase Measurement Auto-Averaging Display Register     |      |
| Table 89.              | Phase Measurement Display Register                    |      |
|                        | Reserved Register                                     |      |
| Table 90.              | Reserved Register                                     |      |
| Table 91.              | Reserved Register                                     |      |
| Table 92.<br>Table 93. | Reserved Register                                     |      |
| Table 93.              | IC Identity Register                                  |      |
|                        | · · · · · · · · · · · · · · · · · · ·                 |      |
| Table 95.<br>Table 96. | Electrical parameters                                 |      |
| Table 96.              | Electrostatic discharge                               |      |
| Table 97.              | Operating conditions                                  |      |
| Table 96.<br>Table 99. | CMOS inputs                                           |      |
| Table 99.              | CMOS imputs                                           |      |
| 1 abic 100.            | Oivi O Outputs                                        | 141  |



List of tables ST25R3912/3

|            | Electrical specifications                                              |     |
|------------|------------------------------------------------------------------------|-----|
| Table 102. | QFN32 5 mm x 5 mm dimensions                                           | 125 |
| Table 103. | VFQFPN - 32 pins, 5x5 mm, 0.5 mm pitch, very thin fine pitch quad flat |     |
|            | no lead mechanical data                                                | 126 |
| Table 104. | WLCSP30 30-ball, 3.065 x 2.865 mm, 0.5 mm pitch wafer level chip scale |     |
|            | mechanical data                                                        | 128 |
| Table 105. | WLCSP30 30-ball, 3.065 x 2.865 mm, 0.5 mm pitch wafer level chip scale |     |
|            | recommended PCB                                                        | 129 |
| Table 106. | Ordering information scheme                                            | 130 |
| Table 107. | Document revision history                                              | 131 |



ST25R3912/3 List of figures

# **List of figures**

| Figure 1.  | ST25R3912/3 block diagram                                                      | 10  |
|------------|--------------------------------------------------------------------------------|-----|
| Figure 2.  | Minimum configuration with single sided antenna driving (including EMC filter) |     |
| Figure 3.  | Minimum configuration with differential antenna driving (including EMC filter) | 14  |
| Figure 4.  | Receiver block diagram                                                         |     |
| Figure 5.  | Phase detector inputs and output in case of 90° phase shift                    | 26  |
| Figure 6.  | Phase detector inputs and output in case of 135° phase shift                   | 27  |
| Figure 7.  | ST25R3912/3 power supply                                                       | 28  |
| Figure 8.  | Exchange of signals with microcontroller                                       | 31  |
| Figure 9.  | SPI communication: writing a single byte                                       | 32  |
| Figure 10. | SPI communication: writing multiple bytes                                      | 33  |
| Figure 11. | SPI communication: reading a single byte                                       | 34  |
| Figure 12. | SPI communication: loading of FIFO                                             | 34  |
| Figure 13. | SPI communication: reading of FIFO                                             | 35  |
| Figure 14. | SPI communication: direct command                                              |     |
| Figure 15. | SPI communication: direct command chaining                                     | 36  |
| Figure 16. | SPI general timing                                                             |     |
| Figure 17. | SPI read timing                                                                |     |
| Figure 18. | Direct command NFC Initial Field ON                                            |     |
| Figure 19. | Direct command NFC Response Field ON                                           |     |
| Figure 20. | ISO14443A states for PCD and PICC                                              |     |
| Figure 21. | Selection of MRT and NRT for a given FDT                                       |     |
| Figure 22. | Flowchart for ISO14443A anticollision with ST25R3912/3                         |     |
| Figure 23. | Transport frame format according to NFCIP-1                                    |     |
| Figure 24. | Connection of tuning capacitors to the antenna LC tank                         |     |
| Figure 25. | Example of sub-carrier stream mode for scf = 01b and scp = 10b                 |     |
| Figure 26. | Example of BPSK stream mode for scf = 01b and scp = 10b                        |     |
| Figure 27. | Example of Tx in Stream Mode for stx = 000b and OOK modulation                 | 70  |
| Figure 28. | ST25R3912/3 QFN32 and VFQFPN32 pinouts <sup>(1)</sup>                          |     |
| Figure 29. | ST25R3912 WLCSP top view                                                       |     |
| Figure 30. | TCASE vs. power dissipation for different copper areas at Tamb = 25 °C         |     |
| Figure 31. | RthCA vs. copper area                                                          |     |
| Figure 32. | QFN32 package outline                                                          | 124 |
| Figure 33. | VFQFPN - 32 pins, 5x5 mm, 0.5 mm pitch, very thin fine pitch quad flat         |     |
|            | no lead package outline                                                        | 126 |
| Figure 34. | VFQFPN - 32 pins, 5x5 mm, 0.5 mm pitch, very thin fine pitch quad flat         |     |
|            | no lead recommended footprint                                                  | 127 |
| Figure 35. | WLCSP30 30-ball, 3.065 x 2.865 mm, 0.5 mm pitch wafer level chip scale         |     |
|            | package outline                                                                | 128 |
| Figure 36. | WLCSP30 30-ball, 3.065 x 2.865 mm, 0.5 mm pitch wafer level chip scale         |     |
|            | recommended footprint                                                          | 129 |



DS11794 Rev 6 9/133

# 1 Functional overview

The ST25R3912/3 are suitable for a wide range of applications, among them

- Gaming
- Access control
- NFC infrastructure
- Ticketing

# 1.1 Block diagram

The block diagram is shown in Figure 1.



Figure 1. ST25R3912/3 block diagram

# 1.1.1 Transmitter

The transmitter incorporates drivers that drive external antenna through pins RFO1 and RFO2. Single sided and differential driving is possible. The transmitter block additionally

contains a sub-block that modulates transmitted signal (OOK or configurable AM modulation).

The ST25R3912/3 transmitter is intended to directly drive antennas (without 50  $\Omega$  cable, usually antenna is on the same PCB). Operation with 50  $\Omega$  cable is also possible, but in that case some of the advanced features are not available.

By applying FFh to register 27h, the output drivers are in tristate.

#### 1.1.2 Receiver

The receiver detects transponder modulation superimposed on the 13.56 MHz carrier signal. The receiver contains two receive chains (one for AM and another for PM demodulation) composed of a peak detector followed by two gain and filtering stages and a final digitizer stage. The filter characteristics are adjusted to optimize performance for each mode and bit rate (sub-carrier frequencies from 212 kHz to 6.8 MHz are supported). The receiver chain inputs are the RFI1 and RFI2 pins. The receiver chain incorporates several features that enable reliable operation in challenging phase and noise conditions.

# 1.1.3 Phase and amplitude detector

The phase detector is observing the phase difference between the transmitter output signals (RFO1 and RFO2) and the receiver input signals (RFI1 and RFI2). The amplitude detector is observing the amplitude of the receiver input signals (RFI1 and RFI2) via self-mixing. The amplitude of the receiver input signals (RFI1 and RFI2) is directly proportional to the amplitude of the antenna LC tank signal.

The phase detector and the amplitude detector can be used for the following purposes:

- PM demodulation, by observing RFI1 and RFI2 phase variation
- Average phase difference between RFOx pins and RFIx pins is used to check and optimize antenna tuning (only on ST25R3913)
- Amplitude of signal present on RFI1 and RFI2 pins is used to check and optimize antenna tuning

#### 1.1.4 A/D converter

The ST25R3912/3 contain a built in Analog to Digital (A/D) converter. Its input can be multiplexed from different sources and is used in several applications (measurement of RF amplitude and phase, calibration of modulation depth...). The result of the A/D conversion is stored in the A/D Converter Output Register and can be read via SPI.

#### 1.1.5 External field detector

The External field detector is a low power block used in NFC mode to detect the presence of an external RF field. It supports two different detection thresholds, Peer Detection Threshold and Collision Avoidance Threshold. The Peer Detection Threshold is used in the NFCIP-1 target mode to detect the presence of an initiator field, and is also used in active communication initiator mode to detect the activation of the target field. The Collision Avoidance Threshold is used to detect the presence of an RF field during the NFCIP-1 RF Collision Avoidance procedure.



DS11794 Rev 6 11/133

# 1.1.6 Quartz crystal oscillator

The quartz crystal oscillator can operate with 13.56 MHz and 27.12 MHz crystals. At start-up the transconductance of the oscillator is increased to achieve a fast start-up. The start-up time varies with crystal type, temperature and other parameters, hence the oscillator amplitude is observed and an interrupt is sent when stable oscillator operation is reached.

The oscillator block also provides a clock signal to the external microcontroller (MCU\_CLK), according to the settings in the *IO Configuration Register 1*.

# 1.1.7 Power supply regulators

Integrated power supply regulators ensure a high power supply rejection ratio for the complete reader system. If the reader system PSRR has to be improved, the command Adjust Regulators is sent. As a result of this command, the power supply level of V<sub>DD</sub> is measured in maximum load conditions and the regulated voltage reference is set 250 mV below this measured level to assure a stable regulated supply. The resulting regulated voltage is stored in the *Regulator and Timer Display Register*. It is also possible to define regulated voltage by writing to the *Regulator Voltage Control Register*. To decouple any noise sources from different parts of the IC there are three regulators integrated with separated external blocking capacitors (the regulated voltage of all of them is the same in 3.3 V supply mode). One regulator is for the analog blocks, one for the digital blocks, and one for the antenna drivers.

This block additionally generates a reference voltage for the analog processing (AGD - analog ground). This voltage also has an associated external buffer capacitor.

#### 1.1.8 POR and Bias

This block provides the bias current and the reference voltages to all other blocks. It also incorporates a Power on Reset (POR) circuit that provides a reset at power-up and at low supply voltage levels.

# 1.1.9 RC oscillator and Wake-Up timer

The ST25R3912/3 includes several possibilities of low power detection of card presence (phase measurement, amplitude measurement). The RC oscillator and the register configurable Wake-Up timer are used to schedule the periodic card presence detection.

# 1.1.10 ISO-14443 and NFCIP-1 framing

This block performs framing for receive and transmit according to the selected ISO mode and bit rate settings.

In reception it takes the demodulated sub-carrier signal from the receiver. It recognizes the SOF, EOF and data bits, performs parity and CRC check, organizes the received data in bytes and places them in the FIFO.

During transmit, it operates inversely, it takes bytes from the FIFO, generates parity and CRC bits, adds SOF and EOF and performs final encoding before passing the modulation signal to the transmitter.

In Transparent mode, the framing and FIFO are bypassed, the digitized sub-carrier signal (the receiver output), is directly sent to the MISO pin, and the signal applied to the MOSI pin is directly used to modulate the transmitter.



#### 1.1.11 FIFO

The ST25R3912/3 contain a 96-byte FIFO. Depending on the mode, it contains either data that has been received or data to be transmitted.

# 1.1.12 Control logic

The control logic contains I/O registers that define operation of device.

# 1.1.13 SPI

A 4-wire Serial Peripheral Interface (SPI) is used for communication between the external microcontroller and the ST25R3912/3.

# 1.2 Application information

The minimum configurations required to operate the ST25R3912/3 are shown in *Figure 2* and *Figure 3*.

Figure 2. Minimum configuration with single sided antenna driving (including EMC filter)





Figure 3. Minimum configuration with differential antenna driving (including EMC filter)

# 1.2.1 Operating modes

The ST25R3912/3 operating mode is defined by the contents of the *Operation Control Register*.

At power-up all bits of the *Operation Control Register* are set to 0, the ST25R3912/3 are in Power-down mode. In this mode AFE static power consumption is minimized, only the POR and part of the bias are active, while the regulators are transparent and are not operating. The SPI is still functional in this mode so all settings of ISO mode definition and configuration registers can be done.

Control bit en (bit 7 of the *Operation Control Register*) is controlling the quartz crystal oscillator and regulators. When this bit is set, the device enters in Ready mode. In this mode the quartz crystal oscillator and regulators are enabled. An interrupt is sent to inform the microcontroller when the oscillator frequency is stable.

Enable of receiver and transmitter are separated so it is possible to operate one without switching on the other (control bits rx\_en and tx\_en). In some cases this may be useful, if the reader field has to be maintained and there is no transponder response expected, the receiver can be switched-off to save current. Another example is the NFCIP-1 active communication receive mode in which the RF field is generated by the initiator and only the receiver operates.

Asserting the *Operation Control Register* bit wu while the other bits are set to 0 puts the ST25R3912/3 into the Wake-Up mode that is used to perform low power detection of card presence. In this mode the low power RC oscillator and register configurable Wake-Up timer

are used to schedule periodic measurement(s). When a difference of the measured value vs. the predefined reference is detected an interrupt is sent to wake-up the microcontroller.

# 1.2.2 Transmitter

The transmitter contains two identical push-pull driver blocks connected to the pins RFO1 and RFO2. These drivers are differentially driving the external antenna LC tank. It is also possible to operate only one of the two drivers by setting the *IO Configuration Register 1* bit single to 1. Each driver is composed of eight segments having binary weighted output resistance. The MSB segment typical ON resistance is 2  $\Omega$ , when all segments are turned on; the output resistance is typically 1  $\Omega$ . All segments are turned on to define the normal transmission (non-modulated) level. It is also possible to switch off certain segments when driving the non-modulated level to reduce the amplitude of the signal on the antenna and/or to reduce the antenna Q factor without making any hardware changes. The *RFO Normal Level Definition Register* defines which segments are turned on to define the normal transmission (non-modulated) level. Default setting is that all segments are turned on.

Using the single driver mode the number of the antenna LC tank components (and therefore the cost) is halved, but also the output power is reduced. In single mode it is possible to connect two antenna LC tanks to the two RFO outputs and multiplex between them by controlling the *IO Configuration Register 1* bit rfo2.

In order to transmit the data the transmitter output level needs to be modulated. Both AM and OOK modulation are supported. The type of modulation is defined by setting the bit tr am in the *Auxiliary Definition Register*.

During the OOK modulation (for example ISO14443A) the transmitter drivers stop driving the carrier frequency. As consequence the amplitude of the antenna LC tank oscillation decays, the time constant of the decay is defined with the LC tank Q factor. The decay time in case of OOK modulation can be shortened by asserting the *Auxiliary Definition Register* bit ook\_hr. When this bit is set to logic one the drivers are put in tristate during the OOK modulation.

AM modulation (for example ISO14443B) is done by increasing the output driver impedance during the modulation time. This is done by reducing the number of driver segments that are turned on. The AM modulated level can be automatically adjusted to the target modulation depth by defining the target modulation depth in the AM Modulation Depth Control Register and sending the Calibrate Modulation Depth direct command. Refer to Section 1.2.19: AM modulation depth: definition and calibration for further details.

#### Slow transmitter ramping

When the transmitter is enabled it starts to drive the antenna LC tank with full power, the ramping of the field emitted by antenna is defined by antenna LC tank Q factor.

However there are some reader systems where the reader field has to ramp up with a longer transition time when it is enabled. The STIF (Syndicat des transports d'Ile de France) specification requires a transition time from 10% to 90% of field longer than or equal to 10  $\mu$ s.The ST25R3912/3 supports that feature. It is realized by collapsing VSP\_RF regulated voltage when transmitter is disabled and ramping it when transmitter is enabled. Typical transition time is 15  $\mu$ s at 3 V supply and 20  $\mu$ s at 5 V supply.



DS11794 Rev 6 15/133

Procedure to implement the slow transition:

1. When transmitter is disabled set *IO Configuration Register 2* bit slow\_up to 1. Keep this state for at least 2 ms to allow discharge of VSP\_RF.

- 2. Enable transmitter, its output will ramp slowly.
- 3. Before sending any command set the bit slow\_up back to 0.

#### 1.2.3 Receiver

The receiver performs demodulation of the transponder sub-carrier modulation that is superimposed on the 13.56 MHz carrier frequency. It performs AM and/or PM demodulation, amplification, band-pass filtering and digitalization of sub-carrier signals. Additionally it performs RSSI measurement, automatic gain control (AGC) and Squelch.

In typical applications the receiver inputs RFI1 and RFI2 are outputs of capacitor dividers connected directly to the terminals of the antenna coil. This concept ensures that the two input signals are in phase with the voltage on the antenna coil. The design of the capacitive divider must ensure that the RFI1 and RFI2 input signal peak values do not exceed the  $V_{\rm SP-A}$  supply voltage level.

The receiver comprises two complete receive channels, one for the AM demodulation and another one for the PM demodulation. In case both channels are active the selection of the channel used for reception framing is done automatically by the receive framing logic. The receiver is switched on when *Operation Control Register* bit rx\_en is set to one. Additionally the *Operation Control Register* contains bits rx\_chn and rx\_man; rx\_chn defines whether both, AM and PM, demodulation channels will be active or only one of them, while bit rx\_man defines the channel selection mode in case both channels are active (automatic or manual). Operation of the receiver is controlled by four receiver configuration registers.

The operation of the receiver is additionally controlled by the signal rx\_on that is set high when a modulated signal is expected on the receiver input. This signal is used to control RSSI and AGC and also enables processing of the receiver output by the framing logic. Signal rx\_on is automatically set to high after the Mask Receive Timer expires. Signal rx\_on can also be directly controlled by the controller by sending direct commands Mask Receive Data and Unmask Receive Data. *Figure 4* details the receiver block diagram.



Figure 4. Receiver block diagram

#### **Demodulation stage**

The first stage performs demodulation of the transponder sub-carrier signal, superimposed on the HF field carrier. Two different blocks are implemented for AM demodulation:

- Peak detector
- AM demodulator mixer.

The choice of the used demodulator is made by the *Receiver Configuration Register 1* bit amd\_sel.

The peak detector performs AM demodulation using a peak follower. Both the positive and negative peaks are tracked to suppress any common mode signal. The peak detector is limited in speed; it can operate for sub-carrier frequencies up to fc/8 (1700 kHz). Its demodulation gain is G = 0.7. Its input is taken from one demodulator input only (usually RFI1).

The AM demodulator mixer uses synchronous rectification of both receiver inputs (RFI1 and RFI2). Its gain is G = 0.55.

By default the Peak detector is used, for data rates fc/8 and higher use of mixer is automatically preset by sending the direct command Analog Preset.

PM demodulation is also done by a mixer. The PM demodulator mixer has differential outputs with 60 mV differential signal for 1% phase change (16.67 mV / °). Its operation is optimized for sub-carrier frequencies up to fc/8 (1700 kHz).

In case the demodulation is done externally, it is possible to multiplex the LF signals applied to pins RFI1 and RFI2 directly to the gain and filtering stage by selecting the *Receiver Configuration Register 2* bit If\_en.



DS11794 Rev 6 17/133

# Filtering and gain stages

The receiver chain has band pass filtering characteristics. Filtering is optimized to pass sub-carrier frequencies while rejecting carrier frequency and low frequency noise and DC component. Filtering and gain is implemented in three stages, where the first and the last stage have first order high pass characteristics, and the second stage has second order low pass characteristic.

Gain and filtering characteristics can be optimized by writing the *Receiver Configuration Register 1* (filtering), the *Receiver Configuration Register 3* (gain in first stage) and the *Receiver Configuration Register 4* (gain in second and third stage).

The gain of the first stage is about 20 dB and can be reduced in six 2.5 dB steps. There is also a special boost mode available, which boosts the maximum gain by additional 5.5 dB. The first stage gain can only be modified by writing *Receiver Configuration Register 3*. The default setting of this register is the minimum gain. The default first stage zero is set at 60 kHz, it can also be lowered to 40 kHz or to 12 kHz by writing option bits in the *Receiver Configuration Register 1*. The control of the first and third stage zeros is done with common control bits (see *Table 1*).

| rec1<2> h200 | rec1<1> h80 | rec1<0> z12k | First stage zero | Third stage zero |
|--------------|-------------|--------------|------------------|------------------|
| 0 0          |             | 0            | 60 kHz           | 400 kHz          |
| 1 0          |             | 0            | 60 kHz           | 200 kHz          |
| 0            | 1           | 0            | 40 kHz           | 80 kHz           |
| 0            | 0           | 1            | 12 kHz           | 200 kHz          |
| 0            | 1           | 1            | 12 kHz           | 80 kHz           |
| 1            | 0           | 1            | 12 kHz           | 200 kHz          |
|              | Others      | Not          | used             |                  |

Table 1. First and third stage zero setting

The gain in the second and third stage is 23 dB and can be reduced in six 3 dB steps. The gain of these two stages is included in the AGC and Squelch loops. It can also be manually set in *Receiver Configuration Register 4*. Sending of direct command Reset Rx Gain is necessary to reset the AGC, Squelch and RSSI block. Sending this command clears the current Squelch setting and loads the gain reduction configuration from *Receiver Configuration Register 4* into the internal shadow registers of the AGC and Squelch block. The second stage has a second order low pass filtering characteristic, the pass band is adjusted according to the sub-carrier frequency using the bits Ip2 to Ip0 of the *Receiver Configuration Register 1*.

See Table 2 for -1 dB cut-off frequency for different settings.

rec1<5> lp2 rec1<4> lp1 rec1<3> lp0 -1 dB point 0 0 0 1200 kHz 0 1 600 kHz n 0 1 0 300 kHz

Table 2. Low pass control

57

Table 2. Low pass control (continued)

| rec1<5> lp2 | rec1<4> lp1 | rec1<3> lp0 | -1 dB point |
|-------------|-------------|-------------|-------------|
| 1           | 0           | 0           | 2 MHz       |
| 1           | 0           | 1           | 7 MHz       |
|             | Not used    |             |             |

Table 3 provides information on the recommended filter settings. For all supported operation modes and receive bit rates there is an automatic preset defined, additionally some alternatives are listed. Automatic preset is done by sending direct command Analog Preset. There is no automatic preset for Stream and Transparent modes. Since the selection of the filter characteristics also modifies gain, the gain range for different filter settings is also listed

Table 3. Receiver filter selection and gain range

| <b>.</b> 0       | 0           |            | _           | Gain (dB)  |               |               |            |               |                                                                                                        |
|------------------|-------------|------------|-------------|------------|---------------|---------------|------------|---------------|--------------------------------------------------------------------------------------------------------|
| rec1<5:3>lp<2:0> | rec1<2>h200 | rec1<1>h80 | rec1<0>z12k | Max<br>all | Min1<br>Max23 | Max1<br>Min23 | Min<br>all | With<br>boost | Comments                                                                                               |
| 000              | 0           | 0          | 0           | 43.4       | 28.0          | 26.4          | 11.0       | 49.8          | Automatic preset for ISO14443A fc/128 and NFC Forum Type 1 Tag                                         |
| 000              | 1           | 0          | 0           | 44.0       | 29.0          | 27.5          | 12.0       | 49.7          | Automatic preset for ISO14443B fc/128 ISO14443 fc/64                                                   |
| 001              | 1           | 0          | 0           | 44.3       | 29            | 27.0          | 11.7       | 49.8          | Recommended for 424/484 kHz sub-carrier                                                                |
| 000              | 0           | 1          | 0           | 41.1       | 25.8          | 23.6          | 8.3        | 46.8          | Alternative choice for ISO14443 fc/32 and fc/16                                                        |
| 100              | 0           | 1          | 0           | 32.0       | 17.0          | 17.2          | 2.0        | 37.6          | Automatic preset for ISO14443 fc/32 and fc/16<br>Alternative choice for fc/8 (1.7 kb/s)                |
| 100              | 0           | 0          | 0           | 32.0       | 17.0          | 17.2          | 2.0        | 37.6          | Alternative choice for fc/8 (1.7 kb/s)                                                                 |
| 000              | 0           | 1          | 1           | 41.1       | 25.8          | 23.6          | 8.3        | 46.8          | Automatic preset FeliCa <sup>™</sup> (fc/64, fc/32)<br>Alternative choice for ISO14443 fc/32 and fc/16 |
| 101              | 0           | 1          | 0           | 30.0       | 20.0          | 12.0          | 2.0        | 34.0          | Alternative choice for fc/8 and fc/4                                                                   |
| 101              | 1           | 0          | 0           | 30.0       | 20.0          | 12.0          | 2.0        | 34.0          | Automatic preset for fc/8 and fc/4                                                                     |
| 000              | 1           | 0          | 1           | 36.5       | 21.5          | 24.9          | 9.9        | 41.5          | Automatic preset for NFCIP-1 (initiator and target)                                                    |

# Digitizing stage

The digitizing stage produces a digital representation of the sub-carrier signal coming from the receiver. This digital signal is then processed by the receiver framing logic. The digitizing stage consists of a window comparator with adjustable digitizing window (five possible settings, 3 dB steps, adjustment range from ±33 mV to ±120 mV). Adjustment of the digitizing window is included in the AGC and Squelch loops. In addition, the digitizing window can also be set manually in the *Receiver Configuration Register 4*.



# AGC, Squelch and RSSI

As mentioned above, the second and third gain stage gain and the digitizing stage window are included in the AGC and Squelch loops. Eleven settings are available. The default state features minimum digitizer window and maximum gain. The first four steps increase the digitizer window in 3 dB steps, the next six steps additionally reduce the gain in the second and third gain stage, again in 3 dB steps. The initial setting with whom Squelch and AGC start is defined in *Receiver Configuration Register 4*. The *Gain Reduction State Register* displays the actual state of gain that results from Squelch, AGC and initial settings in *Receiver Configuration Register 4*. During bit anticollision like Type A, the AGC should be disabled.

#### Squelch

This feature is designed for operation of the receiver in noisy conditions. The noise can come from tags (caused by the processing of reader commands), or it can come from a noisy environment. This noise may be misinterpreted as start of transponder response, resulting in decoding errors.

During execution of the Squelch procedure the output of the digitizing comparator is observed. In case there are more than two transitions on this output in a 50  $\mu$ s time period, the receiver gain is reduced by 3 dB, and the output is observed during the next 50  $\mu$ s. This procedure is repeated until the number of transitions in 50  $\mu$ s is lower or equal to two, or until the maximum gain reduction is reached. This gain reduction can be cleared sending the direct command Reset Rx Gain.

There are two possibilities of performing squelch: automatic mode and using the direct command Squelch.

- 1. Automatic mode is enabled in case bit sqm\_dyn in the Receiver Configuration Register 2 is set. It is activated automatically 18.88 µs after end of Tx and is terminated when the Mask Receive timer expires. This mode is primarily intended to suppress noise generated by tag processing during the time when a tag response is not expected (covered by Mask Receive timer).
- 2. Command Squelch is accepted in case it is sent when signal rx\_on is low. It can be used when the time window in which noise is present is known by the controller.

# **AGC**

AGC (Automatic Gain Control) is used to reduce gain to keep the receiver chain out of saturation. With gain properly adjusted the demodulation process is also less influenced by system noise.

AGC action starts when signal rx\_on is asserted high and is reset when it is reset to low. At the high to low transitions of the rx\_on signal the state of the receiver gain is stored in the *Gain Reduction State Register*. Reading this register at a later stage gives information on the gain setting used during last reception.

When AGC is switched on the receiver gain is reduced so that the input to the digitizer stage is not saturated. The AGC system comprises a comparator with a window 3.5 times larger than that of the digitizing window comparator. When the AGC function is enabled the gain is reduced until there are no transitions on the output of its window comparator. This procedure ensures that the input to the digitizing window comparator is less than 3.5 times larger than its threshold.

AGC operation is controlled by the control bits agc\_en, agc\_m and agc\_fast in the *Receiver Configuration Register 2*. Bit agc\_en enables the AGC operation, bit agc\_m defines the AGC mode, and bit agc\_alg defines the AGC algorithm.

Two AGC modes are available. The AGC can operate during the complete Rx process (as long as signal rx\_on is high), or it can be enabled only during the first eight sub-carrier pulses.

Two AGC algorithms are available. The AGC can either start by presetting code 4h (max digitizer window, max gain) or by resetting the code to 0h (min digitizer window, max gain).

The algorithm with preset code is faster, therefore it is recommended for protocols with short SOF (like ISO14443A fc/128).

Default AGC settings are:

- AGC is enabled
- AGC operates during complete Rx process
- algorithm with preset is used.

#### RSSI

The receiver also performs the RSSI (Received Signal Strength Indicator) measurement for both channels. The RSSI measurement is started after the rising edge of rx\_on. It stays active as long as signal rx\_on is high, it is frozen while rx\_on is low. The RSSI is a peak hold system, and the value can only increase from the initial zero value. Every time the AGC reduces the gain the RSSI measurement is reset and starts from zero. Result of RSSI measurements is a 4-bit value that can be observed by reading the RSSI Display Register. The LSB step is 2.8 dB, and the maximum code is Dh (13d).

Since the RSSI measurement is of peak hold type the RSSI measurement result does not follow any variations in the signal strength (the highest value will be kept). In order to follow RSSI variations it is possible to reset the RSSI bits and restart the measurement by sending the direct command Clear RSSI.

#### Receiver in NFCIP-1 active communication mode

There are several features built into the receiver to enable reliable reception of active NFCIP-1 communication. All these settings are automatically preset by sending the direct command Analog Preset after the NFCIP-1 mode has been configured. In addition to the filtering options, there are two NFCIP-1 active communication mode specific configuration bits stored in the *Receiver Configuration Register 3*.

Bit lim enables clipping circuits that are positioned after the first and second gain stages. The function of the clipping circuits is to limit the signal level for the following filtering stage (when the NFCIP-1 peer is close the input signal level can be quite high).

Bit rg\_nfc forces gain reduction of second and third filtering stage to -6 dB while keeping the digitizer comparator window at maximum level.

# 1.2.4 Wake-Up mode

Asserting the *Operation Control Register* bit wu while the other bits are set to 0 puts the ST25R3912/3 in Wake-Up mode, used to perform low power detection of card presence. The ST25R3912/3 include several possibilities of low power detection of a card presence (phase measurement, amplitude measurement). An integrated low power 32 kHz RC



DS11794 Rev 6 21/133

oscillator and a register configurable Wake-Up timer are used to schedule periodic detection.

Usually the presence of a card is detected by a so-called polling loop. In this process the reader field is periodically turned on and the controller checks whether a card is present using RF commands. This procedure consumes a lot of energy since the reader field has to be turned on for 5 ms before a command can be issued.

Low power detection of card presence is performed by detecting a change in the reader environment, produced by a card. When a change is detected, an interrupt is sent to the controller. As a result, the controller can perform a regular polling loop.

In the Wake-Up mode the ST25R3912/3 periodically perform the configured reader environment measurements and sends an IRQ to the controller when a difference to the configured reference value is detected.

Detection of card presence can be done by performing phaseand amplitude measurements.

Presence of a card close to the reader antenna coil produces a change of the antenna LC tank signal phase and amplitude. The reader field activation time needed to perform the phase or the amplitude measurement is extremely short ( $\sim$ 20  $\mu$ s) compared to the activation time needed to send a protocol activation command.

Additionally the power level during the measurement can be lower than the power level during normal operation since the card does not have to be powered to produce a coupling effect. The emitted power can be reduced by changing the *RFO Normal Level Definition Register*.

The registers on locations from 31h to 3Dh are dedicated to Wake-Up timer configuration and display. The *Wake-Up Timer Control Register* is the main Wake-Up mode configuration register. The timeout period between the successive detections and the measurements are selected in this register. Timeouts in the range from 10 to 800 ms are available, 100 ms is the default value. Any combination of available measurements can be selected (one, two or all of them).

The next twelve registers (32h to 3Dh) are configuring the three possible detection measurements and storing the results, four registers are used for each measurement.

An IRQ is sent when the difference between a measured value and the reference value is larger than the configured threshold value. There are two possible definitions for the reference value:

- 1. The ST25R3912/3 can calculate the reference based on previous measurements (auto-averaging)
- 2. The controller determines the reference and stores it in a register

The first register in the series of four is the *Amplitude Measurement Configuration Register*. The difference to the reference value that triggers the IRQ, the method of reference value definition and the weight of the last measurement result in case of auto-averaging are defined in this register. The next register is storing the reference value in case the reference is defined by the controller. The following two registers are display registers. The first one stores the auto-averaging reference, and the second one stores the result of the last measurement.

The Wake-Up mode configuration registers have to be configured before the Wake-Up mode is entered. Any modification of the Wake-Up mode configuration while it is active may result in unpredictable behavior.

# **Auto-averaging**

In case of auto-averaging the reference value is recalculated after every measurement as

#### NewAverage = OldAverage + (MeasuredValue - OldAverage) / Weight

The calculation is done on 13 bits to have sufficient precision. The auto-averaging process is initialized when the Wake-Up mode is entered for the first time after initialization (at power-up or after Set Default command). The initial value is taken from the measurement display registers (for example *Amplitude Measurement Display Register*) until the content of this register is not zero.

Every Measurement Configuration register contains a bit that defines whether the measurement that causes an interrupt is taken in account for the average value calculation (for example bit am\_aam of the *Amplitude Measurement Configuration Register*).

# 1.2.5 Quartz crystal oscillator

The quartz crystal oscillator can operate with 13.56 MHz and 27.12 MHz crystals. The operation of quartz crystal oscillator is enabled when the *Operation Control Register* bit en is set to one. An interrupt is sent to inform the microcontroller when the oscillator frequency is stable (see *Section 1.3.24: Main Interrupt Register*).

The status of oscillator can be observed by observing the *Auxiliary Display Register* bit osc\_ok. This bit is set to '1' when oscillator frequency is stable.

The oscillator is based on an inverter stage supplied by a controlled current source. A feedback loop is controlling the bias current in order to regulate amplitude on XTI pin to 1  $V_{DD}$ .

To enable a fast reader start-up an interrupt is sent when the oscillator amplitude exceeds 750 mV $_{\rm no}$ .

Division by two ensures that 13.56 MHz signal has a duty cycle of 50%, which is better for the transmitter performance (no PW distortion). Use of 27.12 MHz crystal is therefore recommended for better performance.

In case of 13.56 MHz crystal, the bias current of stage that is digitizing oscillator signal is increased to assure as low PW distortion as possible.

The oscillator output is also used to drive a clock signal output pin MCU\_CLK) that can be used by the external microcontroller. The MCU\_CLK pin is configured in the IO Configuration Register 2.

#### 1.2.6 Timers

Note:

The ST25R3912/3 contains several timers that eliminate the need to run counters in the controller, thus reducing the effort of the controller code implementation and improve portability of code to different controllers.

Every timer has one or more associated configuration registers in which the timeout duration and different operating modes are defined. These configuration registers have to be set while the corresponding timer is not running. Any modification of timer configuration while the timer is active may result in unpredictable behavior.

All timers except the Wake-Up timer are stopped by direct command Clear.

In case bit nrt\_emv in the General Purpose and No-Response Timer Control Register is set to one, the No-Response timer is not stopped

DS11794 Rev 6 23/133

# Mask Receive timer and No-Response timer

Mask Receive timer and No-Response timer are both automatically started at the end of transmission (at the end of EOF).

#### Mask Receive timer

The Mask Receive timer is blocking the receiver and reception process in framing logic by keeping the rx\_on signal low after the end of Tx during the time the tag reply is not expected.

While the Mask Receive timer is running, the Squelch is automatically turned on (if enabled). Mask Receive timer does not produce an IRQ.

The Mask Receive timer timeout is configured in the Mask Receive Timer Register.

In the NFCIP-1 active communication mode the Mask Receive timer is started when the peer NFC device (a device with whom communication is going on) switches on its field.

The Mask Receive timer has a special use in the low power Initial NFC Target Mode. After the initiator field has been detected the controller turns on the oscillator, regulator and receiver. Mask Receive timer is started by sending direct command Start Mask Receive Timer. After the Mask Receive Timer expires the receiver output starts to be observed to detect start of the initiator message. In this mode the Mask Receive timer clock is additionally divided by eight it (one count is 512/fc) to cover range up to about 9.6 ms.

#### No-Response timer

As its name indicates, this timer is intended to observe whether a tag response is detected in a configured time started by end of transmission. The I\_nre flag in the *Timer and NFC Interrupt Register* is signaling interrupt events resulting from this timer timeout.

The No-Response timer is configured by writing the two registers *No-Response Timer Register 1* and *No-Response Timer Register 2*. Operation options of the No-Response timer are defined by setting bits nrt\_emv and nrt\_step in the *General Purpose and No-Response Timer Control Register*.

Bit nrt\_step configures the time step of the No-Response timer. Two steps are available, 64/fc (4.72 µs) to cover range up to 309 ms, and 4096/fc, covering the range up to 19.8 s.

Bit nrt\_emv controls the timer operation mode:

- When this bit is set to 0 (default mode) the IRQ is produced in case the No-Response
  Timer expires before a start of a tag reply is detected and rx\_on is forced to low to stop
  receiver process. In the opposite case, when start of a tag reply is detected before
  timeout, the timer is stopped, and no IRQ is produced.
- When this bit is set to 1 the timer unconditionally produces an IRQ when it expires, it is
  also not stopped by direct command Clear. This means that IRQ is independent of the
  fact whether or not a tag reply was detected. In case at the moment of timeout a tag
  reply is being processed no other action is taken, in the opposite case, when no tag
  response is being processed additionally the signal rx\_on is forced to low to stop
  receive process.

The No-Response timer can also be started using direct command Start No-Response Timer. The intention of this command is to extend the No-Response timer timeout beyond the range defined in the No-Response timer control registers. In case this command is sent while the timer is running, it is reset and restarted. In NFCIP-1 active communication mode the No-Response timer cannot be started using the direct command.

In case this timer expires before the peer NFC device (a device with whom communication is going on) switches on its field an interrupt is sent.

In all modes, where timer is set to nonzero value, it is a must that M\_txe is not set and interrupt I txe is read via SPI for synchronization between transmitter and timer.

# **General Purpose timer**

The triggering of the General Purpose timer is configured by setting the *General Purpose* and *No-Response Timer Control Register*. It can be used to survey the duration of the reception process (triggering by start of reception, after SOF) or to time out the PCD to PICC response time (triggered by end of reception, after EOF). In the NFCIP-1 active communication mode it is used to timeout the field switching off. In all cases an IRQ is sent when it expires.

The General Purpose timer can also be started by sending the direct command Start General Purpose Timer. In case this command is sent while the timer is running, it is reset and restarted.

#### Wake-Up timer

Wake timer is primarily used in the Wake-Up mode (see Section 1.2.4: Wake-Up mode). Additionally it can be used by sending a direct command Start Wake-Up Timer. This command is accepted in any operation mode except Wake-Up mode. When this command is sent the RC oscillator used as clock source for Wake-Up timer is started, timeout is defined by setting in the Wake-Up Timer Control Register. When the timer expires, an IRQ with the I wt flag in the Error and Wake-Up Interrupt Register is sent.

Wake-Up timer is useful in the Low Power operation mode, in which other timers cannot be used (in the Low Power operation mode the crystal oscillator, which is clock source for the other timers, is not running).

Note: The tolerance of Wake-Up timer timeout is defined by tolerance of the RC oscillator.

#### 1.2.7 A/D converter

The ST25R3912/3 contain an 8-bit successive approximation A/D converter. Inputs to the A/D converter can be multiplexed from different sources to be used in several direct commands and adjustment procedures. The result of the last A/D conversion is stored in the A/D Converter Output Register.

The A/D converter has two operating modes, absolute and relative.

- In absolute mode the low reference is 0 V and the high reference is 2 V. This means that A/D converter input range is from 0 to 2 V, 00h code means input is 0 V or lower, FFh means that input is 2 V 1 LSB or higher (LSB is 7.8125 mV).
- In relative mode low reference is 1/6 of V<sub>SP\_A</sub> and high reference is 5/6 of V<sub>SP\_A</sub>, so
  the input range is from 1/6 to 5/6 V<sub>SP\_A</sub>.

Relative mode is only used in phase measurement (phase detector output is proportional to power supply). In all other cases absolute mode is used.

# 1.2.8 Phase and amplitude detector

This block is used to provide input to A/D converter to perform measurements of amplitude and phase, expected by direct commands Measure Amplitude and Measure Phase. Several



DS11794 Rev 6 25/133