Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # ST72321Rx ST72321ARx ST72321Jx 64/44-pin 8-bit MCU with 32 to 60K Flash/ROM, ADC, five timers, SPI, SCI, I<sup>2</sup>C interface # **Features** #### Memories - 32K to 60K dual voltage High Density Flash (HDFlash) or ROM with read-out protection capability. In-Application Programming and In-Circuit Programming for HDFlash devices - 1K to 2K RAM - HDFlash endurance: 100 cycles, data retention: 40 years at 85°C # ■ Clock, Reset And Supply Management - Enhanced low voltage supervisor (LVD) for main supply and auxiliar voltage detector (AVD) with interrupt capability - Clock sources: crystal/ceramic resonator oscillators, internal RC oscillator and bypass for external clock - PLL for 2x frequency multiplication - Four Power Saving Modes: Halt, Active-Halt, Wait and Slow #### ■ Interrupt Management - Nested interrupt controller - 14 interrupt vectors plus TRAP and RESET - Top Level Interrupt (TLI) pin on 64-pin devices - 15/9 external interrupt lines (on 4 vectors) #### ■ Up to 48 I/O Ports - 48/32/24 multifunctional bidirectional I/O lines - 34/22/17 alternate function lines - 16/12/10 high sink outputs #### ■ 5 Timers - Main Clock Controller with: Real time base, Beep and Clock-out capabilities - Configurable watchdog timer - Two 16-bit timers with: 2 input captures, 2 output compares, external clock input on one timer, PWM and pulse generator modes 8-bit PWM Auto-reload timer with: 2 input captures, 4 PWM outputs, output compare and time base interrupt, external clock with event detector #### 3 Communications Interfaces - SPI synchronous serial interface - SCI asynchronous serial interface - I<sup>2</sup>C multimaster interface # 1 Analog peripheral 10-bit ADC with up to 16 input ports #### Instruction Set - 8-bit Data Manipulation - 63 Basic Instructions - 17 main Addressing Modes - 8 x 8 Unsigned Multiply Instruction #### Development Tools - Full hardware/software development package - In-Circuit Testing capability **Table 1. Device summary** | Features | ST72321R9/ST72321AR9/<br>ST72321J9 | ST72321R7/ST72321AR7/<br>ST72321J7 | ST72321R6/ST72321AR6 | | | | | | | |------------------------|------------------------------------|-------------------------------------------------------|----------------------|--|--|--|--|--|--| | Program memory - bytes | Flash/ROM 60K | Flash/ROM 48K | Flash/ROM 32K | | | | | | | | RAM (stack) - bytes | 2048 (256) | 1536 (256) | 1024 (256) | | | | | | | | Operating Voltage | | 3.8 to 5.5V | | | | | | | | | Temp. Range | -40 to +125°C, -40 to +85°C | | | | | | | | | | Package | LQFP64 1 | LQFP64 14x14 (R), LQFP64 10x10 (AR), LQFP44 10x10 (J) | | | | | | | | | 1 DES | CRIPTION | 7 | |-------|--------------------------------------------|----------| | | DESCRIPTION | | | | ISTER & MEMORY MAP | | | | SH PROGRAM MEMORY | | | | INTRODUCTION | | | 4.2 | MAIN FEATURES | 18 | | 4.3 | STRUCTURE | 18 | | | 4.3.1 Read-out Protection | | | | ICC INTERFACE | | | | ICP (IN-CIRCUIT PROGRAMMING) | | | 4.6 | IAP (IN-APPLICATION PROGRAMMING) | 20 | | 4.7 | RELATED DOCUMENTATION | 20 | | | 4.7.1 Register Description | | | | TRAL PROCESSING UNIT | | | | INTRODUCTION | | | | MAIN FEATURES | | | | CPU REGISTERS | | | | PLY, RESET AND CLOCK MANAGEMENT | | | | PHASE LOCKED LOOP | | | | MULTI-OSCILLATOR (MO) | | | 6.3 | RESET SEQUENCE MANAGER (RSM) | 26 | | | 6.3.1 Introduction | | | | 6.3.2 Asynchronous External RESET pin | | | | 6.3.3 External Power-On RESET | | | | 6.3.5 Internal Watchdog RESET | 21<br>27 | | 6.4 | SYSTEM INTEGRITY MANAGEMENT (SI) | 27<br>28 | | | 6.4.1 Low Voltage Detector (LVD) | | | | 6.4.2 Auxiliary Voltage Detector (AVD) | | | | 6.4.3 Low Power Modes | 30 | | | 6.4.4 Register Description | | | | RRUPTS | | | | INTRODUCTION | | | | MASKING AND PROCESSING FLOW | | | | INTERRUPTS AND LOW POWER MODES | | | | CONCURRENT & NESTED MANAGEMENT | | | | INTERRUPT REGISTER DESCRIPTION | | | 7.6 | EXTERNAL INTERRUPTS | | | | 7.6.1 I/O Port Interrupt Sensitivity | | | | EXTERNAL INTERRUPT CONTROL REGISTER (EICR) | | | | ER SAVING MODES | | | | INTRODUCTION | | | | SLOW MODE | | | 8.3 | WAIT MODE | 42 | | 8.4 | ACTIVE | E-HALT AND HALT MODES | 43 | |---------|----------|---------------------------------------------------------------------|----| | | 8.4.1 | ACTIVE-HALT MODE | 43 | | | 8.4.2 | HALT MODE | 44 | | 9 I/O P | ORTS. | | 46 | | 9.1 | INTRO | DUCTION | 46 | | 9.2 | FUNCT | TIONAL DESCRIPTION | 46 | | | 9.2.1 | Input Modes | 46 | | | 9.2.2 | Output Modes | | | | 9.2.3 | Alternate Functions | | | 9.3 | I/O POI | RT IMPLEMENTATION | 49 | | 9.4 | LOW P | OWER MODES | 49 | | 9.5 | INTERI | RUPTS | 49 | | | 9.5.1 | I/O Port Implementation | 50 | | 10 ON- | | ERIPHERALS | | | | | HDOG TIMER (WDG) | | | | 10.1.1 | Introduction | 52 | | | | Main Features | | | | | Functional Description | | | | 10.1.4 | How to Program the Watchdog Timeout | 53 | | | | Low Power Modes | | | | 10.1.6 | Hardware Watchdog Option | 55 | | | 10.1.7 | Using Halt Mode with the WDG (WDGHALT option) | 55 | | | 10.1.8 | Interrupts | 55 | | | | Register Description | | | 10.2 | | CLOCK CONTROLLER WITH REAL TIME CLOCK AND BEEPER (MCC/RTC) $\ldots$ | | | | 10.2.1 | Programmable CPU Clock Prescaler | 57 | | | 10.2.2 | Clock-out Capability | 57 | | | 10.2.3 | Real Time Clock Timer (RTC) | 57 | | | | Beeper | | | | | Low Power Modes | | | | | Interrupts | | | | | Register Description | | | 10.3 | | AUTO-RELOAD TIMER (ART) | | | | 10.3.1 | Introduction | 60 | | | | Functional Description | | | | | Register Description | | | 10.4 | 4 16-BIT | | | | | 10.4.1 | Introduction | 69 | | | | Main Features | | | | | Functional Description | | | | | Low Power Modes | | | | | Interrupts | | | | | Summary of Timer Modes | | | | | Register Description | | | 10.5 | | L PERIPHERAL INTERFACE (SPI) | | | | | Introduction | | | | 10.5.2 | Main Features | 88 | | | | General Description | | |----|-----------|----------------------------------|-----| | | | Clock Phase and Clock Polarity | | | | | Error Flags | | | | | Low Power Modes | | | | | Interrupts | | | | | Register Description | | | | | L COMMUNICATIONS INTERFACE (SCI) | | | | | Introduction | | | | | Main Features | | | | | General Description | | | | | Functional Description | | | | | Low Power Modes | | | | | Interrupts | | | | | Register Description | | | | | JS INTERFACE (I2C) | | | | | Introduction | | | | | Main Features | | | | | General Description | | | | | Functional Description | | | | | Interrupts | | | | | Register Description | | | | | A/D CONVERTER (ADC) | | | | | Introduction | | | | | Main Features | | | | | Functional Description | | | | | Low Power Modes | | | | | Interrupts | | | | | Register Description | | | 11 | | ION SET | | | | | DDRESSING MODES | | | | | Inherent | | | | | Immediate | | | | | Direct | | | | | Indexed (No Offset, Short, Long) | | | | | Indirect (Short, Long) | | | | | Indirect Indexed (Short, Long) | | | | | Relative mode (Direct, Indirect) | | | | | UCTION GROUPS | | | 12 | ELECTRICA | AL CHARACTERISTICS | 138 | | | | METER CONDITIONS | | | | | Minimum and Maximum values | | | | | Typical values | | | | | Typical curves | | | | | Loading capacitor | | | | | Pin input voltage | | | | | LITE MAXIMUM BATINGS | 139 | | | 12.2.1 Voltage Characteristics | 139 | |-----|-------------------------------------------------------------|-----| | | 12.2.2 Current Characteristics | 139 | | | 12.2.3 Thermal Characteristics | | | | 12.3 OPERATING CONDITIONS | | | | 12.3.1 General Operating Conditions | | | | 12.3.2 Operating Conditions with Low Voltage Detector (LVD) | | | | 12.3.3 Auxiliary Voltage Detector (AVD) Thresholds | | | | 12.3.4 External Voltage Detector (EVD) Thresholds | | | | 12.4 SUPPLY CURRENT CHARACTERISTICS | | | | 12.4.1 CURRENT CONSUMPTION | | | | 12.4.2 Supply and Clock Managers | | | | 12.4.3 On-Chip Peripherals | | | | | | | | 12.5.1 General Timings | | | | 12.5.2 External Clock Source | | | | 12.5.4 RC Oscillators | | | | 12.5.5 PLL Characteristics | | | | 12.6 MEMORY CHARACTERISTICS | | | | 12.6.1 RAM and Hardware Registers | | | | 12.6.2 FLASH Memory | | | | 12.7 EMC CHARACTERISTICS | 153 | | | 12.7.1 Functional EMS (Electro Magnetic Susceptibility) | 153 | | | 12.7.2 Electro Magnetic Interference (EMI) | | | | 12.7.3 Absolute Maximum Ratings (Electrical Sensitivity) | 155 | | | 12.8 I/O PORT PIN CHARACTERISTICS | 156 | | | 12.8.1 General Characteristics | | | | 12.8.2 Output Driving Current | | | | 12.9 CONTROL PIN CHARACTERISTICS | | | | 12.9.1 Asynchronous RESET Pin | | | | 12.9.2 ICCSEL/VPP Pin | | | | 12.10TIMER PERIPHERAL CHARACTERISTICS | | | | 12.10.1 8-Bit PWM-ART Auto-Reload Timer | | | | 12.10.2 16-Bit Timer | | | | 12.11COMMUNICATION INTERFACE CHARACTERISTICS | | | | 12.11.1 SPI - Serial Peripheral Interface | | | | 12.11.2 I2C - Inter IC Control Interface | | | | | | | | 12.12.1 Analog Power Supply and Reference Pins | | | | 12.12.2 General PCB Design Guidelines | | | 13 | PACKAGE CHARACTERISTICS | | | . 0 | 13.1 PACKAGE MECHANICAL DATA | | | | 13.2 THERMAL CHARACTERISTICS | | | | 13.3 SOLDERING AND GLUEABILITY INFORMATION | | | 4.4 | | | | 14 | ST72321 DEVICE CONFIGURATION AND ORDERING INFORMATION | 1/5 | | 14.1 FLASH OPTION BYTES | 175 | |----------------------------------------------------------------|-----| | 14.2 DEVICE ORDERING INFORMATION AND TRANSFER OF CUSTOMER CODE | 177 | | 14.3 DEVELOPMENT TOOLS | 181 | | 14.3.1 Starter kits | 181 | | 14.3.2 Development and debugging tools | 181 | | 14.3.3 Programming tools | | | 14.3.4 Socket and Emulator Adapter Information | | | 14.4 ST7 APPLICATION NOTES | | | 15 KNOWN LIMITATIONS | 186 | | 15.1 ALL FLASH AND ROM DEVICES | 186 | | 15.1.1 External RC option | | | 15.1.2 Safe Connection of OSC1/OSC2 Pins | 186 | | 15.1.3 Reset pin protection with LVD Enabled | | | 15.1.4 Unexpected Reset Fetch | | | 15.1.5 External interrupt missed | | | 15.1.6 Clearing active interrupts outside interrupt routine | | | 15.1.7 SCI Wrong Break duration | | | 15.1.8 16-bit Timer PWM Mode | | | 15.1.9 TIMD set simultaneously with OC interrupt | | | 15.1.10 I2C Multimaster | | | 15.2 ALL FLASH DEVICES | | | 15.2.1 Internal RC Oscillator with LVD | | | 15.3 LIMITATIONS SPECIFIC TO REV Q AND REV S FLASH DEVICES | 189 | | 15.3.1 ADC Accuracy | 189 | | 15.4 LIMITATIONS SPECIFIC TO ROM DEVICES | 190 | | 15.4.1 LVD Operation | 190 | | 15.4.2 LVD Startup behaviour | | | 15.4.3 AVD not supported | 191 | | 15.4.4 Internal RC oscillator operation | 191 | | 15.4.5 External clock source with PLL | 191 | | 15.4.6 Pull-up not present on PE2 | 191 | | 15.4.7 Read-out protection with LVD | | | 15.4.8 Safe Connection of OSC1/OSC2 Pins | | | 16 REVISION HISTORY | 192 | # 1 DESCRIPTION The ST72F321 Flash and ST72321 ROM devices are members of the ST7 microcontroller family designed for mid-range applications. All devices are based on a common industrystandard 8-bit core, featuring an enhanced instruction set and are available with Flash or ROM program memory. The ST7 family architecture offers both power and flexibility to software developers, enabling the design of highly efficient and compact application code. The on-chip peripherals include an A/D converter, a PWM Autoreload timer, 2 general purpose timers, I<sup>2</sup>C bus, SPI interface and an SCI interface. For power economy, microcontroller can switch dynamically into WAIT, SLOW, ACTIVE-HALT or HALT mode when the application is in idle or stand-by state. Typical applications are consumer, home, office and industrial products. #### **Related Documentation** AN1131: Migrating applications from ST72511/311/314 to ST72521/321/324 Figure 1. Device Block Diagram # **2 PIN DESCRIPTION** Figure 2. 64-Pin LQFP 14x14 and 10x10 Package Pinout Figure 3. 44-Pin LQFP Package Pinout # PIN DESCRIPTION (Cont'd) For external pin connection guidelines, refer to See "ELECTRICAL CHARACTERISTICS" on page 138. ### Legend / Abbreviations for Table 2: Type: I = input, O = output, S = supply Input level: A = Dedicated analog input In/Output level: $C = CMOS \ 0.3V_{DD}/0.7V_{DD}$ $C_{T}$ = CMOS 0.3 $V_{DD}$ /0.7 $V_{DD}$ with input trigger $T_{T}$ = TTL 0.8V / 2V with Schmitt trigger Output level: HS = 20mA high sink (on N-buffer only) Port and control configuration: Input: float = floating, wpu = weak pull-up, int = interrupt <sup>1)</sup>, ana = analog - Output: OD = open drain $^{2)}$ , PP = push-pull Refer to "I/O PORTS" on page 46 for more details on the software configuration of the I/O ports. The RESET configuration of each pin is shown in bold. This configuration is valid as long as the device is in reset state. **Table 2. Device Pin Description** | Pin n° | | 0 | | | Le | evel | | | Р | ort | | | Main | | | | |--------|--------|--------|-------------------|------|---------|--------|-------|-----|-----|-----|-----|-----|--------------------|------------------------------|--|--| | P64 | LQFP44 | LQFP32 | Pin Name | Туре | Input | Output | | Inp | out | | Out | put | function<br>(after | Alternate function | | | | LQFP64 | LQF | LQF | | • | lnp | Out | float | ndw | ij | ana | ОО | Ъ | reset) | | | | | 1 | 1 | | PE4 (HS) | I/O | $C_T$ | HS | X | Χ | | | Х | Х | Port E4 | | | | | 2 | - | - | PE5 (HS) | I/O | $C_T$ | HS | X | Χ | | | Х | Х | Port E5 | | | | | 3 | - | - | PE6 (HS) | I/O | $C_T$ | HS | X | Χ | | | Х | Х | Port E6 | | | | | 4 | - | - | PE7 (HS) | I/O | $C_T$ | HS | X | Χ | | | Χ | Χ | Port E7 | | | | | 5 | 2 | 28 | PB0/PWM3 | I/O | $C_T$ | | X | е | i2 | | Χ | Χ | Port B0 | PWM Output 3 | | | | 6 | 3 | - | PB1/PWM2 | I/O | $C_T$ | | X | е | i2 | | Χ | Х | Port B1 | PWM Output 2 | | | | 7 | 4 | | PB2/PWM1 | I/O | $C_T$ | | X | е | i2 | | Χ | Χ | Port B2 | PWM Output 1 | | | | 8 | 5 | 29 | PB3/PWM0 | I/O | $C_{T}$ | | X | | ei2 | | Х | Х | Port B3 | PWM Output 0 | | | | 9 | 6 | 30 | PB4 (HS)/ARTCLK | I/O | $C_T$ | HS | X | е | i3 | | Χ | Χ | Port B4 | PWM-ART External Clock | | | | 10 | - | - | PB5 / ARTIC1 | I/O | $C_T$ | | X | е | i3 | | Χ | Χ | Port B5 | PWM-ART Input Capture 1 | | | | 11 | - | | PB6 / ARTIC2 | I/O | $C_T$ | | X | е | i3 | | Х | Х | Port B6 | PWM-ART Input Capture 2 | | | | 12 | - | • | PB7 | I/O | $C_{T}$ | | X | | ei3 | | Х | Х | Port B7 | | | | | 13 | 7 | 31 | PD0/AIN0 | I/O | $C_{T}$ | | X | Χ | | Χ | Х | Х | Port D0 | ADC Analog Input 0 | | | | 14 | 8 | 32 | PD1/AIN1 | I/O | $C_{T}$ | | X | Χ | | Χ | Х | Х | Port D1 | ADC Analog Input 1 | | | | 15 | 9 | | PD2/AIN2 | I/O | $C_T$ | | X | Χ | | Χ | Χ | Χ | Port D2 | ADC Analog Input 2 | | | | 16 | 10 | • | PD3/AIN3 | I/O | $C_{T}$ | | X | Χ | | Χ | Х | Х | Port D3 | ADC Analog Input 3 | | | | 17 | 11 | • | PD4/AIN4 | I/O | $C_T$ | | X | Χ | | Χ | Χ | Χ | Port D4 | ADC Analog Input 4 | | | | 18 | 12 | - | PD5/AIN5 | I/O | $C_T$ | | X | Χ | | Χ | Χ | Χ | Port D5 | ADC Analog Input 5 | | | | 19 | - | - | PD6/AIN6 | I/O | $C_T$ | | X | Χ | | Χ | Χ | Χ | Port D6 | ADC Analog Input 6 | | | | 20 | - | - | PD7/AIN7 | I/O | $C_T$ | | Х | Х | | Χ | Χ | Х | Port D7 | ADC Analog Input 7 | | | | 21 | 13 | 1 | V <sub>AREF</sub> | I | | | | | | | | | Analog R | og Reference Voltage for ADC | | | | 22 | 14 | 2 | V <sub>SSA</sub> | S | | | | | | | | | Analog G | log Ground Voltage | | | | F | Pin n | 0 | | | Le | evel | | | P | ort | | | Main | | | |--------|--------|--------|---------------------------|------|----------------|--------|-------|-----|-----|-----|-----|-----|--------------------|------------------------------------------------------|-----------------------------| | 964 | 244 | 32 | Pin Name | Туре | rt | out | | Inp | out | | Out | put | function<br>(after | Alternate | function | | LQFP64 | LQFP44 | LQFP32 | | _ | Input | Output | float | mdw | ij | ana | ОО | ЬР | reset) | | | | 23 | - | - | $V_{DD_3}$ | S | | | | | | | | | Digital Ma | ain Supply Volta | age | | 24 | - | - | V <sub>SS_3</sub> | S | | | | | | | | | Digital G | round Voltage | | | 25 | 15 | 3 | PF0/MCO/AIN8 | I/O | Ст | | х | е | i1 | х | Х | Х | Port F0 | Main clock<br>out (f <sub>OSC</sub> /2) | ADC Ana-<br>log<br>Input 8 | | 26 | 16 | 4 | PF1 (HS)/BEEP | I/O | $C_{T}$ | HS | Х | е | i1 | | Χ | Χ | Port F1 | Beep signal or | utput | | 27 | 17 | - | PF2 (HS) | I/O | $C_T$ | HS | X | | ei1 | | Χ | Х | Port F2 | | | | 28 | - | - | PF3/OCMP2_A/AIN9 | I/O | СТ | | х | х | | х | Х | х | Port F3 | Timer A Output Compare 2 | ADC Ana-<br>log<br>Input 9 | | 29 | 18 | 5 | PF4/OCMP1_A/<br>AIN10 | I/O | СТ | | x | х | | X | X | Х | Port F4 | Timer A Output Compare | ADC Ana-<br>log<br>Input 10 | | 30 | - | 1 | PF5/ICAP2_A/AIN11 | I/O | СТ | | x | х | | X | X | Х | Port F5 | Timer A Input<br>Capture 2 | ADC Ana-<br>log<br>Input 11 | | 31 | 19 | 6 | PF6 (HS)/ICAP1_A | 9 | $C_{T}$ | HS | X | Х | | | Χ | Χ | Port F6 | Timer A Input Capture 1 | | | 32 | 20 | 7 | PF7 (HS)/EXTCLK_A | I/O | C <sub>T</sub> | HS | x | Х | | | Х | Х | Port F7 | Timer A Extern<br>Source | nal Clock | | 33 | 21 | - | $V_{DD_0}$ | S | | | | | | | | | Digital Ma | ain Supply Volta | age | | 34 | 22 | - | V <sub>SS_0</sub> | S | | | | | | | | | Digital G | round Voltage | | | 35 | 23 | 8 | PC0/OCMP2_B/<br>AIN12 | I/O | СТ | | x | х | | Х | X | х | Port C0 | Timer B Output Compare 2 | ADC Ana-<br>log<br>Input 12 | | 36 | 24 | 9 | PC1/OCMP1_B/<br>AIN13 | I/O | C <sub>T</sub> | | х | х | | х | Х | Х | Port C1 | Timer B Output Compare | ADC Ana-<br>log<br>Input 13 | | 37 | 25 | 10 | PC2 (HS)/ICAP2_B | I/O | $C_{T}$ | HS | Х | Х | | | Χ | Х | Port C2 | Timer B Input | Capture 2 | | 38 | 26 | 11 | PC3 (HS)/ICAP1_B | I/O | $C_T$ | HS | X | Х | | | Χ | Χ | Port C3 | Timer B Input | Capture 1 | | 39 | 27 | 12 | PC4/MISO/ICCDATA | I/O | СТ | | x | х | | | Х | х | Port C4 | SPI Master In<br>/ Slave Out<br>Data | ICC Data<br>Input | | 40 | 28 | 13 | PC5/MOSI/AIN14 | I/O | Ст | | x | х | | х | Х | Х | Port C5 | SPI Master<br>Out / Slave In<br>Data | ADC Ana-<br>log<br>Input 14 | | 41 | 29 | 29 | PC6/SCK/ICCCLK | I/O | C <sub>T</sub> | | х | х | | | х | х | Port C6 | SPI Serial<br>Clock<br>Caution: Ne<br>rent injection | not al- | | | | | | | | | | | | | | | | lowed on this | • | | 42 | 30 | 15 | PC7/ <del>SS</del> /AIN15 | I/O | C <sub>T</sub> | | x | х | | Χ | Х | Х | Port C7 | SPI Slave Select (active low) | ADC Ana-<br>log<br>Input 15 | | 43 | - | - | PA0 | I/O | $C_{T}$ | | X | | i0 | | Χ | Χ | Port A0 | | | | 44 | - | - | PA1 | I/O | $C_{T}$ | | X | е | i0 | | Χ | Х | Port A1 | | | | F | Pin n | 0 | | | Le | evel | | | Р | ort | Main | | Main | | | | |--------|--------|--------|--------------------------|------|---------|--------|-------|-----|-----|-----|------|------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 964 | 244 | -32 | Pin Name | Туре | rt | ont | | Inp | out | | Out | tput | function<br>(after | Alternate function | | | | LQFP64 | LQFP44 | LQFP32 | | | Input | Output | float | ndw | in | ana | ОО | ЬР | reset) | | | | | 45 | - | - | PA2 | I/O | $C_T$ | | Х | е | i0 | | Х | Χ | Port A2 | | | | | 46 | 31 | 16 | PA3 (HS) | I/O | $C_{T}$ | HS | Х | | ei0 | | Х | Χ | Port A3 | | | | | 47 | 32 | | V <sub>DD_1</sub> | S | | | | | | | | | Digital Ma | ain Supply Voltage | | | | 48 | 33 | | V <sub>SS_1</sub> | S | | | | | | | | | Digital G | round Voltage | | | | 49 | 34 | 17 | PA4 (HS) | I/O | $C_{T}$ | HS | Х | Χ | | | Х | Χ | Port A4 | | | | | 50 | 35 | | PA5 (HS) | I/O | $C_{T}$ | HS | X | Χ | | | Х | Х | Port A5 | | | | | 51 | 36 | 18 | PA6 (HS)/SDAI | I/O | $C_T$ | HS | X | | | | Т | | Port A6 | I <sup>2</sup> C Data <sup>1)</sup> | | | | 52 | 37 | 19 | PA7 (HS)/SCLI | I/O | $C_T$ | HS | Х | | | | Т | | Port A7 | I <sup>2</sup> C Clock <sup>1)</sup> | | | | 53 | 38 | 20 | V <sub>PP</sub> / ICCSEL | I | | | | | | | | | ming mod<br>gramming<br>Section 1 | Must be tied low. In flash programming mode, this pin acts as the programming voltage input V <sub>PP</sub> . See Section 12.9.2 for more details. High voltage must not be applied to ROM devices | | | | 54 | 39 | 21 | RESET | I/O | $C_{T}$ | | | | | | | | Top priority non maskable interrupt. | | | | | 55 | - | - | EVD | | | | | | | | | | External | External voltage detector | | | | 56 | - | - | TLI | I | $C_{T}$ | | | | Х | | | | Top level | interrupt input pin | | | | 57 | 40 | 22 | V <sub>SS_2</sub> | S | | | | | | | | | Digital Gr | round Voltage | | | | 58 | 41 | 23 | OSC2 <sup>3)</sup> | I/O | | | | | | | | | Resonato | or oscillator inverter output | | | | 59 | 42 | 24 | OSC1 <sup>3)</sup> | 1 | | | | | | | | | | clock input or Resonator os-<br>verter input | | | | 60 | 43 | 25 | $V_{DD_2}$ | S | | | | | | | | | Digital Ma | ain Supply Voltage | | | | 61 | 44 | 26 | PE0/TDO | I/O | $C_T$ | | Х | Χ | | | Х | Х | Port E0 | SCI Transmit Data Out | | | | 62 | 1 | 27 | PE1/RDI | I/O | $C_T$ | | Х | Χ | | | Х | Χ | Port E1 | SCI Receive Data In | | | | | | | PE2 (Flash device) | | | | | X | | | | | | In Flash devices this port is put with weak pull-up. | | | | 63 | - | - | PE2 (ROM device) | I/O | СТ | | х | | | | х | х | pull-up pi<br>In LQFP4<br>an interna<br>ed pins (S<br>ed to con | cort E2 Caution: In ROM devices, no weak ull-up present on this port. LQFP44 this pin is not connected to n internal pull-up like other unbond- d pins (See note 4). It is recommend- d to configure it as output push pull o avoid added current consumption. | | | | 64 | | - | PE3 | I/O | $C_T$ | - | X | Χ | | | Х | Х | Port E3 | <u> </u> | | | #### Notes: - 1. In the interrupt input column, "eiX" defines the associated external interrupt vector. If the weak pull-up column (wpu) is merged with the interrupt column (int), then the I/O configuration is pull-up interrupt input, else the configuration is floating interrupt input. - 2. In the open drain output column, "T" defines a true open drain I/O (P-Buffer and protection diode to $V_{DD}$ are not implemented). See See "I/O PORTS" on page 46. and Section 12.8 I/O PORT PIN CHARACTER- #### ISTICS for more details. - 3. OSC1 and OSC2 pins connect a crystal/ceramic resonator, or an external source to the on-chip oscillator; see Section 1 DESCRIPTION and Section 12.5 CLOCK AND TIMING CHARACTERISTICS for more details. - 4. On the chip, each I/O port may have up to 8 pads: - ads that are not bonded to external pins are forced by hardware in input pull-up configuration after reset. The configuration of these pads must be kept at reset state to avoid added current consumption. - 5. Pull-up always activated on PE2 see limitation Section 15.4.6. - 6. It is mandatory to connect all available $V_{DD}$ and $V_{REF}$ pins to the supply voltage and all $V_{SS}$ and $V_{SSA}$ pins to ground. 4 # **3 REGISTER & MEMORY MAP** As shown in Figure 4, the MCU is capable of addressing 64K bytes of memories and I/O registers. The available memory locations consist of 128 bytes of register locations, up to 2Kbytes of RAM and up to 60Kbytes of user program memory. The RAM space includes up to 256 bytes for the stack from 0100h to 01FFh. The highest address bytes contain the user reset and interrupt vectors. **IMPORTANT:** Memory locations marked as "Reserved" must never be accessed. Accessing a reseved area can have unpredictable effects on the device. # **Related Documentation** AN 985: Executing Code in ST7 RAM Figure 4. Memory Map **Table 3. Hardware Register Map** | Address | Block | Register<br>Label | Register Name | Reset<br>Status | Remarks | |-------------------------------------------------------------|----------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------| | 0000h<br>0001h<br>0002h | Port A <sup>2)</sup> | PADR<br>PADDR<br>PAOR | Port A Data Register Port A Data Direction Register Port A Option Register | 00h <sup>1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W | | 0003h<br>0004h<br>0005h | Port B <sup>2)</sup> | PBDR<br>PBDDR<br>PBOR | Port B Data Register<br>Port B Data Direction Register<br>Port B Option Register | 00h <sup>1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W | | 0006h<br>0007h<br>0008h | Port C | PCDR<br>PCDDR<br>PCOR | Port C Data Register<br>Port C Data Direction Register<br>Port C Option Register | 00h <sup>1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W | | 0009h<br>000Ah<br>000Bh | Port D <sup>2)</sup> | PDDR<br>PDDDR<br>PDOR | Port D Data Register Port D Data Direction Register Port D Option Register | 00h <sup>1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W | | 000Ch<br>000Dh<br>000Eh | Port E <sup>2)</sup> | PEDR<br>PEDDR<br>PEOR | Port E Data Register Port E Data Direction Register Port E Option Register | 00h <sup>1)</sup><br>00h<br>00h | R/W<br>R/W <sup>2)</sup><br>R/W <sup>2)</sup> | | 000Fh<br>0010h<br>0011h | Port F <sup>2)</sup> | PFDR<br>PFDDR<br>PFOR | Port F Data Register Port F Data Direction Register Port F Option Register | 00h <sup>1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W | | 0012h<br>to<br>0017h | | | Reserved Area (6 Bytes) | | • | | 0018h<br>0019h<br>001Ah<br>001Bh<br>001Ch<br>001Dh<br>001Eh | l <sup>2</sup> C | I2CCR<br>I2CSR1<br>I2CSR2<br>I2CCCR<br>I2COAR1<br>I2COAR2<br>I2CDR | I <sup>2</sup> C Control Register I <sup>2</sup> C Status Register 1 I <sup>2</sup> C Status Register 2 I <sup>2</sup> C Clock Control Register I <sup>2</sup> C Own Address Register 1 I <sup>2</sup> C Own Address Register 2 I <sup>2</sup> C Data Register | 00h<br>00h<br>00h<br>00h<br>00h<br>00h | R/W<br>Read Only<br>Read Only<br>R/W<br>R/W<br>R/W | | 001Fh<br>0020h | | | Reserved Area (2 Bytes) | • | | | 0021h<br>0022h<br>0023h | SPI | SPIDR<br>SPICR<br>SPICSR | SPI Data I/O Register<br>SPI Control Register<br>SPI Control/Status Register | xxh<br>0xh<br>00h | R/W<br>R/W<br>R/W | | 0024h<br>0025h<br>0026h<br>0027h | ITC | ISPR0<br>ISPR1<br>ISPR2<br>ISPR3 | Interrupt Software Priority Register 0 Interrupt Software Priority Register 1 Interrupt Software Priority Register 2 Interrupt Software Priority Register 3 | FFh<br>FFh<br>FFh<br>FFh | R/W<br>R/W<br>R/W<br>R/W | | 0028h | | EICR | External Interrupt Control Register | 00h | R/W | | 0029h | FLASH | FCSR | Flash Control/Status Register | 00h | R/W | | Address | Block | Register<br>Label | Register Name | Reset<br>Status | Remarks | |----------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 002Ah | WATCHDOG | WDGCR | Watchdog Control Register | 7Fh | R/W | | 002Bh | | SICSR | System Integrity Control/Status Register | 000x 000x b | R/W | | 002Ch<br>002Dh | MCC | MCCSR<br>MCCBCR | Main Clock Control / Status Register<br>Main Clock Controller: Beep Control Register | 00h<br>00h | R/W<br>R/W | | 002Eh<br>to<br>0030h | | | Reserved Area (3 Bytes) | | | | 0031h<br>0032h<br>0033h<br>0034h<br>0035h<br>0036h<br>0037h<br>0038h<br>0039h<br>003Ah<br>003Bh<br>003Ch<br>003Dh<br>003Fh | TIMER A | TACR2 TACR1 TACSR TAIC1HR TAIC1LR TAOC1HR TAOC1LR TACHR TACHR TACLR TAACHR TAACHR TAIC2HR TAIC2HR TAIC2HR TAIC2LR TAOC2HR TAOC2LR | Timer A Control Register 2 Timer A Control Register 1 Timer A Control/Status Register Timer A Input Capture 1 High Register Timer A Input Capture 1 Low Register Timer A Output Compare 1 High Register Timer A Output Compare 1 Low Register Timer A Counter High Register Timer A Counter High Register Timer A Alternate Counter High Register Timer A Alternate Counter Low Register Timer A Input Capture 2 High Register Timer A Input Capture 2 Low Register Timer A Output Compare 2 High Register Timer A Output Compare 2 Low Register | 00h 00h xxxx x0xx b xxh xxh 80h 00h FFh FCh FFh FCh xxh xxh 80h 00h | R/W<br>R/W<br>Read Only<br>Read Only<br>R/W<br>Read Only<br>Read Only<br>Read Only<br>Read Only<br>Read Only<br>Read Only<br>Read Only<br>Read Only<br>Read Only | | 0040h | | | Reserved Area (1 Byte) | | | | 0041h<br>0042h<br>0043h<br>0044h<br>0045h<br>0046h<br>0047h<br>0048h<br>0049h<br>004Ah<br>004Bh<br>004Ch<br>004Dh<br>004Fh | TIMER B | TBCR2 TBCR1 TBCSR TBIC1HR TBIC1LR TBOC1HR TBOC1LR TBCHR TBCHR TBCHR TBCLR TBACHR TBACHR TBACLR TBIC2HR TBIC2LR TBIC2LR TBIC2LR TBIC2LR | Timer B Control Register 2 Timer B Control Register 1 Timer B Control/Status Register Timer B Input Capture 1 High Register Timer B Input Capture 1 Low Register Timer B Output Compare 1 High Register Timer B Output Compare 1 Low Register Timer B Counter High Register Timer B Counter High Register Timer B Alternate Counter High Register Timer B Alternate Counter Low Register Timer B Input Capture 2 High Register Timer B Input Capture 2 Low Register Timer B Output Compare 2 High Register Timer B Output Compare 2 Low Register | 00h 00h xxxx x0xx b xxh 80h 00h FFh FCh FCh xxh xxh 80h 00h | R/W<br>R/W<br>Read Only<br>Read Only<br>R/W<br>R/W<br>Read Only<br>Read Only | | 0050h<br>0051h<br>0052h<br>0053h<br>0054h<br>0055h<br>0056h<br>0057h | SCI | SCISR<br>SCIDR<br>SCIBRR<br>SCICR1<br>SCICR2<br>SCIERPR<br>SCIETPR | SCI Status Register SCI Data Register SCI Baud Rate Register SCI Control Register 1 SCI Control Register 2 SCI Extended Receive Prescaler Register Reserved area SCI Extended Transmit Prescaler Register | C0h<br>xxh<br>00h<br>x000 0000b<br>00h<br>00h | Read Only<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W | | Address | Block | Register<br>Label | Reset<br>Status | Remarks | | |-------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------| | 0058h<br>to<br>006Fh | | | Reserved Area (24 Bytes) | | | | 0070h<br>0071h<br>0072h | ADC | ADCCSR<br>ADCDRH<br>ADCDRL | Control/Status Register Data High Register Data Low Register | 00h<br>00h<br>00h | R/W<br>Read Only<br>Read Only | | 0073h<br>0074h<br>0075h<br>0076h<br>0077h<br>0078h<br>0079h<br>007Ah<br>007Bh<br>007Ch<br>007Dh | PWM ART | PWMDCR3 PWMDCR1 PWMDCR0 PWMCR ARTCSR ARTCAR ARTARR ARTICCSR ARTICCSR ARTICR1 ARTICR2 | PWM AR Timer Duty Cycle Register 3 PWM AR Timer Duty Cycle Register 2 PWM AR Timer Duty Cycle Register 1 PWM AR Timer Duty Cycle Register 0 PWM AR Timer Control Register Auto-Reload Timer Control/Status Register Auto-Reload Timer Counter Access Register Auto-Reload Timer Auto-Reload Register AR Timer Input Capture Control/Status Reg. AR Timer Input Capture Register 1 AR Timer Input Capture Register 1 | 00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h | R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>Read Only<br>Read Only | | 007Eh<br>007Fh | | <u>'</u> | Reserved Area (2 Bytes) | | <u>'</u> | Legend: x=undefined, R/W=read/write # Notes: - 1. The contents of the I/O port DR registers are readable only in output configuration. In input configuration, the values of the I/O pins are returned instead of the DR register contents. - 2. The bits associated with unavailable pins must always keep their reset value. 47/ ### 4 FLASH PROGRAM MEMORY #### 4.1 Introduction The ST7 dual voltage High Density Flash (HDFlash) is a non-volatile memory that can be electrically erased as a single block or by individual sectors and programmed on a Byte-by-Byte basis using an external V<sub>PP</sub> supply. The HDFlash devices can be programmed and erased off-board (plugged in a programming tool) or on-board using ICP (In-Circuit Programming) or IAP (In-Application Programming). The array matrix organisation allows each sector to be erased and reprogrammed without affecting other sectors. #### 4.2 Main Features - Three Flash programming modes: - Insertion in a programming tool. In this mode, all sectors including option bytes can be programmed or erased. - ICP (In-Circuit Programming). In this mode, all sectors including option bytes can be programmed or erased without removing the device from the application board. - IAP (In-Application Programming) In this mode, all sectors except Sector 0, can be programmed or erased without removing the device from the application board and while the application is running. - ICT (In-Circuit Testing) for downloading and executing user application test patterns in RAM - Read-out protection - Register Access Security System (RASS) to prevent accidental programming or erasing #### 4.3 Structure The Flash memory is organised in sectors and can be used for both code and data storage. Depending on the overall Flash memory size in the microcontroller device, there are up to three user sectors (see Table 4). Each of these sectors can be erased independently to avoid unnecessary erasing of the whole Flash memory when only a partial erasing is required. The first two sectors have a fixed size of 4 Kbytes (see Figure 5). They are mapped in the upper part of the ST7 addressing space so the reset and interrupt vectors are located in Sector 0 (F000h-FFFFh). Table 4. Sectors available in Flash devices | Flash Size (bytes) | Available Sectors | | | |--------------------|-------------------|--|--| | 4K | Sector 0 | | | | 8K | Sectors 0,1 | | | | > 8K | Sectors 0,1, 2 | | | #### 4.3.1 Read-out Protection Read-out protection, when selected, provides a protection against Program Memory content extraction and against write access to Flash memory. Even if no protection can be considered as totally unbreakable, the feature provides a very high level of protection for a general purpose microcontroller In flash devices, this protection is removed by reprogramming the option. In this case, the entire program memory is first automatically erased and the device can be reprogrammed. Read-out protection selection depends on the device type: - In Flash devices it is enabled and removed through the FMP\_R bit in the option byte. - In ROM devices it is enabled by mask option specified in the Option List. **Note:** In flash devices, the LVD is not supported if read-out protection is enabled. Figure 5. Memory Map and Sector Address ## FLASH PROGRAM MEMORY (Cont'd) #### 4.4 ICC Interface ICC needs a minimum of 4 and up to 6 pins to be connected to the programming tool (see Figure 6). These pins are: - RESET: device reset - V<sub>SS</sub>: device power supply ground - ICCCLK: ICC output serial clock pin - ICCDATA: ICC input/output serial data pin - ICCSEL/V<sub>PP</sub>: programming voltage - OSC1(or OSCIN): main clock input for external source (optional) - V<sub>DD</sub>: application board power supply (optional, see Figure 6, Note 3) Figure 6. Typical ICC Interface #### Notes: - 1. If the ICCCLK or ICCDATA pins are only used as outputs in the application, no signal isolation is necessary. As soon as the Programming Tool is plugged to the board, even if an ICC session is not in progress, the ICCCLK and ICCDATA pins are not available for the application. If they are used as inputs by the application, isolation such as a serial resistor has to implemented in case another device forces the signal. Refer to the Programming Tool documentation for recommended resistor values. - 2. During the ICC session, the programming tool must control the RESET pin. This can lead to conflicts between the programming tool and the application reset circuit if it drives more than 5mA at high level (push pull output or pull-up resistor<1K). A schottky diode can be used to isolate the application RESET circuit in this case. When using a classical RC network with R>1K or a reset man- - agement IC with open drain output and pull-up resistor>1K, no additional components are needed. In all cases the user must ensure that no external reset is generated by the application during the ICC session. - 3. The use of Pin 7 of the ICC connector depends on the Programming Tool architecture. This pin must be connected when using most ST Programming Tools (it is used to monitor the application power supply). Please refer to the Programming Tool manual. - 4. Pin 9 has to be connected to the OSC1 or OSCIN pin of the ST7 when the clock is not available in the application or if the selected clock option is not programmed in the option byte. ST7 devices with multi-oscillator capability need to have OSC2 grounded in this case. ### FLASH PROGRAM MEMORY (Cont'd) ### 4.5 ICP (In-Circuit Programming) To perform ICP the microcontroller must be switched to ICC (In-Circuit Communication) mode by an external controller or programming tool. Depending on the ICP code downloaded in RAM, Flash memory programming can be fully customized (number of bytes to program, program locations, or selection serial communication interface for downloading). When using an STMicroelectronics or third-party programming tool that supports ICP and the specific microcontroller device, the user needs only to implement the ICP hardware interface on the application board (see Figure 6). For more details on the pin locations, refer to the device pinout description. # 4.6 IAP (In-Application Programming) This mode uses a BootLoader program previously stored in Sector 0 by the user (in ICP mode or by plugging the device in a programming tool). This mode is fully controlled by user software. This allows it to be adapted to the user application, (user-defined strategy for entering programming mode, choice of communications protocol used to fetch the data to be stored, etc.). For example, it is possible to download code from the SPI, SCI, USB or CAN interface and program it in the Flash. IAP mode can be used to program any of the Flash sectors except Sector 0, which is write/erase protected to allow recovery in case errors occur during the programming operation. #### 4.7 Related Documentation For details on Flash programming and ICC protocol, refer to the ST7 Flash Programming Reference Manual and to the ST7 ICC Protocol Reference Manual. # 4.7.1 Register Description FLASH CONTROL/STATUS REGISTER (FCSR) Read/Write Reset Value: 0000 0000 (00h) This register is reserved for use by Programming Tool software. It controls the Flash programming and erasing operations. Figure 7. Flash Control/Status Register Address and Reset Value | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|---------------------|---|---|---|---|---|---|---|---| | 0029h | FCSR<br>Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # **5 CENTRAL PROCESSING UNIT** #### 5.1 INTRODUCTION This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8-bit data manipulation. #### **5.2 MAIN FEATURES** - Enable executing 63 basic instructions - Fast 8-bit by 8-bit multiply - 17 main addressing modes (with indirect addressing mode) - Two 8-bit index registers - 16-bit stack pointer - Low power HALT and WAIT modes - Priority maskable hardware interrupts - Non-maskable software/hardware interrupts #### **5.3 CPU REGISTERS** The six CPU registers shown in Figure 1 are not present in the memory mapping and are accessed by specific instructions. #### Accumulator (A) The Accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data. ## Index Registers (X and Y) These 8-bit registers are used to create effective addresses or as temporary storage areas for data manipulation. (The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.) The Y register is not affected by the interrupt automatic procedures. ## **Program Counter (PC)** The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High which is the MSB). Figure 8. CPU Registers ### **CENTRAL PROCESSING UNIT (Cont'd)** ## Condition Code Register (CC) Read/Write Reset Value: 111x1xxx The 8-bit Condition Code register contains the interrupt masks and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH and POP instructions. These bits can be individually tested and/or controlled by specific instructions. ## **Arithmetic Management Bits** Bit $4 = \mathbf{H}$ Half carry. This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU during an ADD or ADC instructions. It is reset by hardware during the same instructions. 0: No half carry has occurred. 1: A half carry has occurred. This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines. Bit 2 = N Negative. This bit is set and cleared by hardware. It is representative of the result sign of the last arithmetic, logical or data manipulation. It's a copy of the result 7<sup>th</sup> bit. 0: The result of the last operation is positive or null. 1: The result of the last operation is negative (that is, the most significant bit is a logic 1). This bit is accessed by the JRMI and JRPL instructions. Bit 1 = **Z** Zero. This bit is set and cleared by hardware. This bit indicates that the result of the last arithmetic, logical or data manipulation is zero. - 0: The result of the last operation is different from zero - 1: The result of the last operation is zero. This bit is accessed by the JREQ and JRNE test instructions. Bit 0 = **C** Carry/borrow. This bit is set and cleared by hardware and software. It indicates an overflow or an underflow has occurred during the last arithmetic operation. - 0: No overflow or underflow has occurred. - 1: An overflow or underflow has occurred. This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC instructions. It is also affected by the "bit test and branch", shift and rotate instructions. # **Interrupt Management Bits** Bit 5,3 = **I1, I0** Interrupt The combination of the I1 and I0 bits gives the current interrupt software priority. | Interrupt Software Priority | l1 | 10 | |-------------------------------|----|----| | Level 0 (main) | 1 | 0 | | Level 1 | 0 | 1 | | Level 2 | 0 | 0 | | Level 3 (= interrupt disable) | 1 | 1 | These two bits are set/cleared by hardware when entering in interrupt. The loaded value is given by the corresponding bits in the interrupt software priority registers (IxSPR). They can be also set/cleared by software with the RIM, SIM, IRET, HALT, WFI and PUSH/POP instructions. See the interrupt management chapter for more details. ### **CENTRAL PROCESSING UNIT (Cont'd)** ## Stack Pointer (SP) Read/Write Reset Value: 01 FFh The Stack Pointer is a 16-bit register which is always pointing to the next free location in the stack. It is then decremented after data has been pushed onto the stack and incremented before data is popped from the stack (see Figure 2). Since the stack is 256 bytes deep, the 8 most significant bits are forced by hardware. Following an MCU Reset, or after a Reset Stack Pointer instruction (RSP), the Stack Pointer contains its reset value (the SP7 to SP0 bits are set) which is the stack higher address. The least significant byte of the Stack Pointer (called S) can be directly accessed by a LD instruction. **Note:** When the lower limit is exceeded, the Stack Pointer wraps around to the stack upper limit, without indicating the stack overflow. The previously stored information is then overwritten and therefore lost. The stack also wraps in case of an underflow The stack is used to save the return address during a subroutine call and the CPU context during an interrupt. The user may also directly manipulate the stack by means of the PUSH and POP instructions. In the case of an interrupt, the PCL is stored at the first location pointed to by the SP. Then the other registers are stored in the next locations as shown in Figure 2. - When an interrupt is received, the SP is decremented and the context is pushed on the stack. - On return from interrupt, the SP is incremented and the context is popped from the stack. A subroutine call occupies two locations and an interrupt five locations in the stack area. Figure 9. Stack Manipulation Example # 6 SUPPLY, RESET AND CLOCK MANAGEMENT The device includes a range of utility features for securing the application in critical situations (for example in case of a power brown-out), and reducing the number of external components. An overview is shown in Figure 11. For more details, refer to dedicated parametric section. #### Main features - Optional PLL for multiplying the frequency by 2 (not to be used with internal RC oscillator) - Reset Sequence Manager (RSM) - Multi-Oscillator Clock Management (MO) - 5 Crystal/Ceramic resonator oscillators - 1 Internal RC oscillator - System Integrity Management (SI) - Main supply Low voltage detection (LVD) - Auxiliary Voltage detector (AVD) with interrupt capability for monitoring the main supply or the EVD pin # **6.1 PHASE LOCKED LOOP** If the clock frequency input to the PLL is in the range 2 to 4 MHz, the PLL can be used to multiply the frequency by two to obtain an $f_{OSC2}$ of 4 to 8 MHz. The PLL is enabled by option byte. If the PLL is disabled, then $f_{OSC2} = f_{OSC}/2$ . **Caution:** The PLL is not recommended for applications where timing accuracy is required. See "PLL Characteristics" on page 151. Figure 10. PLL Block Diagram Figure 11. Clock, Reset and Supply Block Diagram # 6.2 MULTI-OSCILLATOR (MO) The main clock of the ST7 can be generated by three different source types coming from the multioscillator block: - an external source - 4 crystal or ceramic resonator oscillators - an internal high frequency RC oscillator Each oscillator is optimized for a given frequency range in terms of consumption and is selectable through the option byte. The associated hardware configurations are shown in Table 5. Refer to the electrical characteristics section for more details. Caution: The OSC1 and/or OSC2 pins must not be left unconnected. For the purposes of Failure Mode and Effect Analysis, it should be noted that if the OSC1 and/or OSC2 pins are left unconnected, the ST7 main oscillator may start and, in this configuration, could generate an f<sub>OSC</sub> clock frequency in excess of the allowed maximum (>16MHz.), putting the ST7 in an unsafe/undefined state. The product behaviour must therefore be considered undefined when the OSC pins are left unconnected. #### **External Clock Source** In this external clock mode, a clock signal (square, sinus or triangle) with ~50% duty cycle has to drive the OSC1 pin while the OSC2 pin is tied to ground. ### **Crystal/Ceramic Oscillators** This family of oscillators has the advantage of producing a very accurate rate on the main clock of the ST7. The selection within a list of 4 oscillators with different frequency ranges has to be done by option byte in order to reduce consumption (refer to section 14.1 on page 175 for more details on the frequency ranges). In this mode of the multi-oscillator, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. The loading capacitance values must be adjusted according to the selected oscillator. These oscillators are not stopped during the RESET phase to avoid losing time in the oscillator start-up phase. #### Internal RC Oscillator This oscillator allows a low cost solution for the main clock of the ST7 using only an internal resistor and capacitor. Internal RC oscillator mode has the drawback of a lower frequency accuracy and should not be used in applications that require accurate timing. In this mode, the two oscillator pins have to be tied to ground. **Table 5. ST7 Clock Sources**