Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### ST7L05, ST7L09 # 8-bit MCU for automotive with single voltage Flash memory, data EEPROM, ADC, timers, SPI #### **Features** #### Memories - 1.5 Kbytes program memory: Single voltage extended Flash (XFlash) with read-out protection capability, In-Application Programming (IAP) and In-Circuit Programming (ICP) for XFlash devices - 128 bytes RAM - 128 bytes data EEPROM with read-out protection, 300K Write/Erase cycles guaranteed - XFlash and EEPROM data retention: 20 years at 55°C #### ■ Clock, Reset and Supply Management - Clock sources: High precision internal RC oscillator or external clock - PLL x8 for 8 MHz internal clock - 4 Power Saving Modes: Halt, Active Halt, Wait and Slow #### ■ Interrupt Management - 10 interrupt vectors plus TRAP and RESET - 4 external interrupt lines (on four vectors) #### I/O Ports - 13 multifunctional bidirectional I/O lines - 9 alternate function lines - 6 high sink outputs #### 2 Timers - One 8-bit Lite Title (LT) with prescaler including: Watch across realtime base and one input of the e - One 12 %. A Soreload Timer (AT) with output or moare function and PWM #### ■ 1 Communication Interface - SPI synchronous se. in the ace #### ■ A/D Converter - − 8-bit resolutio.า เอเ ป to V<sub>DD</sub> - 5 input thankels #### ■ Instruction Set - 9-17 data manipulation - ô3 basic instructions with illegal opcode detection - 17 main addressing modes - 8 x 8 unsigned multiply instruction #### **■** Development Tools Full hardware/software development package #### Table 1. Device Summary | Features | ST7L05 | ST7L09 | | | | | |-----------------------|-----------------------------------------------------------------------|------------------------------------------|--|--|--|--| | Program Memory | 1.5 h | Obytes Flash | | | | | | RAM (stack) | 128 by | rtes (64 bytes) | | | | | | Data EEPROM | - | 128 bytes | | | | | | Peripherals | Lite Timer with Watchdog, Autoreload Timer with 1 PWM, SPI, 8-bit ADC | | | | | | | Operating Supply | 3. | 0 to 5.5 V | | | | | | CPU Frequency | Up to 8 MHz (with external res | sonator/clock or internal RC oscillator) | | | | | | Operating Temperature | Up to -40 to - | -85°C, -40 to +105°C | | | | | | Packages | SC | 016 150mil | | | | | Rev. 3 December 2006 1/104 ### **Table of Contents** | | | RIPTION | | |------|-------|-----------------------------------|-----| | | | SCRIPTION | | | | | TER AND MEMORY MAP | | | 4 F | _ | PROGRAM MEMORY | | | | 4.1 | INTRODUCTION | | | | 4.2 | MAIN FEATURES | | | | 4.3 | PROGRAMMING MODES | | | | 4.4 | ICC INTERFACE | 13 | | | 4.5 | MEMORY PROTECTION | | | | 4.6 | RELATED DOCUMENTATION | | | 5 E | ATA | EEPROM | | | | 5.1 | INTRODUCTION | _ | | | 5.2 | MAIN FEATURES | 15 | | | 5.3 | MEMORY ACCESS | - 7 | | | 5.4 | POWER SAVING MODES | 12 | | | 5.5 | ACCESS ERROR HANDLING | | | | 5.6 | DATA EEPROM READ-OUT PROTECTION | | | | 5.7 | REGISTER DESCRIPTION | | | 6 C | ENTF | RAL PROCESSING UNIT | | | | 6.1 | INTRODUCTION | | | | 6.2 | MAIN FEATURES | | | | 6.3 | CPU REGISTERS | 20 | | 7 8 | UPPL | LY, RESET AND CLOCK MANAGEMENT | 23 | | | 7.1 | INTERNAL RC OSCILLATOR ADJUSTMENT | 23 | | | 7.2 | PHASE LOCKED LOOP | | | | 7.3 | REGISTER DESCRIPTION | | | | 7.4 | RESET SEQUENCE MAN (GSM) | | | 8 II | NTER | RUPTS | | | | 8.1 | NON-MASKABLE SC/F, WARE INTERRUPT | | | | 8.2 | EXTERNAL INTERPUPTS | | | | 8.3 | PERIPHETAL INTERRUPTS | 28 | | 9 F | OWE | R SAVING MODES | | | | 9.1 | "N" RODUCTION | | | | 9.2 | S .CW MODE | 31 | | | 9.3 | WAIT MODE | 32 | | | 9.4 | ACTIVE HALT AND HALT MODES | 33 | | 10 | I/O P | ORTS | 36 | | | | INTRODUCTION | | | | | FUNCTIONAL DESCRIPTION | | | | | UNUSED I/O PINS | | | | 10.4 | LOW POWER MODES | 40 | | | 10.5 | INTERRUPTS | 40 | ### **Table of Contents** | | 10.6 | I/O PORT IMPLEMENTATION | 40 | |----|--------------|-----------------------------------------------------------------------------------------|------| | 11 | ON-C | HIP PERIPHERALS | | | | 11.1 | LITE TIMER (LT) | | | | 11.2 | 12-BIT AUTORELOAD TIMER (AT) | | | | 11.3 | SERIAL PERIPHERAL INTERFACE (SPI) | | | | 11.4 | 8-BIT A/D CONVERTER (ADC) | 63 | | 12 | INSTI | RUCTION SET | | | | 12.1 | ST7 ADDRESSING MODES | | | | 12.2 | INSTRUCTION GROUPS | | | 13 | | TRICAL CHARACTERISTICS | | | | 13.1 | PARAMETER CONDITIONS | | | | 13.2 | ABSOLUTE MAXIMUM RATINGS | | | | 13.3 | OPERATING CONDITIONS | | | | 13.4 | SUPPLY CURRENT CHARACTERISTICS | - // | | | 13.5 | CLOCK AND TIMING CHARACTERISTICS | | | | 13.6 | | 81 | | | 13.7 | EMC CHARACTERISTICS | | | | 13.8 | I/O PORT PIN CHARACTERISTICS | | | | 13.9 | CONTROL PIN CHARACTERISTICS | | | | | COMMUNICATION INTERFACE CHARACTERISTICS | | | | 13.11 | 8-BIT ADC CHARACTERISTICS | 91 | | 14 | | KAGE CHARACTERISTICS | 94 | | | 14.1 | PACKAGE MECHANICAL DATA | 94 | | | 14.2 | THERMAL CHARACTERISTICS | 94 | | | 14.3 | SOLDERING INFORMATION | | | 15 | | CE CONFIGURATION AND ORDERING INFORMATION | | | | 15.1 | INTRODUCTION | | | | 15.2 | OPTION BYTES | | | | 15.3 | FLASH DEVICE CRUEFING INFORMATION | | | | 15.4 | TRANSFER OF COSTOMER CODE | | | 16 | 16.1 | INTROPOSITION | | | | 16.1 | CEVE LOPMENT AND DEBUGGING TOOLS | | | | 16.3 | P ROGRAMMING TOOLS | | | | | ORDER CODES FOR DEVELOPMENT AND PROGRAMMING TOOLS | | | | 16.4<br>16.5 | ST7 APPLICATION NOTES | | | | | WN LIMITATIONS | | | 17 | 17.1 | EXECUTION OF BTJX INSTRUCTION | | | | | | | | | ۱۲.۷ | IN-CIRCUIT PROGRAMMING OF DEVICES PREVIOUSLY PROGRAMMED WITH HA<br>WARE WATCHDOG OPTION | 102 | | | 17.3 | IN-CIRCUIT DEBUGGING WITH HARDWARE WATCHDOG | 102 | | | 17.4 | CLEARING ACTIVE INTERRUPTS OUTSIDE INTERRUPT ROUTINE | 102 | | 18 | REVI | SION HISTORY | 103 | #### **Table of Contents** Obsolete Product(s) Obsolete Product(s) To obtain the most recent version of this datasheet, please check at www.st.com>products>technical literature>datasheet Please also pay special attention to the Section "KNOWN LIMITATIONS" on page 102. #### 1 DESCRIPTION The ST7L0x is a member of the ST7 microcontroller family suitable for automotive applications. All ST7 devices are based on a common industrystandard 8-bit core, featuring an enhanced instruction set. The ST7L0x features Flash memory with byte-bybyte In-Circuit Programming (ICP) and In-Application Programming (IAP) capability. Under software control, the ST7L0x devices can be placed in WAIT, SLOW, or HALT mode, reducing power consumption when the application is in idle or standby state. The enhanced instruction set and addressing modes of the ST7 offer both power and flexibility to software developers, enabling the design of highly efficient and compact application code. In addition to standard 8-bit data management, all ST7 micro-controllers feature true bit manipulation, 8 x 8 unsigned multiplication and indirect addressing modes. For easy reference, all parametric data is found in Section 13 on page 73. Figure 1. General Block Diagram #### **2 PIN DESCRIPTION** Figure 2. 16-Pin Package Pinout (150mil) #### PIN DESCRIPTION (Cont'd) #### Legend / Abbreviations for Table 2: Type: I = input, O = output, S = supply In/Output level: $C = CMOS \ 0.15V_{DD}/0.85V_{DD}$ with input trigger $C_T$ = CMOS $0.3V_{DD}/0.7V_{DD}$ with input trigger Output level: HS = 20mA high sink (on N-buffer only) Port and control configuration: - Input: float = floating, wpu = weak pull-up, int = interrupt<sup>1)</sup>, ana = analog Output: OD = open drain, PP = push-pull #### **Table 2. Device Pin Description** | | | | Le | vel | | Po | rt / C | ontr | ol | | Main | | |------------|-------------------|------|---------|----------------|-------------------------|-----|--------|------|-----|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin<br>No. | Pin Name | Type | ut | out | | In | out | | Out | put | Function | Alternate Function | | 110. | | - | Input | Output | float | mdw | in | ana | ОО | В | (after reset) | . ( | | 1 | V <sub>SS</sub> | S | | | | | | | | | Ground | 40 | | 2 | V <sub>DD</sub> | S | | | | | | | | | Main power | supply | | 3 | RESET | I/O | ( | C <sub>T</sub> | | Х | | | Х | | Top priority r | non-maskable ir .e. u, it (active low) | | 4 | PB0/AIN0/SS | I/O | ( | C <sub>T</sub> | х | е | i3 | х | х | Х | Port B0 | ADC Analog Input 0 or SPI Slave Selet (action low) | | 5 | PB1/AIN1/SCK | I/O | ( | С <sub>Т</sub> | х | х | | х | х | x | Port B1 | ADC A. alog Input 1 or SPI Clock air.ion: No negative current injection allowed on this pin. For details, refer to Section 13.2.2 on page 74. | | 6 | PB2/AIN2/MISO | I/O | ( | Ст | х | Х | | х | * | X | Port B2 | ADC Analog Input 2 or SPI Master In/ Slave Out Data | | 7 | PB3/AIN3/MOSI | I/O | ( | C <sub>T</sub> | х | е | i2 | X | X | × | Port B3 | ADC Analog Input 3 or SPI Master Out / Slave In Data | | 8 | PB4/AIN4/CLKIN | I/O | ( | С <sub>Т</sub> | Х | ~ | | × | х | Х | Port B4 | ADC Analog Input 4 or External clock input | | 9 | PA7 | I/O | ( | ) <sub>T</sub> | $\overline{\mathbf{x}}$ | е | i1 | | Х | Х | Port A7 | | | 10 | PAR /N° 30/1CSCLK | I/O | | Ĉī. | x | x | | | x | × | Port A6 | Main Clock Output/In-Circuit Communication Clock. Caution: During normal operation this pin must be pulled-up, internally or externally (external pull-up of 10k mandatory in noisy environment). This is to avoid entering ICC mode unexpectedly during a reset. In the application, even if the pin is configured as output, any reset will put it back in input pull-up. | | 11 | PA5/<br>ICCDATA | I/O | $C_{T}$ | HS | х | Х | | | х | х | Port A5 | In-Circuit Communication Data | | 12 | PA4 | I/O | $C_{T}$ | HS | х | Х | | | Х | Х | Port A4 | | | 13 | PA3 | I/O | $C_{T}$ | HS | Х | Х | | | Х | Х | Port A3 | | | 14 | PA2/ATPWM0 | I/O | $C_T$ | HS | Х | Х | | | Х | Х | Port A2 | Autoreload Timer PWM0 | | | | | Le | vel | | Po | rt / C | ontr | ol | | Main | | | |------------|----------|------|-------|------|-------|-----|--------|------|-------------------------|----|---------------|--------------------------|--| | Pin<br>No. | Pin Name | Type | ut | out | | Inp | out | | Output Function Alterna | | Function | Alternate Function | | | | | | Input | Outp | float | ndw | int | ana | ОО | РР | (after reset) | | | | 15 | PA1 | I/O | $C_T$ | HS | Х | Х | | | Х | Х | Port A1 | | | | 16 | PA0/LTIC | I/O | $C_T$ | HS | Х | е | i0 | | Х | Х | Port A0 | Lite Timer Input Capture | | Note: In the interrupt input column, "eix" defines the associated external interrupt vector. If the weak pull-up column (wpu) is merged with the inolete Prottitet (B) odokse et e Brottitet (B) terrupt column (int), then the I/O configuration is pull-up interrupt input, else the configuration is floating interrupt input. #### 3 REGISTER AND MEMORY MAP As shown in Figure 3, the MCU is capable of addressing 64 Kbytes of memories and I/O registers. The available memory locations consist of up to 128 bytes of register locations, 128 bytes of RAM, 128 bytes of data EEPROM and up to 1.5 Kbytes of user program memory. The RAM space includes up to 64 bytes for the stack from 0C0h to 0FFh. The highest address bytes contain the user reset and interrupt vectors. The size of Flash Sector 0 is configurable by Option byte. **IMPORTANT:** Memory locations marked as "Reserved" must never be accessed. Accessing a reserved area can have unpredictable effects on the device. Figure 3. Memory Map #### **REGISTER AND MEMORY MAP** (Cont'd) **Legend**: x = undefined, R/W = read/write Table 3. Hardware Register Map | Address | Block | Register<br>Label | Register Name | Reset<br>Status | Remarks | |-------------------------------------------------------------|---------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------| | 0000h<br>0001h<br>0002h | Port A | PADR<br>PADDR<br>PAOR | Port A Data Register Port A Data Direction Register Port A Option Register | 00h <sup>1)</sup><br>00h<br>40h | R/W<br>R/W<br>R/W | | 0003h<br>0004h<br>0005h | Port B | PBDR<br>PBDDR<br>PBOR | Port B Data Register Port B Data Direction Register Port B Option Register | E0h <sup>1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W <sup>2)</sup> | | 0006h to<br>000Ah | | | Reserved area (5 bytes) | | * | | 000Bh<br>000Ch | LITE<br>TIMER | LTCSR<br>LTICR | Lite Timer Control/Status Register<br>Lite Timer Input Capture Register | xxh<br>xxh | R/W<br>Read Only | | 000Dh<br>000Eh<br>000Fh<br>0010h<br>0011h<br>0012h<br>0013h | AUTORELOAD<br>TIMER | ATCSR<br>CNTRH<br>CNTRL<br>ATRH<br>ATRL<br>PWMCR<br>PWMOCSR | Timer Control/Status Register Counter Register High Counter Register Low Autoreload Register High Autoreload Register Low PWM Output Control Register PWM 0 Control/Status Register | 00h<br>02h<br>00n<br>00h<br>00h<br>00h | Read Only Read Only R/W R/W R/W R/W R/W | | 0014h to<br>0016h | | | Reserved area '3 bytes) | | | | 0017h<br>0018h | AUTORELOAD<br>TIMER | DCR0H<br>DCR0L | PWM 0 Duty Cycl. Register High<br>PWM 0 Duty Cycle Register Low | 00h<br>00h | R/W<br>R/W | | 0019h to<br>002Eh | | | F eserved area (22 bytes) | | | | 0002Fh | FLASH | FCSR | Flash Control/Status Register | 00h | R/W | | 00030h | EEPROM | ELOUR | Data EEPROM Control/Status Register | 00h | R/W | | 0031h<br>0032h<br>0033h | SPI | SPICSR<br>SPICSR | SPI Data I/O Register<br>SPI Control Register<br>SPI Control/Status Register | xxh<br>0xh<br>00h | R/W<br>R/W<br>R/W | | 003/ h<br>003է ካ<br>0036h | ADC | ADCCSR<br>ADCDR<br>ADCCSR2 | A/D Control Status Register<br>A/D Data Register<br>Control Status Register 2 | 00h<br>00h<br>00h | R/W<br>Read Only<br>R/W | | 0037h | ITC | EICR | External Interrupt Control Register | 00h | R/W | | 0038h<br>0039h | CLOCKS | MCCSR<br>RCCR | Main Clock Control/Status Register<br>RC oscillator Control Register | 00h<br>FFh | R/W<br>R/W | | 003Ah | SI | SICSR | System Integrity Control/Status Register | 0xh | R/W | | 003Bh to<br>007Fh | | | Reserved area (69 bytes) | | 1 | #### Notes: 1. The contents of the I/O port DR registers are readable only in output configuration. In input configuration, the values of the I/O pins are returned instead of the DR register contents. 301et@Prothitet(Paporolets) et@Prothitet(Paporolets) 2. The bits associated with unavailable pins must always keep their reset value. #### 4 FLASH PROGRAM MEMORY #### 4.1 INTRODUCTION The ST7 single voltage extended Flash (XFlash) is a non-volatile memory that can be electrically erased and programmed either on a byte-by-byte basis or up to 32 bytes in parallel. The XFlash devices can be programmed off-board (plugged in a programming tool) or on-board using In-Circuit Programming or In-Application Programming. The array matrix organization allows each sector to be erased and reprogrammed without affecting other sectors. #### **4.2 MAIN FEATURES** - ICP (In-Circuit Programming) - IAP (In-Application Programming) - ICT (In-Circuit Testing) for downloading and executing user application test patterns in RAM - Sector 0 size configurable by option byte - Read-out and write protection #### 4.3 PROGRAMMING MODES The ST7 can be programmed in three different ways: - Insertion in a programming tool. In this mode, Flash sectors 0 and 1, option byte row and data EEPROM can be programmed erased. - In-Circuit Programming. In this mode, Flash sectors 0 and 1, option byte row and data EEPROM can be programmed croased without removing the device from the application board. - In-Application Programs in In this mode, sector 1 and da'a FEPROM can be programmed or erased without removing the device from the application board and while the application is moving. #### 4.3.1 In-Circuit Programming (ICP) ICP uses a protocol called ICC (In-Circuit Communication) which allows an ST7 plugged on a printed circuit board (PCB) to communicate with an external programming device connected via cable. ICP is performed in three steps: - 1. Switch the ST7 to ICC mode (In-Circuit Communications). This is done by driving a specific signal sequence on the ICCCLK/DATA pins while the RESET pin is pulled low. When the ST7 enters ICC mode, it fetches a specific RESET vector which points to the ST7 System Memory containing the ICC protocol routine. This routine enables the ST7 to receive bytes from the ICC interface. - Download ICP Driver code in PAM Tro.m the ICCDATA pin - 3. Execute ICP Driver code in FAM to program the Flash memory Depending on the ICP Diver code downloaded in RAM, Flash memory programming can be fully customized (number of bytes to program, program locations, or selection of the serial communication interface for a winloading). #### 4.3. IN-Application Programming (IAP) This mode uses an IAP Driver program previously programmed in Sector 0 by the user (in ICP mode). This mode is fully controlled by user software, allowing it to adapt to the user application, (such as user-defined strategy for entering programming mode, choice of communications protocol used to fetch the data to be stored). IAP mode is used to program any memory areas except Sector 0, which is Write/Erase protected to allow recovery in case errors occur during the programming operation. olete #### FLASH PROGRAM MEMORY (Cont'd) #### 4.4 ICC INTERFACE ICP needs a minimum of four and up to six pins to be connected to the programming tool. These pins are: - RESET: device reset - V<sub>SS</sub>: device power supply ground - ICCCLK: ICC output serial clock pin - ICCDATA: ICC input serial data pin - CLKIN: main clock input for external source - V<sub>DD</sub>: application board power supply (optional, see Note 3) #### Notes: - 1. If the ICCCLK or ICCDATA pins are only used as outputs in the application, no signal isolation is necessary. As soon as the Programming Tool is plugged to the board, even if an ICC session is not in progress, the ICCCLK and ICCDATA pins are not available for the application. If they are used as inputs by the application, isolation such as a serial resistor must be implemented in case another device forces the signal. Refer to the Programming Tool documentation for recommended resistor values. - During the ICP session, the programming tool must control the RESET pin. This can lead to conflicts between the programming tool and the application reset circuit if it drives more than 5mA at - high level (push pull output or pull-up resistor <1K). A Schottky diode can be used to isolate the application RESET circuit in this case. When using a classical RC network with R>1K or a reset management IC with open drain output and pull-up resistor>1K, no additional components are needed. In all cases the user must ensure that no external reset is generated by the application during the ICC session. - 3. The use of Pin 7 of the ICC connector depends on the Programming Tool architecture. This pin must be connected when using most ST Programming Tools (it is used to monitor the application power supply). Please refer to the *Programming Tool Manual*. - 4. Pin 9 must be connected to the CLKIN pin of the ST7 when the clock is not available in the "point ation or if the selected clock option is not programmed in the option byte. Caution: During normal operation, ICCCLK pin must be pulled- up, internally or externally (external pull-up of 10K mandato y in noisy environment). This is to avoid entering ICC mode unexpectedly during a reset in the application, even if the pin is configured as output, any reset will put it back in input pull-up. Figure 4. Typical ICC Interface PROGRAMMING TOOL ICC CONNECTOR ICC Cable ICC CONNECTOR HE10 CONNECTOR TYPE (See Not. 3) OPTIONAL APPLICATION BOARD (See Note 4) 9 7 5 3 1 10 8 6 4 2 APPLICATION RESET SOURCE See Note 2 APPLICATION See Note 1 and Caution APPLICATION POWER SUPPLY See Note 1 CCDATA ST7 $\overline{A}$ #### FLASH PROGRAM MEMORY (Cont'd) #### 4.5 MEMORY PROTECTION Two different types of memory protection exist: Read-out Protection and Write/Erase Protection, which are applied individually. #### 4.5.1 Read-out Protection Read-out protection, when selected provides a protection against program memory content extraction and against write access to Flash memory. Even if no protection is considered as totally unbreakable, the feature provides a very high level of protection for a general purpose microcontroller. Both program and data E<sup>2</sup> memory are protected. In Flash devices, this protection is removed by reprogramming the option. In this case, both program and data E<sup>2</sup> memory are automatically erased and the device is reprogrammed. Read-out protection selection depends on the device type: - In Flash devices it is enabled and removed through the FMP\_R bit in the option byte. - In ROM devices it is enabled by mask option specified in the Option List. #### 4.5.2 Flash Write/Erase Protection Write/Erase protection, when set, makes it impossible to both overwrite and erase program memory. It does not apply to E<sup>2</sup> data. Its purpose is to provide advanced security to applications and prevent any change being made to the memory content **Warning:** Once set, Write/Erase protection can never be removed. A write-protected Flust, device is no longer reprogrammable. Write/Erase protection is enabled through the FMP W bit in the option byte. #### 4.6 RELATED DOCUMENTATION For details on Flash programming and ICC protocol, refer to the *ST7 Flash Programming Reference Manual* and to the *ST7 ICC Protocol Reference Manual*. #### REGISTER DESCRIPTION 2nd RASS Key: 1010 1110 (AEh) FLASH CONTROL/STATUS REGISTER (FCSR) Read/Write Reset Value: 000 0000 (00h) 1st RASS Key: 0101 0110 (56h) | 7 | | | | 30 | 0 | |---|---|---|---------|-----|-----| | 0 | 0 | 0 | 0 0 0 7 | LAT | PGM | **Note:** This register is reserved for programming using ICP, IAP or other programming methods. It controls the XFlash programming and erasing operations Whin an EPB or another programming tool is used (in cocket or ICP mode), the RASS keys are son; automatically. Table 4. Flash Register Map and Reset Values | Address<br>(Hex.) | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|----------|---|---|---|---|---|----------|----------|----------| | 002. <b>−</b> h | FC 3h | 0 | 0 | 0 | 0 | 0 | OPT<br>0 | LAT<br>0 | PGM<br>0 | #### **5 DATA EEPROM** #### 5.1 INTRODUCTION The Electrically Erasable Programmable Read Only Memory can be used as a non-volatile back-up for storing data. Using the EEPROM requires a basic access protocol described in this chapter. #### **5.2 MAIN FEATURES** - Up to 32 bytes programmed in the same cycle - EEPROM mono-voltage (charge pump) - Chained erase and programming cycles - Internal control of the global programming cycle duration - WAIT mode management - Read-out protection Figure 5. EEPROM Block Diagram #### DATA EEPROM (Cont'd) #### 5.3 MEMORY ACCESS The Data EEPROM memory read/write access modes are controlled by the E2LAT bit of the EEP-ROM Control/Status register (EECSR). The flow-chart in Figure 6 describes these different memory access modes. #### Read Operation (E2LAT = 0) The EEPROM can be read as a normal ROM location when the E2LAT bit of the EECSR register is cleared. On this device, Data EEPROM can also be used to execute machine code. Take care not to write to the Data EEPROM while executing from it. This would result in an unexpected code being executed. #### Write Operation (E2LAT = 1) To access the write mode, the E2LAT bit has to be set by software (the E2PGM bit remains cleared). When a write access to the EEPROM area occurs. the value is latched inside the 32 data latches according to its address. When PGM bit is set by the software, all the previous bytes written in the data latches (up to 32) are programmed in the EEPROM cells. The effective high address (row) is determined by the last EEPROM write sequence. To avoid wrong programming, the user must take care that all the bytes written between two programming sequences have the same high address: Only the five Least Significant Bits of the address can change. At the end of the programming cycle, the PGM and LAT bits are cleared simultaneously. Note: Care should be taken during the programming cycle. Writing to the same memory location will over-program the memory (logical AND between the two write access data result). Let under the data latches are only cleared at the end of the programming cycle and by the falling edge of the E2LAT bit. It is not possible to read the k trhed data. This note is illustrated by the Figure 8. Figure 6. Data EEPROM Programming Flowchart #### DATA EEPROM (Cont'd) Figure 7. Data E<sup>2</sup>PROM Write Operation Note: If a programming cycle is interrupted (by RESET action), the integrity of the data in memory will not be guaranteed. #### DATA EEPROM (Cont'd) #### 5.4 POWER SAVING MODES #### Wait mode The DATA EEPROM can enter WAIT mode on execution of the WFI instruction of the microcontroller or when the microcontroller enters Active Halt mode. The DATA EEPROM will immediately enter his mode if there is no programming in progress, otherwise the DATA EEPROM will finish the cycle and then enter WAIT mode. #### Active Halt mode Refer to Wait mode. #### Halt mode The DATA EEPROM immediately enters HALT mode if the microcontroller executes the HALT instruction. Therefore the EEPROM will stop the function in progress, and data may be corrupted. #### 5.5 ACCESS ERROR HANDLING If a read access occurs while E2LAT = 1, then the data bus will not be driven. If a write access occurs while E2LAT = 0, then the data on the bus will not be latched. If a programming cycle is interrupted (by RESET action), the integrity of the data in memory will not be guaranteed. #### 5.6 DATA EEPROM READ-OUT PROTECTION The read-out protection is enabled through an option bit (see option byte section). When this option is selected, the programs and data stored in the EEPROM memory are protected against read-out (including a re-write protection). In Flash devices, when this protection is enrowed by reprogramming the Option Byte it a prior Program memory and EEPROM is first automatically erased. Note: Both Program with any and data EEPROM are protected using the sinile option bit. Figure 8. Data EEPROM Programming Cycle nctale to Prottite te #### DATA EEPROM (Cont'd) #### 5.7 REGISTER DESCRIPTION ## EEPROM CONTROL/STATUS REGISTER (EECSR) Read/Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |---|---|---|---|---|---|-------|-------| | 0 | 0 | 0 | 0 | 0 | 0 | E2LAT | E2PGM | Bits 7:2 = Reserved, forced by hardware to 0. #### Bit 1 = E2LAT Latch Access Transfer This bit is set by software. It is cleared by hardware at the end of the programming cycle. It can only be cleared by software if the E2PGM bit is cleared. 0: Read mode 1: Write mode Bit 0 = **E2PGM** Programming control and status This bit is set by software to begin the programming cycle. At the end of the programming cycle, this bit is cleared by hardware. 0: Programming finished or not yet started 1: Programming cycle is in progress **Note**: If the E2PGM bit is cleared during the p ogramming cycle, the memory data is not guarditeed. Table 5. Data EEPROM Register Man and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|---------------------|---|---|---|---|---|---|------------|------------| | 0030h | EECCA<br>Pesurialue | 0 | 0 | 0 | 0 | 0 | 0 | E2LAT<br>0 | E2PGM<br>0 | | olete | | | | | | | | | | #### 6 CENTRAL PROCESSING UNIT #### 6.1 INTRODUCTION This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8-bit data manipulation. #### **6.2 MAIN FEATURES** - 63 basic instructions - Fast 8-bit by 8-bit multiply - 17 main addressing modes - Two 8-bit index registers - 16-bit stack pointer - Low power modes - Maskable hardware interrupts - Non-maskable software interrupt #### 6.3 CPU REGISTERS The six CPU registers shown in Figure 9 are not present in the memory mapping and are accessed by specific instructions. #### Accumulator (A) The Accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data. #### Index Registers (X and Y) In indexed addressing modes, these 8-bit registers are used to create either effective addresses or temporary storage areas for data manipulation. (The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.) The Y register is not affected by the interrupt automatic procedures (not pushed to and popped from the stack). #### **Program Counter (PC)** The program counter is a 16-bit regis'e. Containing the address of the next instruction in the executed by the CPU. It is made of two a-Lit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High Which is the MSB). Figure 9. CPU Registers #### CPU REGISTERS (Cont'd) #### **CONDITION CODE REGISTER (CC)** Read/Write Reset Value: 111x1xxx | 7 | | | | | | | 0 | |---|---|---|---|---|---|---|---| | 1 | 1 | 1 | н | 1 | N | Z | С | The 8-bit Condition Code register contains the interrupt mask and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH and POP instructions. These bits can be individually tested and/or controlled by specific instructions. #### Bit 4 = **H** Half carry This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU during an ADD or ADC instruction. It is reset by hardware during the same instructions. 0: No half carry has occurred. 1: A half carry has occurred. This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines. #### Bit 3 = I Interrupt mask This bit is set by hardware when entering in interrupt or by software to disable all interrupts care at the TRAP software interrupt. This bit is cleared by software. 0: Interrupts are enabled. 1: Interrupts are disabled. This bit is controlled by the RM, sIM and IRET instructions and is tested by the JRM and JRNM instructions. Note: Interrupts requested while I is set are latcher, and can be processed when I is cleared. By default in interrupt routine is not interruptible because the I bit is set by hardware at the start of the routine and reset by the IRET instruction at the end of the routine. If the I bit is cleared by software in the interrupt routine, pending interrupts are serviced regardless of the priority level of the current interrupt routine. #### Bit 2 = N Negative This bit is set and cleared by hardware. It is representative of the result sign of the last arithmetic, logical or data manipulation. It is a copy of the 7<sup>th</sup> bit of the result. 0: The result of the last operation is positive or null. 1: The result of the last operation is negative (that is, the most significant bit is a logic 1). This bit is accessed by the JRMI and JRPL instruc- #### Bit 1 = **Z** Zero This bit is set and cleared by hard ware. This bit indicates that the result of the last arithmetic, logical or data manipulation is zero. 0: The result of the last operation is different from zero. 1: The regult of the last operation is zero. This bit is accessed by the JREQ and JRNE test insinctions. #### Bit 0 = C Carry/borrow This bit is set and cleared by hardware and software. It indicates an overflow or an underflow has occurred during the last arithmetic operation. 0: No overflow or underflow has occurred. 1: An overflow or underflow has occurred. This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC instructions. It is also affected by the "bit test and branch", shift and rotate instructions. #### CPU REGISTERS (Cont'd) Stack Pointer (SP) Read/Write Reset Value: 00 FFh The Stack Pointer is a 16-bit register which is always pointing to the next free location in the stack. It is then decremented after data has been pushed onto the stack and incremented before data is popped from the stack (see Figure 10). Since the stack is 64 bytes deep, the 10 most significant bits are forced by hardware. Following an MCU Reset, or after a Reset Stack Pointer instruction (RSP), the Stack Pointer contains its reset value (the SP5 to SP0 bits are set) which is the stack higher address. The least significant byte of the Stack Pointer (called S) is directly accessed by an LD instruction. **Note:** When the lower limit is exceeded, the Stack Pointer wraps around to the stack upper limit, without indicating the stack overflow. The previously stored information is then overwritten and therefore lost. The stack also wraps in case of an underflow. The stack is used to save the return address during a subroutine call and the CPU context during an interrupt. The user may also directly manipulate the stack by means of the PUSH and POP instructions. In the case of an interrupt, the PCL is stored at the first location pointed to by the SP. Then the other registers are stored in the next locations as shown in Figure 10. - When an interrupt is received, the SP is a scramented and the context is pushed or the stack. - On return from interrupt, the Style incremented and the context is popped from the stack. A subroutine call occupies two locations and an interrupt five locations in the Mack area. Figure 10. Stack Manipulation Example # 7 SUPPLY, RESET AND CLOCK MANAGEMENT The device includes a range of utility features for securing the application in critical situations (for example in case of a power brown-out), and reducing the number of external components. #### Main features - Clock Management - 1 MHz internal RC oscillator (enabled by option byte) - External Clock Input (enabled by option byte) - PLL for multiplying the frequency by 8 - Reset Sequence Manager (RSM) #### 7.1 INTERNAL RC OSCILLATOR ADJUSTMENT The ST7 contains an internal RC oscillator with an accuracy of 1% for a given device, temperature and voltage. It must be calibrated to obtain the frequency required in the application. This is done by software writing a calibration value in the RCCR (RC Control Register). Whenever the microcontroller is reset, the RCCR returns to its default value (FFh), that is, each time the device is reset, the calibration value must be loaded in the RCCR. The predefined calibration value is stored in EEPROM for 5V V<sub>DD</sub> supply voltage at 25°C, as shown in the following table. | RCCR | Conditions | ST7FL09<br>Address | ST7FL0F<br>Addracs | |-------|----------------------------------------------------------------|-----------------------|--------------------| | RCCR0 | $V_{DD} = 5V$ $T_A = 25$ °C $f_{RC} = 1 \text{ MHz}$ | 1000h and<br>FFDEh | F∂DCh | | RCCR1 | $V_{DD} = 3.3V$ $T_A = 25^{\circ}C$ $f_{RC} = 700 \text{ kHz}$ | 1001h an/រ<br>F፣ ጋኑ ከ | FFDFh | #### Notes: - See "FL. C. TR. CAL CHARACTERISTICS" on page 73. 'o. more information on the frequency and accuracy of the RC oscillator. - To improve clock stability and frequency accuracy, it is recommended to place a decoupling capacitor, typically 100nF, between the V<sub>DD</sub> and V<sub>SS</sub> pins as close as possible to the ST7 device. - This byte is systematically programmed by ST, including on FASTROM devices. Consequently, customers intending to use FASTROM service must not use this byte. RCCR0 and RCCR1 calibration values are erased if the read-out protection bit is reset after it has been set. See "Read-out Protection" on page 14. **Caution:** If the voltage or temperature conditions change in the application, the frequency may require recalibration. Refer to application note AN1324 for information on how to calibrate the RC frequency using an external reference signal. #### 7.2 PHASE LOCKED LOOP The PLL is used to multiply a 1 MHz frequency from the RC oscillator or the external clock by 8 to obtain f<sub>OSC</sub> of 8 MHz. The PLL is enabled (by 1 option bit) and the multiplication factor is 8. The x8 PLL is intended for operation with $V_{DD}$ in the 3.6 to 5.5V range Refer to Section 15.2 for the option byte a scription. If the PLL is disabled and the PC oscillator is enabled, then $f_{OSC} = 1$ MHz. If both the RC oscillator and the PLL are disabled, $f_{OSC}$ is driven by the external clock. Figure 11. PL' Output Frequency Timing Diagram When the PLL is started, after reset or wakeup from Halt mode or AWUFH mode, it outputs the clock after a delay of t<sub>STARTUP</sub>. When the PLL output signal reaches the operating frequency, the LOCKED bit in the SICSCR register is set. Full PLL accuracy (ACC<sub>PLL</sub>) is reached after a stabilization time of t<sub>STAB</sub> (see Figure 11 and section 13.3.2 Internal RC Oscillator and PLL). #### SUPPLY, RESET AND CLOCK MANAGEMENT (Cont'd) #### 7.3 REGISTER DESCRIPTION #### MAIN CLOCK CONTROL/STATUS REGISTER (MCCSR) Read / Write Reset Value: 0000 0000 (00h) 7 0 MCO SMS Bits 7:2 = Reserved, must be kept cleared. #### Bit 1 = MCO Main Clock Out enable This bit is read/write by software and cleared by hardware after a reset. This bit allows to enable the MCO output clock. 0: MCO clock disabled. I/O port free for general purpose I/O. 1: MCO clock enabled. #### Bit 0 = SMS Slow Mode select This bit is read/write by software and cleared by hardware after a reset. This bit selects the input clock $f_{OSC}$ or $f_{OSC}/32$ . 0: Normal mode ( $f_{CPU} = f_{OSC}$ ) 1: Slow mode ( $f_{CPU} = f_{OSC}/32$ ) #### RC CONTROL REGISTER (RCCR) Read / Write 7 Reset Value: 1111 1111 (FFh) CR7 CR6 CE4 CH3 CR5 CR<sub>2</sub> CR<sub>1</sub> CR<sub>0</sub> #### Bits 7:0 = CR[7:0] RC Oscillator Frequency Adiustment Bits These bits must be written immediately after reset to adjust the RC oscillator frequency and to obtain an accuracy of 1%. The application can store the correct value for each voltage range in EEPROM and write it to this register at start-up. 00h = maximum available frequency FFh = lowest available frequency Note: To tune the oscillator, write a series of different values in the register until the correct frequency is reached. The fastest method is to use a dichotomy starting with 80h. #### SYSTEM INTEGRITY (SI) CONTROL/STATUS REGISTER (SICSR) Read/Write Reset Value: 0000 0x00 (0vl | 7 | *(5), | | | | | | | |---|-------|------------|---|---|---|--|--| | 0 | 0 0 0 | LOCK<br>ED | 0 | 0 | 0 | | | Bits 7:4 = Reserved, must be kept cleared. #### Bit 3 = LOCKED PLL Locked Flag This bit is set and cleared by hardware. It is set automatically when the PLL reaches its operating frequency. 0: PLL not locked 1: PLL locked Bits 2:0 = Reserved, must be kept cleared. Table o. Cook Register Map and Reset Values | A. ( | | | | | | | | | | |-------------------|----------------------|----------|----------|----------|----------|-------------|----------|----------|----------| | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0038h | MCCSR<br>Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | MCO<br>0 | SMS<br>0 | | 0039h | RCCR<br>Reset Value | CR7<br>1 | CR6<br>1 | CR5<br>1 | CR4<br>1 | CR3<br>1 | CR2<br>1 | CR1<br>1 | CR0<br>1 | | 003Ah | SICSR<br>Reset Value | 0 | 0 | 0 | 0 | LOCKED<br>0 | 0 | 0 | 0 | O #### SUPPLY, RESET AND CLOCK MANAGEMENT (Cont'd)