Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ## High power white LED SuperCap™ driver with I2C interface Datasheet - production data #### **Features** - Buck-boost converter with 1.5 A peak current limiting and synchronous rectification - Burst mode operation when output is charged - Input voltage range 2.5 V to 5.5 V - Programmable output charging voltage up to 5.5 V - Full I<sup>2</sup>C control - Operation modes: - Shutdown mode - Monitoring mode with NTC and SuperCap monitoring - Idle mode - Flash mode - Torch mode: up to 320 mA - Controlled LED current in all modes - Soft and hard triggering of Flash, Torch and Picture light modes - Torch dimming in 12 exponential steps - Flash dimming in 8 steps - Active balancing of SuperCap voltage - SuperCap status flag - Internally or externally timed flash operation - Digitally programmable safety timeout in Flash mode - Torch mode safety timeout - LED overtemperature detection and protection with external NTC resistor - Shorted LED failure detection and protection - Chip overtemperature detection and protection ## **Applications** - Cell phones and smartphones - Camera flashes/strobe - PDAs and digital still cameras ## **Description** The STCF04 is a dedicated and space optimized high efficiency solution for driving a flash LED module in cameras, phones, PDAs and other handheld devices using the SuperCap technology. It is based on a DC-DC buck-boost converter, which ensures a proper and efficient charging control and monitoring of the SuperCap in the whole battery voltage range. The output current control ensures a good current regulation over the forward voltage spread characteristics of the flash LEDs in Torch and Flash mode operation. The SuperCap charging current is limited to a defined value which avoids overload of the battery. The SuperCap discharge current flows through the LEDs and the external MOSFET which must be chosen according to the desired flash current. Table 1. Device summary | Order code | Package | Packaging | |------------|--------------------|---------------------| | STCF04TBR | TFBGA25 (3 x 3 mm) | 3000 parts per reel | September 2012 Doc ID 022927 Rev 3 1/43 Contents STCF04 # **Contents** | 1 | Desc | ription ( | (continued) | 5 | |---|-------|-----------|-------------------------------------------------------------|------| | 2 | Diagr | am | | 6 | | 3 | Pin c | onfigura | ation | 7 | | 4 | Maxir | num rat | tings | 8 | | 5 | Appli | cation . | | 9 | | 6 | Elect | rical cha | aracteristics | . 11 | | 7 | Intro | duction | | . 14 | | 8 | Detai | led des | cription | . 15 | | | 8.1 | Logic pi | ins | . 15 | | | | 8.1.1 | SCL, SDA pins | | | | | 8.1.2 | FLASH pin | 15 | | | | 8.1.3 | TORCH pin | 15 | | | | 8.1.4 | RESET pin | 15 | | | | 8.1.5 | ATN pin | 15 | | | | 8.1.6 | ADD pin | 15 | | | | 8.1.7 | READY pin | 16 | | | | 8.1.8 | Data validity | 17 | | | | 8.1.9 | START and STOP conditions | 17 | | | | 8.1.10 | Byte format | 18 | | | | 8.1.11 | Acknowledge | 18 | | | | 8.1.12 | Interface protocol | 19 | | | | 8.1.13 | Writing to a single register | 19 | | | | 8.1.14 | Writing to multiple registers with incremental addressing | 20 | | | | 8.1.15 | Reading from a single register | 20 | | | | 8.1.16 | Reading from multiple registers with incremental addressing | 21 | | 9 | Desc | ription o | of the internal registers | . 22 | | | 9.1 | Comma | unds (CMD_REG) 00(hex) | 22 | | | | | | | | 13 | Revis | sion history | |----|-------|---------------------------------------------------------------------------| | 12 | Packa | age mechanical data | | 11 | Typic | al performance characteristics | | | 10.10 | Light sensor feature | | | 10.9 | Single flash using internal temporization | | | 10.8 | External (microprocessor) temporization using the FLASH_ON bit 31 | | | 10.7 | Single or multiple flash using external (microprocessor) temporization 30 | | | 10.6 | AUX LED | | | 10.5 | Idle mode | | | 10.4 | Monitoring mode | | | 10.3 | Shutdown mode and NTC mode | | | | 10.2.1 RESET pin function | | | 10.2 | Power-ON reset | | | 10.1 | The state machine diagram | | 10 | Theo | ry of operation | | | 9.6 | Torch register (TRCH_REG) 05(hex) | | | 9.5 | Feature (FTR_REG) 04(hex) | | | 9.4 | Status (STAT_REG) 03(hex) | | | 9.3 | AUX LED (AUX_REG) 02(hex) | | | 9.2 | Flash register (FL_REG) 01(hex) | | | | 9.1.7 MONTR | | | | 9.1.6 CHRG | | | | 9.1.5 TCHV_H | | | | 9.1.4 NTC_ON | | | | 9.1.3 TCH_ON | | | | 9.1.2 FLASH_ON | | | | 9.1.1 PWR_ON | List of tables STCF04 # List of tables | Table 1. | Device summary | . 1 | |-----------|-----------------------------------------------------|-----| | Table 2. | Pin description | . 8 | | Table 3. | Absolute maximum ratings | . 9 | | Table 4. | Thermal data | . 9 | | Table 5. | List of external components | 11 | | Table 6. | Electrical characteristics | 12 | | Table 7. | I <sup>2</sup> C address table | 17 | | Table 8. | Interface protocol | 20 | | Table 9. | I <sup>2</sup> C register mapping | 23 | | Table 10. | Command register | 23 | | Table 11. | Flash register | 24 | | Table 12. | Flash mode dimming registers settings (EXT_REG = 0) | 24 | | Table 13. | Flash time dimming register settings | 25 | | Table 14. | AUX LED register | 25 | | Table 15. | Auxiliary LED dimming table | 25 | | Table 16. | Auxiliary LED timing table | 26 | | Table 17. | Status register | 26 | | Table 18. | Status register details | 27 | | Table 19. | Feature register | | | Table 20. | Light sensor reference dimming register settings | 27 | | Table 21. | DC-DC converter output voltages (V <sub>OUT</sub> ) | 27 | | Table 22. | DC-DC converter coil peak current limit values | 28 | | Table 23. | Torch register | 28 | | Table 24. | Torch mode dimming registers settings | 28 | | Table 25. | The safety timeout for Torch mode | 28 | | Table 26. | Document revision history | 42 | | | | | STCF04 List of figures # **List of figures** | -ıgure 1. | Block diagram | . / | |------------|----------------------------------------------------------------------------|-----| | igure 2. | Pin connection (top view) | . 8 | | igure 3. | Application schematic | 10 | | igure 4. | Behavior of the READY pin in different modes | 17 | | igure 5. | Data validity on the I <sup>2</sup> C bus | 18 | | igure 6. | Timing diagram on I <sup>2</sup> C bus | 18 | | igure 7. | Bit transfer | 19 | | igure 8. | Acknowledge on I <sup>2</sup> C bus | 19 | | igure 9. | Writing to a single register | 20 | | igure 10. | Writing to multiple registers with incremental addressing | 21 | | Figure 11. | Reading from a single register | 21 | | Figure 12. | Reading from multiple registers | 22 | | igure 13. | State machine diagram of the STCF04 | 29 | | igure 14. | Reset timing | 30 | | Figure 15. | Flash current vs. input voltage | 33 | | Figure 16. | Torch current vs. input voltage | 33 | | Figure 17. | Aux LED current vs. input voltage | 34 | | Figure 18. | Charging efficiency vs. V <sub>OUT</sub> voltage (V <sub>IN</sub> = 3.6 V) | 34 | | Figure 19. | Torch time - settings compared to real values | | | igure 20. | Torch current - settings compared to real values | 35 | | Figure 21. | Flash time - settings compared to real values | 35 | | Figure 22. | Flash current - settings compared to real values | 36 | | Figure 23. | Aux LED time - settings compared to real values | 36 | | igure 24. | Aux LED current- settings compared to real values | 36 | | Figure 25. | Operation in Flash mode - single flash pulse | 37 | | igure 26. | Operation in Flash mode - multiple flash pulses | | | igure 27. | Operation in Torch mode with TCHV_H bit = 0 | 38 | | igure 28. | Operation in Torch mode with TCHV_H bit = 1 | 38 | ## 1 Description (continued) All the functions of the device are controlled through the I<sup>2</sup>C bus which reduces the number of logic pins of the package and saves PCB tracks on the application board. Hard and soft-triggering of flash and torch are both supported. The device includes many functions to protect the chip and the power LEDs. These include a soft-start control, chip overtemperature detection and protection, and shorted LED detection and protection. In addition, a digital programmable timeout function protects the LEDs in case of a wrong command issued by the microprocessor. An optional external NTC is supported to protect the LEDs against overheating. It is possible to separately program the current intensity in Flash and Torch mode through I<sup>2</sup>C. In order to guarantee the proper function of Flash mode, the SuperCap voltage should be monitored by the microprocessor using the READY pin feature. In case of insufficient power from the SuperCap, a warning is generated. The device is packaged in BGA 3 x 3 mm with 1 mm height. STCF04 Diagram # 2 Diagram Figure 1. Block diagram Pin configuration STCF04 # 3 Pin configuration Figure 2. Pin connection (top view) Table 2. Pin description | Table 2. Pin o | ible 2. Pin description | | | | |----------------|-------------------------|-------------------------------------------|--|--| | Pin | Symbol | Description | | | | A1 | VLX1 | Inductor connection 1 | | | | E1 | VLX2 | Inductor connection 2 | | | | D5 | R <sub>X</sub> | R <sub>X</sub> resistor connection | | | | D1 | VOUT | SuperCap connection | | | | C1 | VMID | SuperCap middle pin connection | | | | E5 | NTC | NTC resistor connection | | | | A3 | READY | SuperCap status flag pin | | | | В3 | SCL | I <sup>2</sup> C clock signal | | | | A4 | FLASH | Flash trigger input | | | | E2 | AGND | Signal ground | | | | B5 | TORCH | Torch trigger input | | | | B4 | RESET | External reset input | | | | D4 | ISENS | Flash regulator sensing connection | | | | C3 | ADD | I <sup>2</sup> C address selection | | | | E4 | LED | Diode module cathode connection | | | | C4 | ATN | Attention (open drain output, active LOW) | | | | B1 | PVBAT | Supply voltage | | | | A5 | SDA | I <sup>2</sup> C data | | | | E3 | AUXLED | Auxiliary red LED connection | | | | B2 | LSCON | Light sensor capacitor connection | | | | D3 | VBAT | Signal supply voltage | | | | A2 | LSIN | Light sensor input | | | | C5 | DRIVE | MOSFET driver output | | | | C2, D2 | PGND | Power ground + die back connection | | | | | | | | | STCF04 Maximum ratings # 4 Maximum ratings Table 3. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |------------------------------------------------------|---------------------------------------------------------|---------------------------------|------| | VBAT, PVBAT | Signal supply voltage | - 0.3 to 6 | V | | VLX | Inductor connection | - 0.3 to 6 | V | | VOUT | SuperCap connection | - 0.3 to 6 | V | | VDCDC | DC-DC converter output | - 0.3 to 6 | V | | VMID | SuperCap middle pin connection | - 0.3 to 6 | V | | AUXLED | AUXLED connection | - 0.3 to 6 | V | | LED | LED connection | - 0.3 to 6 | V | | SCL, SDA, ATN, ADD,<br>READY, TORCH,<br>FLASH, RESET | Logic pins | - 0.3 to V <sub>BAT</sub> + 0.3 | V | | PVBAT | Power supply voltage | - 0.3 to V <sub>BAT</sub> + 0.3 | V | | DRIVE | External MOSFET drive | - 0.3 to 6 | V | | LSIN | Light sensor input | - 0.3 to 6 | V | | LSCON | Light sensor capacitor connection | - 0.3 to 6 | V | | R <sub>X</sub> | Connection for reference resistor | - 0.3 to 3 | V | | NTC | Connection for LED temperature sensing | - 0.3 to 3 | V | | ISENS | Flash regulator sensing connection | - 0.3 to 3 | V | | ESD | Human body model | ± 2 | kV | | P <sub>TOT</sub> | Continuous power dissipation (at T <sub>A</sub> =70 °C) | 1 | W | | T <sub>OP</sub> | Operating junction temperature range | - 40 to 85 | °C | | TJ | Junction temperature | - 40 to 150 | °C | | T <sub>STG</sub> | Storage temperature range | - 65 to 150 | °C | Note: Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Table 4. Thermal data | Symbol | Parameter | Value | Unit | |-------------------|-----------------------------------------|-------|------| | R <sub>thJA</sub> | Thermal resistance junction-ambient (1) | 56 | °C/W | <sup>1.</sup> This parameter corresponds to the PCB board, 8 layers with 1 inch $^2$ of cooling area. Application STCF04 # 5 Application Figure 3. Application schematic Note: \*\*: connect to $V_l$ , or GND or SDA or SCL to choose one of the 4 different $l^2C$ slave addresses. Optional components to support auxiliary functions are highlighted with blue rectangles. Note: The anode of the AuxLED should be also connected to the $V_{OUT}$ . STCF04 Application Table 5. List of external components | Component | Manufacturer | Part number | Value | Size | |---------------------------------|--------------------|--------------------|----------------|--------------------| | | Murata | LQM2HPN1R0MJC | 1 μH / 1.5 A | 2.5 x 2.0 x 1.1 mm | | L | TDK | VLS252012T-1R0N1R7 | 1 μH / 1.7 A | 2.5 x 2.0 x 1.2 mm | | CIN, COUT | TDK | C1608X5R0J106MT | 10 μF / 6.3 V | 0603 | | Rx | Rohm | MCR01MZPJ15K | 15 kΩ | 0402 | | NTC | Murata | NCP21WF104J03RA | 100 kΩ | 0805 | | | Murata | DME2W5R5K404M | 400 mF / 5.5 V | 20.5 x 18.5 x 3 mm | | CSUP | TDK | EDLC152344 | 550 mF / 5.5 V | 44 x 23 x 1.5 mm | | CSUP | | EDLC272020 | 500 mF / 5.5 V | 20 x 20 x 2.7 mm | | | CAP-xx | GS 2 19F | 1.6 F / 5 V | 40 x 17 mm | | LED MODULE | Luxeon | 4x LXCL-PWF4 | White LED | 0805 | | T <sub>FL</sub> | STMicroelectronics | STL8NH3LL | 8 A / 12 mΩ | 3.3 x 3.3 x 0.9 mm | | R <sub>FL</sub> | Тусо | TL2BR01FTE | 0R01 | 1206 | | C <sub>INT</sub> <sup>(1)</sup> | TDK | | 10 μF / 6.3 V | 0402 | | R <sub>LIGHT</sub> * | Tyco | | | 0402 | | T <sub>FOTO</sub> * | Vishay | TEMT6000 | | 4 x 2 x 1 mm | | AUXLED | | | Red LED | 0603 | | C <sub>R</sub> | | | 100 nF | 0402 | <sup>1.</sup> Optional components for the auxiliary light sensor feature. Note: The components listed above refer to a typical application. However, STCF04 operation is not limited to the choice of these external components. Electrical characteristics STCF04 ## 6 Electrical characteristics $T_A$ = 25 °C, $V_{IN}$ = 3.6 V connected to $V_{BAT}$ and $P_{VBAT},$ $C_{IN}$ = 10 $\mu\text{F},$ $C_{SUP}$ = 1.6F/5 V L = 1 $\mu\text{H},$ $R_X$ = 15 $k\Omega,$ $V_{FLED}$ = 4.2 V/10 A. Unless otherwise specified, typical values are at 25 °C. Table 6. Electrical characteristics | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | |-----------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------|------|-----------------------------|------|------|--| | V <sub>IN</sub> | Operating input supply voltage | | 2.5 | | 5.5 | V | | | V <sub>PW_ON</sub><br>RESET | Power-ON reset threshold | V <sub>IN</sub> rising | | 2.3 | | V | | | | Output current<br>adjustment range<br>I <sub>TORCH</sub> | Torch mode V <sub>IN</sub> =2.7 V to 5.5 V | 15 | | 320 | - mA | | | I <sub>O</sub> | Auxiliary LED output<br>current adjustment<br>range I <sub>AUXLED</sub> | Idle mode, V <sub>I</sub> or V <sub>O</sub> =3.3 V to 5.5 V | 0 | | 100 | IIIA | | | V <sub>ISENS</sub> | Current sensing input | $V_{IN}$ =2.7 V to 5.5 V, $I_{LED}$ = 12 A $R_{FL}$ = 10 m $\Omega$ | 108 | 120 | 132 | mV | | | 1 | Switch peak current limit | V <sub>IN</sub> =2.7 V to 5.5 V, IDC0=0 | | 1.45 | | - A | | | I <sub>PEAK</sub> | Switch peak current limit | V <sub>IN</sub> =2.7 V to 5.5 V, IDC0=1 | | 1.80 | | | | | | Regulated voltage range optimized for Flash mode | V <sub>IN</sub> =2.7 V to 5.5 V | 4.5 | | 5.5 | V | | | V <sub>OUT</sub> | Regulated voltage range optimized for Torch mode | V <sub>IN</sub> =2.7 V to 5.5 V | | V <sub>FLED</sub> +<br>0.25 | | V | | | | V <sub>OUT</sub> tolerance | Percentage with respect to programmed voltage | -5 | | +5 | % | | | I <sub>MID</sub> | Active balancing output | V <sub>IN</sub> =2.7 V to 5.5 V | -400 | | 400 | mA | | | $\Delta I_{O}$ | Output current variation | Torch mode I <sub>LED</sub> = 300 mA | -10 | | 10 | % | | | | Quiescent current in Shutdown mode | V <sub>IN</sub> =2.7 to 5.5 V, NTC_ON=0 | | | 1 | | | | | Quiescent current in<br>Shutdown mode | V <sub>IN</sub> =2.7 to 5.5 V, NTC_ON=1 | | 2 | | μΑ | | | Ι <sub>Q</sub> | Quiescent current in Monitoring mode | NTC_ON=0, SuperCap monitoring=1 | | 45 | | | | | | Quiescent current in Idle mode | NTC_ON, CHRG=0 | | | 1 | mA | | | f <sub>s</sub> | Switching frequency | V <sub>IN</sub> =2.7 V | | 1.8 | | MHz | | Table 6. Electrical characteristics (continued) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------|------|------|------| | | Efficiency of the converter | V <sub>IN</sub> =3.7 V, VDC_0,1=1, IDC0=1 | | 85 | | | | ν | Efficiency in Torch mode | V <sub>IN</sub> =2.7 V to 4.2 V, IDC_0=1,<br>TCHV_H=1 I <sub>TORCH</sub> =320 mA | | 50 | | % | | | operation | V <sub>IN</sub> =2.7 V to 4.2 V, IDC_0=1,<br>TCHV_H=0 I <sub>TORCH</sub> =320 mA | | 70 | | | | | | V <sub>SUPMAX</sub> =5.5 V, V <sub>SUPMIN</sub> =5.5 V-<br>V <sub>SUPHYST,</sub> TCHV_H=1 or<br>FLASH_ON=1 | | 1.3 | | | | V <sub>SUPHYST</sub> | SuperCap regulated | V <sub>SUPMAX</sub> =5.0 V, V <sub>SUPMIN</sub> =5.0 V-<br>V <sub>SUPHYST,</sub> TCHV_H=1 or<br>FLASH_ON=1 | | 0.8 | | V | | | voltage hysteresis | V <sub>SUPMAX</sub> =4.5 V, V <sub>SUPMIN</sub> =4.5 V-<br>V <sub>SUPHYST</sub> , TCHV_H=1 or<br>FLASH_ON=1 | | 0.3 | | | | | | V <sub>SUPMAX</sub> =4.2 V, V <sub>SUPMIN</sub> =4.2 V-<br>V <sub>SUPHYST</sub> , TCHV_H=0 | | 0.2 | | | | V <sub>MONIREADY</sub> | SuperCap voltage ready hysteresis | PWR_ON=0, VDC_0 or/and VDC_1=1 | | 0.2 | | ٧ | | OTP | Overtemperature protection | V <sub>IN</sub> =5.5 V | | 140 | | С | | OTHYST | Overtemperature hysteresis | V <sub>IN</sub> =5.5 V | | 20 | | С | | V_NTCW | NTC threshold warning | Idle mode, I <sub>NTC</sub> =2 mA max. | | 0.56 | | V | | V_NTCH | NTC threshold hot | Idle mode, I <sub>NTC</sub> =2 mA max. | | 1.2 | | ٧ | | VOL | Output logic signal level low ATN, READY | I <sub>ATN, READY</sub> =+10 mA | | | 0.3 | ٧ | | I <sub>OZ</sub> | Output logic leakage current ATN, READY | V <sub>ATN, READY</sub> =3.3 V | | | 1 | mA | | V <sub>IL</sub> | Input logic signal level | | 0 | | 0.4 | | | V <sub>IH</sub> | SCL, SDA, TEST,<br>RESET, SCHRG,<br>FLASH, TORCH, ADD | V <sub>IN</sub> =2.7 V to 5.5 V | 1.4 | | 3.0 | ٧ | | I <sub>LSCON</sub> | Input reset current | V <sub>IN</sub> =2.7 V to 5.5 V, V <sub>REF</sub> =1.6 V | | | 10 | mA | | V <sub>LSIN</sub> | Analog input signal range | V <sub>IN</sub> =2.7 V to 5.5 V | 0.1 | | 1.6 | ٧ | | | MOOFET III | Source: I <sub>DRIVE</sub> = -8 mA | | 4.27 | | ٧ | | V | MOSFET driver output | Sink: I <sub>DRIVE</sub> = +8 mA | | 1.05 | | V | | V <sub>DRIVE</sub> | Reference voltage range | EXT_REG=1 (1) | 0.12 | | 1.2 | ٧ | | T <sub>ON</sub> | LED current rise time I <sub>LED</sub> =0 to I <sub>LED</sub> =max. | Flash triggered by external trig | | | 0.3 | ms | Electrical characteristics STCF04 ## Table 6. Electrical characteristics (continued) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------|------------------------------------------|---------------------------------|------|------|------|------| | T <sub>RESMIN</sub> | Minimum RESET time | V <sub>IN</sub> =2.7 V to 5.5 V | 1 | | | μs | | T <sub>LSCAPRES</sub> | Reset time of the light sensor capacitor | | 200 | | | μs | STCF04 Introduction ## 7 Introduction The STCF04 is a high efficiency buck-boost converter with input current limitation dedicated to managing the power for Flash/Torch mode operations using the SuperCap technology and to control the high current white LEDs in cell phone cameras and portable applications in general. The device operates in Free-running mode with a coil peak current limiter. It charges and stores the energy on the SuperCap from a single cell lithium-lon battery (2.5 V to 4.2 V). The device contains an active balancer circuit able to regulate the middle pin of the SuperCap, therefore guaranteeing the reliability of the SuperCap component. The device operation and diagnostic are controlled by the I $^2$ C bus. Torch current is adjustable from 15 mA to 320 mA. The maximum flash current is set by choosing the R $_{FL}$ resistor and it can be adjusted by I $^2$ C using a dedicated register. The device operates as a standalone flash SuperCap controller able to drive one external MOSFET. The device has two modes of managing the energy in the SuperCap during Torch mode operation, both adjustable by I<sup>2</sup>C: - Torch mode 1: in this case the output current in Torch mode is regulated from V<sub>OUT</sub>, which is set by V<sub>DC</sub> bits in the feature register (R4). This mode is optimized to give the possibility of triggering the flash without any delay caused by a recharging of the SuperCap. - 2. Torch mode 2: in this case the output current in Torch mode is regulated from $V_{OUT} = V_{FLED} + 0.25$ V. This mode is optimized for maximum efficiency in Torch mode. The SuperCap must be recharged after the end of Torch mode operation. The device uses an external NTC resistor to sense the temperature of the white LEDs and light sensor management to optimize the flash duration in Flash mode. These last two functions are optional so they may not be needed in all applications, and, in such cases, the relevant external components can be omitted. In Monitoring mode, when the voltage Monitoring mode of the SuperCap is active, the device is working with low consumption. When the READY pin goes HIGH, meaning that the SuperCap has been self-discharged, the P should initiate a re-charge of the SuperCap, for example, by entering Charge mode. Detailed description STCF04 ## 8 Detailed description ### 8.1 Logic pins #### 8.1.1 SCL, SDA pins These are the standard CLOCK and DATA pins as defined in the I<sup>2</sup>C bus specifications. External pull-ups are required according to I<sup>2</sup>C bus specifications. ### 8.1.2 FLASH pin This input pin is internally AND-ed with the FLASH\_ON bit to generate the internal signal that activates the flash operation. This gives the user the possibility to accurately control the flash duration using a dedicated pin, avoiding the I<sup>2</sup>C bus latencies (hard-triggering). Neither internal pull-up nor pull-down is provided. ## 8.1.3 TORCH pin This input pin is internally AND-ed with the TCH\_ON bit to generate the internal signal that activates the torch operation. Neither internal pull-up nor pull-down is provided. #### 8.1.4 RESET pin This pin works as an external reset input. The microprocessor can use this pin to reset the STCF04 at any time. Neither internal pull-up nor pull-down is provided. This pin is active LOW. #### 8.1.5 **ATN** pin This output pin (open drain, active LOW) is provided to better manage the information transfer from the STCF04 to the microprocessor. Because of the limitations of a single master I²C bus configuration, the microprocessor should regularly communicate with the STCF04 to verify if certain operations have been completed, or to check diagnostic information. Alternatively, the microprocessor can use the ATN pin to be advised that a new data is available in the STAT\_REG register, therefore avoiding continuous communication. The information may then be read in the STAT\_REG by a read operation via I²C which also automatically resets the ATN pin to HIGH. The STAT\_REG is also reset to 0. No internal pull-up is provided. #### 8.1.6 ADD pin This pin offers the opportunity of selecting one of the 4 possible I<sup>2</sup>C slave addresses. Neither internal pull-up nor pull-down is provided. The pin must be connected to GND, VBAT, SCL or SDA to select the desired I<sup>2</sup>C slave address (see *Table 7*). This pin cannot be left floating. STCF04 Detailed description Table 7. I<sup>2</sup>C address table | ADD pin | A7 | <b>A</b> 6 | <b>A</b> 5 | <b>A</b> 4 | А3 | A2 | A1 | Α0 | |---------|----|------------|------------|------------|----|----|----|-----| | GND | 0 | 1 | 1 | 0 | 0 | 0 | 0 | R/W | | VBAT | 0 | 1 | 1 | 0 | 0 | 0 | 1 | R/W | | SDA | 0 | 1 | 1 | 0 | 0 | 1 | 0 | R/W | | SCL | 0 | 1 | 1 | 0 | 0 | 1 | 1 | R/W | ## 8.1.7 READY pin This pin can be used to monitor the voltage on the SuperCap by the microprocessor. The status of this pin has different meanings according to the current mode of operation of the STCF04. - Idle, Monitoring, Torch mode with TCHV\_H=1: The READY pin goes LOW when the SuperCap voltage reaches the threshold voltage set by the $V_{DC}$ register, otherwise the READY pin is HIGH when $V_{SuperCap}$ goes below $V_{DC}$ voltage - 0.2 V of hysteresis. When READY is HIGH it means that it is necessary to recharge the SuperCap in order to be able to make a flash. - Torch mode with TCHV\_H=0: The READY pin goes LOW when the SuperCap reaches 4.2 V and is HIGH when the SuperCap is below 4.2 V and Torch mode is not active. - FLASH: The READY pin goes LOW as soon as the SuperCap voltage reaches the threshold voltage set by the $V_{DC}$ register. It stays LOW until the SuperCap voltage decreases below 4.2 V and Flash mode is not active. This feature allows the user to perform multiple flashes. See Figure 4 below for details. Figure 4. Behavior of the READY pin in different modes Detailed description STCF04 Data transmission from the main microprocessor to the STCF04 and vice versa takes place through the 2 I<sup>2</sup>C bus interface wires, consisting of the two lines SDA and SCL (pull-up resistors to a positive supply voltage must be externally connected). ## 8.1.8 Data validity As shown in *Figure 5*, the data on the SDA line must be stable during the high period of the clock. The HIGH and LOW state of the data line can only change when the clock signal on the SCL line is LOW. Figure 5. Data validity on the I<sup>2</sup>C bus #### 8.1.9 START and STOP conditions Both data and clock lines remain HIGH when the bus is not busy. As shown in *Figure 6*, a START condition is a HIGH to LOW transition of the SDA line while SCL is HIGH. The STOP condition is a LOW to HIGH transition of the SDA line while SCL is HIGH. A STOP condition must be sent before each START condition. Figure 6. Timing diagram on I<sup>2</sup>C bus STCF04 Detailed description ### 8.1.10 Byte format Every byte transferred to the SDA line must contain 8 bits. Each byte must be followed by an acknowledge bit. The MSB is transferred first. One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse. Any change in the SDA line at this time is interpreted as a control signal. Figure 7. Bit transfer ### 8.1.11 Acknowledge The master (microprocessor) puts a resistive HIGH level on the SDA line during the acknowledge clock pulse (see *Figure 8*). The peripheral (STCF04) that acknowledges must pull down (LOW) the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during this clock pulse. The peripheral which has been addressed must generate an acknowledge pulse after the reception of each byte, otherwise the SDA line remains at the HIGH level during the ninth clock pulse duration. In this case, the master transmitter can generate the STOP information in order to abort the transfer. The STCF04 does not generate the acknowledge bit if the $V_{\rm I}$ supply is below 2.7 V. Figure 8. Acknowledge on I<sup>2</sup>C bus ### 8.1.12 Interface protocol The interface protocol is composed of (*Table 8*): - A START condition (START) - A device address + R/W bit (read =1 / write =0) - A register address byte Detailed description STCF04 - A sequence of data n\* (1 byte + acknowledge) - A STOP condition (STOP) The register address byte determines the first register in which the read or write operation takes place. When the read or write operation is finished, the register address is automatically incremented. Table 8. Interface protocol | | D | evi | ce a | ddre | ess - | + R/ | W b | it | | | Register address | | | | | | | | | | Da | ıta | | | | | | | |-----------------------|-------------|-----|------|------|-------|------|-------------|--------|-----|-------------|------------------|---|---|---|---|---|-------------|-------------|-------------|---|----|-----|---|---|---|-------------|-------|------------------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | S<br>T<br>A<br>R<br>T | M<br>S<br>B | | | | | | L<br>S<br>B | R<br>W | ACK | M<br>S<br>B | | | | | | | L<br>S<br>B | A<br>C<br>K | M<br>S<br>B | | | | | | | L<br>S<br>B | A C K | S<br>T<br>O<br>P | ### 8.1.13 Writing to a single register Writing to a single register starts with a START bit followed by the 7-bit device address of the STCF04. The 8<sup>th</sup> bit is the R/W bit, which is 0 in this case. R/W = 1 means a reading operation. The master then waits for an acknowledgement from the STCF04. The 8-bit register address is then sent to the STCF04. It is also followed by an acknowledge pulse. The last transmitted byte is the data to be written to the register. It is again followed by an acknowledge pulse from the STCF04. The master then generates a STOP bit and the communication is over. See *Figure 9* below. Figure 9. Writing to a single register ## 8.1.14 Writing to multiple registers with incremental addressing It would be impractical to send the device address and the address of the register when writing to multiple registers several times. The STCF04 supports writing to multiple registers with incremental addressing. When data is written to a register, the address register is automatically incremented, so the next data can be sent without sending the device address and the register address again. See *Figure 10* below. STCF04 Detailed description Figure 10. Writing to multiple registers with incremental addressing ## 8.1.15 Reading from a single register The reading operation starts with a START bit followed by the 7-bit device address of the STCF04. The 8<sup>th</sup> bit is the R/W bit, which is 0 in this case. The STCF04 confirms receipt of the address + R/W bit by an acknowledge pulse. The address of the register that should be read is sent afterwards and confirmed again by an acknowledge pulse of the STCF04 again. Then the master generates a START bit again and sends the device address followed by the R/W bit, which is now 1. The STCF04 confirms receipt of the address + R/W bit by an acknowledge pulse and starts to send the data to the master. No acknowledge pulse from the master is required after receiving the data. Then the master generates a STOP bit to terminate the communication. See *Figure 11*. Figure 11. Reading from a single register ### 8.1.16 Reading from multiple registers with incremental addressing Reading from multiple registers starts in the same way as reading from a single register. As soon as the first register is read, the register address is automatically incremented. If the master generates an acknowledge pulse after receiving the data from the first register, then reading of the next register can start immediately without sending the device address and the register address again. The last acknowledge pulse before the STOP bit is not required. See *Figure 12*. Detailed description STCF04 Figure 12. Reading from multiple registers ## 9 Description of the internal registers Table 9. I<sup>2</sup>C register mapping | Register name | SUB address (hex) | Operation | Description | |---------------|-------------------|-----------|-----------------| | CMD_REG | 00 | R/W | Commands | | FL_REG | 01 | R/W | Flash register | | AUX_REG | 02 | R/W | Auxiliary LED | | STAT_REG | 03 | R only | Status register | | FTR_REG | 04 | R/W | Features | | TRCH_REG | 05 | R/W | Torch register | Note: All the registers can be read only when the PWR\_ON bit is 1. Reading any register when PWR\_ON = 0, gives 0 regardless of the real value of the register. This concerns command and feature registers in Monitoring mode and Shutdown + NTC mode. ## 9.1 Commands (CMD\_REG) 00(hex) Table 10. Command register | CMD_REG<br>(Write mode) | MSB | | | | | | | LSB | |-------------------------|--------|----------|--------|--------|--------|------|-------|-----| | SUB ADD=00 | PWR_ON | FLASH_ON | TCH_ON | NTC_ON | TCHV_H | CHRG | MONTR | N/A | | Power-ON<br>RESET value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### 9.1.1 PWR ON When set, it activates all analog and power internal blocks including the NTC supporting circuit, and the device is ready to operate (Idle mode). As long as PWR\_ON=0, only the I<sup>2</sup>C interface is active, minimizing Shutdown mode power consumption. #### 9.1.2 FLASH ON This bit is AND-ed with the FLASH pin to generate the internal signal FL\_ON that activates Flash mode. In this way, both soft-triggering and hard-triggering of the flash are possible. If soft-triggering (through I²C) is chosen, the FLASH pin is not used and must be kept HIGH (tied to VBAT). If hard-triggering is chosen, then the FLASH pin must be connected to a microprocessor I/O devoted to flash timing control, and the FLASH\_ON bit must be set in advance. Both triggering modes can benefit from the internal flash time counter, which uses the FLASH\_ON bit and can work either as a safety shutdown timer or as a flash duration timer. Flash mode can start only if PWR\_ON=1. The LED current is controlled by the value set by the FDIM $\,0{\sim}2$ of the DIM REG. ## 9.1.3 TCH\_ON Torch on: when set to 1 from Idle mode, the STCF04 enters Torch mode. The LED current is controlled by the value set by the TDIM\_0~3 of the TORCH\_REG. ### 9.1.4 NTC ON This bit activates the comparators that monitor the LED temperature. NTC-related blocks are always active regardless of this bit in Torch mode and Flash mode. #### 9.1.5 TCHV\_H Torch voltage HIGH: when set to 1, the SuperCap voltage is maintained to the value set by the feature register (VDC\_0~1) during Torch mode. If this bit is set to 0, voltage on the SuperCap is regulated to maintain the desired torch current and optimize the efficiency in Torch mode. #### 9.1.6 CHRG This bit enables the charging of the SuperCap, when set to 1, the device starts to charge the SuperCap by the limited current from the PVBAT. During this operation the active balancing circuit is enabled. #### 9.1.7 MONTR When this bit is set and the VDC voltage in the feature register is set to a non-zero value at the same time, the device enters Monitoring mode. ## 9.2 Flash register (FL\_REG) 01(hex) Table 11. Flash register | CL_REG<br>(Write mode) | MSB | | | | | | | LSB | |-------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------| | SUB ADD=01 | FTIM_4 | FTIM_3 | FTIM_2 | FTIM_1 | FTIM_0 | FDIM_2 | FDIM_1 | FDIM_0 | | Power-ON, Shutdown mode RESET value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FDIM 0~2: these 3 bits define the LED current in Flash mode with 8 values. FTIM\_0~4: these 5 bits define the flash duration timer value in Flash mode with 32 values. Table 12. Flash mode dimming registers settings (EXT\_REG = 0) | F_DIM (hex) | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |------------------------------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------| | DRIVE voltage<br>[mV]** | 12 | 48 | 60 | 72 | 84 | 96 | 108 | 120 | | LED current [A]* | 0.012 V /<br>R <sub>FL</sub> | 0.048 V /<br>R <sub>FL</sub> | 0.060 V /<br>R <sub>FL</sub> | 0.072 V /<br>R <sub>FL</sub> | 0.084 V /<br>R <sub>FL</sub> | 0.096 V /<br>R <sub>FL</sub> | 0.108 V /<br>R <sub>FL</sub> | 0.120 V /<br>R <sub>FL</sub> | | Example LED current (A) for $R_{FL}$ = 10 m $\Omega$ | 1.2 | 4.8 | 6 | 7.2 | 8.4 | 9.6 | 10.8 | 12 | Note: R<sub>FI</sub> is the external sensing resistor, external MOS transistor connected, see Figure 3. **FTIM\_0~4**: these 5 bits define the maximum flash duration. It is intended to limit the energy dissipated by the LED to a maximum safe value or to leave the control of the flash duration to the STCF04 during normal operation. Values from 0~31 correspond to 0~410 ms (according to *Table 13*). The timing accuracy is related to the internal oscillator frequency that clocks the flash time counter (+/- 20%). Entering Flash mode (either by soft or hard triggering) activates the flash time counter, which begins counting down from the value loaded in the F\_TIM register. When the counter reaches zero, Flash mode is stopped by resetting the TRIG\_EN bit, and simultaneously, the ATN pin is set to true (LOW) to alert the microprocessor that the maximum time has been reached. The FTIM value remains unaltered at the end of the count. Table 13. Flash time dimming register settings | | | | | <del>-</del> | | | | | | | | | | | | | |------------------|-----|-----|-----|--------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | FTIM_DIM(hex) | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | | Flash length[ms] | 0 | 5 | 10 | 15 | 20 | 25 | 30 | 35 | 40 | 45 | 50 | 55 | 60 | 65 | 70 | 90 | | | | | | | | | | | | | | | | | | | | FTIM_DIM(hex) | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 1A | 1B | 1C | 1D | 1E | 1F | | Flash length[ms] | 110 | 130 | 150 | 170 | 190 | 210 | 230 | 250 | 270 | 290 | 310 | 330 | 350 | 370 | 390 | 410 | ## 9.3 AUX LED (AUX\_REG) 02(hex) Table 14. AUX LED register | AUX_REG<br>(Write mode) | MSB | | | | | | | LSB | |-------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------| | SUB ADD = 02 | AUXI_3 | AUXI_2 | AUXI_1 | AUXI_0 | AUXT_3 | AUXT_2 | AUXT_1 | AUXT_0 | | Power-ON,<br>Shutdown mode<br>RESET value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | **AUXI\_0~3**: this 4-bit register defines the AUX LED current from 0 to 100 mA. See *Table 15* AUX LED dimming for reference. Loading any value between 1 and 11 also starts the AUX LED current source timer, if enabled. The AUX LED current source is active only in Idle mode, and is deactivated in any other mode. **AUXT\_0~3**: this 4-bit register controls the timer that defines the ON-time of the AUX LED current source. ON-time starts when the AUXI register is loaded with any value other than zero, and stops after the time defined in the AUXT register. Values from 0 to 14 of the AUXT register correspond to an ON-time of the AUX LED ranging from 100 to 1500 ms in 100 ms steps. The value 15 puts the AUX LED into the continuous light mode. The activation/deactivation of the AUX LED current source is controlled using only the AUXI register. Table 15. Auxiliary LED dimming table | AUXI (hex) | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | |----------------------|---|---|----|----|----|----|----|----|----|----|----|-----| | AUX LED current [mA] | 0 | 6 | 10 | 15 | 20 | 25 | 33 | 40 | 53 | 67 | 80 | 100 | 57