

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









## STD1HN60K3, STU1HN60K3

# N-channel 600 V, 6.7 Ω typ., 1.2 A SuperMESH3™ Power MOSFET in DPAK and IPAK packages

Datasheet - production data



Figure 1. Internal schematic diagram



#### **Features**

| Order codes | V <sub>DS</sub> | R <sub>DS(on)</sub><br>max | I <sub>D</sub> | P <sub>TOT</sub> |
|-------------|-----------------|----------------------------|----------------|------------------|
| STD1HN60K3  | 600 V           | 8Ω                         | 1.2 A          | 27 W             |
| STU1HN60K3  | 000 V           | 0 22                       | 1.2 /          | <i>L1</i> VV     |

- 100% avalanche tested
- Extremely high dv/dt capability
- Gate charge minimized
- Very low intrinsic capacitance
- Improved diode reverse recovery characteristics
- Zener-protected

#### **Applications**

· Switching applications

#### **Description**

These SuperMESH3™ Power MOSFETs are the result of improvements applied to STMicroelectronics' SuperMESH™ technology, combined with a new optimized vertical structure. These devices boast an extremely low onresistance, superior dynamic performance and high avalanche capability, rendering them suitable for the most demanding applications.

Table 1. Device summary

| Order codes | Marking | Package | Packaging     |
|-------------|---------|---------|---------------|
| STD1HN60K3  | 1HN60K3 | DPAK    | Tape and reel |
| STU1HN60K3  | THIOOKS | IPAK    | Tube          |

## **Contents**

| 1 | Electrical ratings         | 3    |
|---|----------------------------|------|
| 2 | Electrical characteristics |      |
| 3 | Test circuits              | 9    |
| 4 | Package mechanical data    | . 10 |
| 5 | Packaging mechanical data  | . 16 |
| 6 | Revision history           | . 18 |

## 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                         | Parameter                                                                                       | Value              | Unit |
|--------------------------------|-------------------------------------------------------------------------------------------------|--------------------|------|
| $V_{DS}$                       | Drain- source voltage                                                                           | 600                | V    |
| $V_{GS}$                       | Gate- source voltage                                                                            | ± 30               | V    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 25 °C                                            | 1.2 <sup>(1)</sup> | А    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C                                           | 0.76               | Α    |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                                                          | 4.8                | А    |
| P <sub>TOT</sub>               | Total dissipation at T <sub>C</sub> = 25 °C                                                     | 27                 | W    |
| I <sub>AR</sub>                | Avalanche current, repetitive or not-<br>repetitive (pulse width limited by T <sub>J</sub> max) | 1.2                | А    |
| E <sub>AS</sub>                | Single pulse avalanche energy (starting $T_J = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V)        | 60                 | mJ   |
| dv/dt <sup>(2)</sup>           | Peak diode recovery voltage slope                                                               | 5                  | V/ns |
| T <sub>J</sub>                 | Operating junction temperature                                                                  | -55 to 150         | °C   |
| T <sub>stg</sub>               | Storage temperature                                                                             | -55 to 150         | °C   |

<sup>1.</sup> Pulse width limited by safe operating area

Table 3. Thermal data

| Symbol Parameter      |                                         | Value |      | Unit |
|-----------------------|-----------------------------------------|-------|------|------|
| Symbol                | r ai ainetei                            | DPAK  | IPAK | Omt  |
| R <sub>thj-case</sub> | Thermal resistance junction-case max.   | 4.63  |      | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient max | 100   |      | °C/W |
| R <sub>thj-pcb</sub>  | Thermal resistance junction-pcb max.    | 50    |      | °C/W |

<sup>2.</sup>  $I_{SD} \leq 1.2 \text{ A, di/dt} \leq 400 \text{ A/}\mu\text{s,V}_{DS} \text{ peak} \leq V_{(BR)DSS}, V_{DD} = 80\% V_{(BR)DSS}.$ 

### 2 Electrical characteristics

(T<sub>case</sub> =25 °C unless otherwise specified)

Table 4. On /off states

| Symbol               | Parameter                                                | Test conditions                                                            | Min. | Тур. | Max.    | Unit                     |
|----------------------|----------------------------------------------------------|----------------------------------------------------------------------------|------|------|---------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage                        | $I_D = 1 \text{ mA}, V_{GS} = 0$                                           | 600  |      |         | ٧                        |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 600 V<br>V <sub>DS</sub> = 600 V, T <sub>C</sub> =125 °C |      |      | 1<br>50 | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate-body leakage current (V <sub>DS</sub> = 0)          | V <sub>GS</sub> = ± 20 V                                                   |      |      | ±10     | μΑ                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}$ , $I_D = 50 \mu A$                                       | 2    | 3.75 | 4.5     | ٧                        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance                    | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 0.6 A                             |      | 6.7  | 8       | Ω                        |

Table 5. Dynamic

| Symbol                 | Parameter                             | Test conditions                                   | Min. | Тур. | Max. | Unit |
|------------------------|---------------------------------------|---------------------------------------------------|------|------|------|------|
| C <sub>iss</sub>       | Input capacitance                     |                                                   | -    | 140  | -    | pF   |
| C <sub>oss</sub>       | Output capacitance                    | $V_{DS} = 50 \text{ V, f} = 1 \text{ MHz,}$       | -    | 13   | -    | pF   |
| C <sub>rss</sub>       | Reverse transfer capacitance          | $V_{GS} = 0$                                      | -    | 2    | -    | pF   |
| C <sub>o(tr)</sub> (1) | Equivalent capacitance time related   | V <sub>DS</sub> = 0 to 480 V, V <sub>GS</sub> = 0 | -    | 9    | -    | pF   |
| C <sub>o(tr)</sub> (2) | Equivalent capacitance energy related | V <sub>DS</sub> = 0 to 400 V, V <sub>GS</sub> = 0 | -    | 6    | -    | pF   |
| $R_g$                  | Gate input resistance                 | f=1 MHz open drain                                | -    | 10   | -    | Ω    |
| $Q_g$                  | Total gate charge                     | V <sub>DD</sub> = 480 V, I <sub>D</sub> = 1.2 A,  | -    | 9.5  | -    | nC   |
| Q <sub>gs</sub>        | Gate-source charge                    | V <sub>GS</sub> = 10 V                            | -    | 1.5  | -    | nC   |
| $Q_{gd}$               | Gate-drain charge                     | (see Figure 16)                                   | -    | 6.5  | -    | nC   |

<sup>1.</sup>  $C_{o(tr)}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DS}$ 

<sup>2.</sup>  $C_{o(tr)}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DS}$ 

Table 6. Switching times

| Symbol              | Parameter           | Test conditions                                                                             | Min. | Тур. | Max | Unit |
|---------------------|---------------------|---------------------------------------------------------------------------------------------|------|------|-----|------|
| t <sub>d(on)</sub>  | Turn-on delay time  |                                                                                             | -    | 7    | -   | ns   |
| t <sub>r</sub>      | Rise time           | $V_{DD} = 300 \text{ V}, I_D = 0.6 \text{ A},$<br>$R_G = 4.7 \Omega, V_{GS} = 10 \text{ V}$ | -    | 10   | -   | ns   |
| t <sub>d(off)</sub> | Turn-off-delay time | $  G = 4.7 \Omega, V_{GS} = 10 V$<br>(see Figure 10)                                        | -    | 23   | -   | ns   |
| t <sub>f</sub>      | Fall time           |                                                                                             | -    | 31   | -   | ns   |

Table 7. Source drain diode

| Symbol                          | Parameter                     | Test conditions                                | Min. | Тур. | Max | Unit |
|---------------------------------|-------------------------------|------------------------------------------------|------|------|-----|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                | -    |      | 1.2 | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                | -    |      | 4.8 | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | $I_{SD} = 1.2 \text{ A}, V_{GS} = 0$           | -    |      | 1.6 | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 1.2 A, di/dt = 100 A/μs      | -    | 180  |     | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 60 V                         | -    | 500  |     | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 11)                                | -    | 5.6  |     | Α    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 1.2 A, di/dt = 100 A/μs      | -    | 200  |     | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 60 V T <sub>J</sub> = 150 °C | -    | 570  |     | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 11)                                | -    | 6    |     | Α    |

<sup>1.</sup> Pulse width limited by safe operating area

Table 8. Gate-source Zener diode

| Symbol               | Parameter                     | Test conditions               | Min. | Тур. | Max. | Unit |
|----------------------|-------------------------------|-------------------------------|------|------|------|------|
| V <sub>(BR)GSO</sub> | Gate-source breakdown voltage | $I_{GS}$ = ± 1 mA, $I_{D}$ =0 | 30   | -    | -    | V    |

The built-in back-to-back Zener diodes have been specifically designed to enhance not only the device's ESD capability, but also to make them capable of safely absorbing any voltage transients that may occasionally be applied from gate to source. In this respect, the Zener voltage is appropriate to achieve efficient and cost-effective protection of device integrity. The integrated Zener diodes thus eliminate the need for external components.

<sup>2.</sup> Pulsed: pulse duration =  $300 \mu s$ , duty cycle 1.5%

### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

10 (A)

10 μs

Figure 3. Thermal impedance



Figure 4. Output characteristics



Figure 5. Transfer characteristics



Figure 6. Normalized B<sub>VDSS</sub> vs temperature



Figure 7. Static drain-source on-resistance



6/19 DocID024422 Rev 1

Figure 8. Gate charge vs gate-source voltage



Figure 9. Capacitance variations



Figure 10. Normalized gate threshold voltage vs temperature

Figure 11. Normalized on-resistance vs temperature





Figure 12. Source-drain diode forward characteristics

Figure 13. Output capacitance stored energy





Figure 14. Maximum avalanche energy vs. starting  $\mathbf{T}_{\mathbf{J}}$ 



8/19 DocID024422 Rev 1

## 3 Test circuits

Figure 15. Switching times test circuit for resistive load

Figure 16. Gate charge test circuit



Figure 17. Test circuit for inductive load switching and diode recovery times

Figure 18. Unclamped inductive load test circuit



Figure 19. Unclamped inductive waveform

Figure 20. Switching time waveform



# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

Table 9. DPAK (TO-252) mechanical data

|      | ,    | mm   |       |
|------|------|------|-------|
| Dim. | Min. | Тур. | Max.  |
| Α    | 2.20 |      | 2.40  |
| A1   | 0.90 |      | 1.10  |
| A2   | 0.03 |      | 0.23  |
| b    | 0.64 |      | 0.90  |
| b4   | 5.20 |      | 5.40  |
| С    | 0.45 |      | 0.60  |
| c2   | 0.48 |      | 0.60  |
| D    | 6.00 |      | 6.20  |
| D1   |      | 5.10 |       |
| E    | 6.40 |      | 6.60  |
| E1   |      | 4.70 |       |
| е    |      | 2.28 |       |
| e1   | 4.40 |      | 4.60  |
| Н    | 9.35 |      | 10.10 |
| L    | 1.00 |      | 1.50  |
| (L1) |      | 2.80 |       |
| L2   |      | 0.80 |       |
| L4   | 0.60 |      | 1.00  |
| R    |      | 0.20 |       |
| V2   | 0°   |      | 8°    |

E -THERMAL PAD c2 *L2* D1 Н **b**(2x) R C SEATING PLANE (L1) *V2* GAUGE PLANE 0,25 0068772\_K

Figure 21. DPAK (TO-252) drawing



Figure 22. DPAK footprint (a)

a. All dimensions are in millimeters

Table 10. IPAK (TO-251) mechanical data

| Table 10. If AR (10-251) incontained data |      |       |      |  |  |  |
|-------------------------------------------|------|-------|------|--|--|--|
| DIM                                       | mm.  |       |      |  |  |  |
| Dim.                                      | min. | typ.  | max. |  |  |  |
| А                                         | 2.20 |       | 2.40 |  |  |  |
| A1                                        | 0.90 |       | 1.10 |  |  |  |
| b                                         | 0.64 |       | 0.90 |  |  |  |
| b2                                        |      |       | 0.95 |  |  |  |
| b4                                        | 5.20 |       | 5.40 |  |  |  |
| B5                                        |      | 0.30  |      |  |  |  |
| С                                         | 0.45 |       | 0.60 |  |  |  |
| c2                                        | 0.48 |       | 0.60 |  |  |  |
| D                                         | 6.00 |       | 6.20 |  |  |  |
| E                                         | 6.40 |       | 6.60 |  |  |  |
| е                                         |      | 2.28  |      |  |  |  |
| e1                                        | 4.40 |       | 4.60 |  |  |  |
| Н                                         |      | 16.10 |      |  |  |  |
| L                                         | 9.00 |       | 9.40 |  |  |  |
| L1                                        | 0.80 |       | 1.20 |  |  |  |
| L2                                        |      | 0.80  | 1.00 |  |  |  |
| V1                                        |      | 10°   |      |  |  |  |

E-L2 D L1 *b2 (3x)* Н b (3x) V1 -*B5* -e1— 0068771\_K

Figure 23. IPAK (TO-251) drawing

# 5 Packaging mechanical data

Table 11. DPAK (TO-252) tape and reel mechanical data

|      | Таре |      |      | Reel      |      |  |
|------|------|------|------|-----------|------|--|
| Dim. | mm   |      | Dim  | mm        |      |  |
|      | Min. | Max. | Dim. | Min.      | Max. |  |
| A0   | 6.8  | 7    | А    |           | 330  |  |
| В0   | 10.4 | 10.6 | В    | 1.5       |      |  |
| B1   |      | 12.1 | С    | 12.8      | 13.2 |  |
| D    | 1.5  | 1.6  | D    | 20.2      |      |  |
| D1   | 1.5  |      | G    | 16.4      | 18.4 |  |
| Е    | 1.65 | 1.85 | N    | 50        |      |  |
| F    | 7.4  | 7.6  | Т    |           | 22.4 |  |
| K0   | 2.55 | 2.75 |      |           |      |  |
| P0   | 3.9  | 4.1  |      | Base qty. | 2500 |  |
| P1   | 7.9  | 8.1  |      | Bulk qty. | 2500 |  |
| P2   | 1.9  | 2.1  |      |           | •    |  |
| R    | 40   |      |      |           |      |  |
| Т    | 0.25 | 0.35 |      |           |      |  |
| W    | 15.7 | 16.3 |      |           |      |  |

Top cover tolerance on tape +/- 0.2 mm

Top cover tolerance on tape +/- 0.2 mm

For machine ref. only including draft and radii concentric around B0

User direction of feed

Bending radius

AM08852v1

Figure 24. Tape for DPAK (TO-252)





## 6 Revision history

Table 12. Document revision history

| Date        | Revision | Changes        |
|-------------|----------|----------------|
| 09-Apr-2013 | 1        | First release. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT AUTHORIZED FOR USE IN WEAPONS. NOR ARE ST PRODUCTS DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



DocID024422 Rev 1