

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







### STD3PK50Z



# P-channel 500 V, 3 Ωtyp., 2.8 A Zener-protected SuperMESH<sup>TM</sup> Power MOSFET in a DPAK package

Datasheet — production data

#### **Features**

| Order code | V <sub>DSS</sub> | R <sub>DS(on)</sub> max | I <sub>D</sub> | P <sub>TOT</sub> |
|------------|------------------|-------------------------|----------------|------------------|
| STD3PK50Z  | 500 V            | < 4Ω                    | 2.8 A          | 70 W             |

- Gate charge minimized
- Extremely high dv/dt capability
- 100% avalanche tested
- Very low intrinsic capacitance
- Improved ESD capability



■ Switching applications

### **Description**

This device is a P-channel Zener-protected Power MOSFET developed using STMicroelectronics' SuperMESH™ technology, achieved through optimization of ST's well established strip-based PowerMESH™ layout. In addition to a significant reduction in on-resistance, this device is designed to ensure a high level of dv/dt capability for the most demanding applications.



Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code | Marking | Package | Packaging     |
|------------|---------|---------|---------------|
| STD3PK50Z  | 3PK50Z  | DPAK    | Tape and reel |

Note: For the P-channel Power MOSFETs actual polarity of voltages and current has to be reversed.

Contents STD3PK50Z

## **Contents**

| 1 | Electrical ratings         | . 3 |
|---|----------------------------|-----|
| 2 | Electrical characteristics |     |
| 3 | Test circuits              | . 8 |
| 4 | Package mechanical data    | . 9 |
| 5 | Packaging mechanical data  | 12  |
| 6 | Revision history           | 14  |

STD3PK50Z Electrical ratings

## 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                                                   | Parameter                                                                                           | Value       | Unit |
|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------|------|
| $V_{DS}$                                                 | Drain source voltage                                                                                | 500         | V    |
| V <sub>GS</sub>                                          | Gate- source voltage                                                                                | ± 30        | V    |
| I <sub>D</sub>                                           | Drain current (continuous) at T <sub>C</sub> = 25 °C                                                | 2.8         | Α    |
| I <sub>D</sub>                                           | Drain current (continuous) at T <sub>C</sub> = 100 °C                                               | 1.8         | Α    |
| I <sub>DM</sub> <sup>(1)</sup>                           | Drain current (pulsed)                                                                              | 11          | Α    |
| P <sub>TOT</sub>                                         | Total dissipation at T <sub>C</sub> = 25 °C                                                         | 85          | W    |
| I <sub>AR</sub>                                          | Max current during repetitive or single pulse avalanche (pulse width limited by T <sub>jmax</sub> ) | 2.8         | Α    |
| E <sub>AS</sub>                                          | Single pulse avalanche energy (starting $T_J = 25$ °C, $I_D = I_{AS}$ , $V_{DD} = 50$ V)            | 200         | mJ   |
| dv/dt (2)                                                | Peak diode recovery voltage slope                                                                   | 40          | V/ns |
| ESD Gate-source human body model (R = 1,5 k, C = 100 pF) |                                                                                                     | 3           | kV   |
| T <sub>j</sub><br>T <sub>stg</sub>                       | Operating junction temperature<br>Storage temperature                                               | - 55 to 150 | °C   |

<sup>1.</sup> Pulse width limited by safe operating area.

Table 3. Thermal data

| Symbol Parameter |                                      | Value | Unit |
|------------------|--------------------------------------|-------|------|
| Rthj-case        | Thermal resistance junction-case max | 1.47  | °C/W |
| Rthj-pcb         | Thermal resistance junction-pcb max  | 50    | °C/W |

Note: For the P-channel Power MOSFETs actual polarity of voltages and current has to be reversed.

<sup>2.</sup>  $I_{SD} \le 2.8 \text{ A}, \text{ di/dt } \le 200 \text{ A/µs}, V_{Peak} \le V_{(BR)DSS}$ 

Electrical characteristics STD3PK50Z

## 2 Electrical characteristics

(T<sub>CASE</sub> = 25 °C unless otherwise specified)

Table 4. On/off states

| Symbol               | Parameter                                             | Test conditions                                               |     | Тур. | Max.     | Unit                     |
|----------------------|-------------------------------------------------------|---------------------------------------------------------------|-----|------|----------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage                        | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0                    | 500 |      |          | ٧                        |
| I <sub>DSS</sub>     | Zero gate voltage drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 500 V,<br>V <sub>DS</sub> = 500 V,Tc=125 °C |     |      | 1<br>100 | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate body leakage current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 25 V                                      |     |      | ±10      | μΑ                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                | $V_{DS} = V_{GS}, I_{D} = 100 \mu A$                          | 3   | 3.75 | 4.5      | ٧                        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance                 | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 1.4 A                |     | 3    | 4        | Ω                        |

Table 5. Dynamic

| Symbol                            | Parameter                             | Test conditions                                    | Min. | Тур. | Max. | Unit |
|-----------------------------------|---------------------------------------|----------------------------------------------------|------|------|------|------|
| C <sub>iss</sub>                  | Input capacitance                     |                                                    |      | 530  |      | pF   |
| C <sub>oss</sub>                  | Output capacitance                    | V <sub>DS</sub> =50 V, f=1 MHz, V <sub>GS</sub> =0 | -    | 50   | -    | pF   |
| C <sub>rss</sub>                  | Reverse transfer capacitance          | 105 00 i, iiii <u>-</u> , igs 0                    |      | 25   |      | pF   |
| C <sub>o(tr)</sub> <sup>(1)</sup> | Equivalent capacitance time related   | V 0 V 0 to 400 V                                   | -    | 32   | -    | pF   |
| C <sub>o(er)</sub> <sup>(2)</sup> | Equivalent capacitance energy related | $V_{GS} = 0$ , $V_{DS} = 0$ to 400 V               | -    | 23   | -    | pF   |
| R <sub>G</sub>                    | Intrinsic gate resistance             | f = 1MHz open drain                                | -    | 4.7  | -    | Ω    |
| Qg                                | Total gate charge                     | $V_{DD} = 400 \text{ V}, I_{D} = 2.8 \text{ A}$    |      | 29   |      | nC   |
| $Q_{gs}$                          | Gate-source charge                    | V <sub>GS</sub> =10 V                              | -    | 4.3  | -    | nC   |
| $Q_{gd}$                          | Gate-drain charge                     | (see Figure 14)                                    |      | 15   |      | nC   |

<sup>1.</sup> Time related is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ 

Note: For the P-channel Power MOSFETs actual polarity of voltages and current has to be reversed.

<sup>2.</sup> energy related is defined as a constant equivalent capacitance giving the same stored energy as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ 

Table 6. Switching times

| Symbol                                                                        | Parameter                                                  | Test conditions                                                                         | Min. | Тур.                 | Max. | Unit                 |
|-------------------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|----------------------|------|----------------------|
| t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on delay time Rise time Turn-off delay time Fall time | $V_{DD}$ = 250 V, $I_{D}$ = 1.4 A, $R_{G}$ =4.7 $\Omega$ $V_{GS}$ =10 V (see Figure 13) | -    | 16<br>15<br>46<br>26 | -    | ns<br>ns<br>ns<br>ns |

Table 7. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                                                                   | Min. | Тур.              | Max.        | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------|-------------------|-------------|---------------|
| I <sub>SD</sub>                                        | Source-drain current Source-drain current (pulsed)                     |                                                                                                   | -    |                   | 2.8<br>11.2 | mA<br>A       |
| V <sub>SD</sub> <sup>(1)</sup>                         | Forward on voltage                                                     | I <sub>SD</sub> = 2.8 A, V <sub>GS</sub> =0                                                       | -    |                   | 1.5         | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD}$ = 2.8 A, $V_{DD}$ = 60 V<br>di/dt = 100 A/µs,<br>(see Figure 15)                         | -    | 220<br>1600<br>14 |             | ns<br>nC<br>A |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | I <sub>SD</sub> = 2.8 A,V <sub>DD</sub> = 60 V<br>di/dt=100 A/μs,<br>Tj=150 °C<br>(see Figure 15) | ) V  |                   |             | ns<br>nC<br>A |

<sup>1.</sup> Pulsed: pulse duration = 300µs, duty cycle 1.5%

Table 8. Gate-source Zener diode

| Symbol     | Parameter                     | Test conditions         | Min. | Тур. | Max. | Unit |  |
|------------|-------------------------------|-------------------------|------|------|------|------|--|
| $BV_{GSO}$ | Gate-source breakdown voltage | Igs ± 1mA, (open drain) | 30   |      | -    | V    |  |

The built-in back- to-back Zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possible voltage transients that may occasionally be applied from gate to source. In this respect the Zener voltage is appropriate to achieve an efficient and cost-effective intervention to protect the device's integrity. These integrated Zener diodes thus avoid the usage of external components.

Note: For the P-channel Power MOSFETs actual polarity of voltages and current has to be reversed.

477

## 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance



K

10<sup>0</sup>  $\delta = 0.5$ 10<sup>-1</sup> 0.2 0.05 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.01 0.

Figure 4. Output characteristics

Figure 5. Transfer characteristics





Figure 6. Normalized B<sub>VDSS</sub> vs temperature

Figure 7. Static drain-source on-resistance





AM11264v1 AM11265v1 C (pF) Vgs VDS(V) VDD=400V (V) VDS ID=2.8A 400 12 350 1000 Ciss 10 300 8 250 100 200 6 150 Coss 4 Crss 100 2 50 0 20 25 30 5 10 15 Q<sub>g</sub>(nC) 100 V<sub>DS</sub>(V) 0.1 10

Figure 8. Gate charge vs gate-source voltage Figure 9. **Capacitance variations** 

Figure 10. Normalized gate threshold voltage Figure 11. Normalized on-resistance vs vs temperature

temperature



Figure 12. Maximum avalanche energy vs starting Tj



Test circuits STD3PK50Z

## 3 Test circuits

Figure 13. Switching times test circuit for resistive load

Figure 14. Gate charge test circuit



Figure 15. Test circuit for diode recovery behavior



8/15 Doc ID 18280 Rev 2

## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK $^{\otimes}$  packages, depending on their level of environmental compliance. ECOPACK $^{\otimes}$  specifications, grade definitions and product status are available at: www.st.com. ECOPACK $^{\otimes}$  is an ST trademark.

Table 9. DPAK (TO-252) mechanical data

| Dim  |      | mm   |       |
|------|------|------|-------|
| Dim. | Min. | Тур. | Max.  |
| Α    | 2.20 |      | 2.40  |
| A1   | 0.90 |      | 1.10  |
| A2   | 0.03 |      | 0.23  |
| b    | 0.64 |      | 0.90  |
| b4   | 5.20 |      | 5.40  |
| С    | 0.45 |      | 0.60  |
| c2   | 0.48 |      | 0.60  |
| D    | 6.00 |      | 6.20  |
| D1   |      | 5.10 |       |
| Е    | 6.40 |      | 6.60  |
| E1   |      | 4.70 |       |
| е    |      | 2.28 |       |
| e1   | 4.40 |      | 4.60  |
| Н    | 9.35 |      | 10.10 |
| L    | 1    |      | 1.50  |
| L1   |      | 2.80 |       |
| L2   |      | 0.80 |       |
| L4   | 0.60 |      | 1     |
| R    |      | 0.20 |       |
| V2   | 0°   |      | 8°    |

Figure 16. DPAK (TO-252) drawing



Figure 17. DPAK footprint<sup>(a)</sup>



**577** 

a. All dimensions are in millimeters

# 5 Packaging mechanical data

Table 10. DPAK (TO-252) tape and reel mechanical data

| Tubic I | Таре | z) tape and reer |      | Reel      |      |
|---------|------|------------------|------|-----------|------|
| Di      | m    | mm               |      | m         | ım   |
| Dim.    | Min. | Max.             | Dim. | Min.      | Max. |
| A0      | 6.8  | 7                | А    |           | 330  |
| В0      | 10.4 | 10.6             | В    | 1.5       |      |
| B1      |      | 12.1             | С    | 12.8      | 13.2 |
| D       | 1.5  | 1.6              | D    | 20.2      |      |
| D1      | 1.5  |                  | G    | 16.4      | 18.4 |
| Е       | 1.65 | 1.85             | N    | 50        |      |
| F       | 7.4  | 7.6              | Т    |           | 22.4 |
| K0      | 2.55 | 2.75             |      |           |      |
| P0      | 3.9  | 4.1              |      | Base qty. | 2500 |
| P1      | 7.9  | 8.1              |      | Bulk qty. | 2500 |
| P2      | 1.9  | 2.1              |      |           | •    |
| R       | 40   |                  |      |           |      |
| Т       | 0.25 | 0.35             |      |           |      |
| W       | 15.7 | 16.3             |      |           |      |

Figure 18. Tape for DPAK (TO-252)



Figure 19. Reel for DPAK (TO-252)



Revision history STD3PK50Z

# 6 Revision history

Table 11. Document revision history

| Date        | Revision | Changes                                                                                                   |
|-------------|----------|-----------------------------------------------------------------------------------------------------------|
| 26-Nov-2010 | 1        | First release.                                                                                            |
| 31-Aug-2012 | 2        | Document status promoted from preliminary data to production data.  Minor text changes on the cover page. |

#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

