

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### Electronic fuse for 3.3 V and 5 V lines

### Datasheet - production data



### **Features**

- Power MOSFET on-resistance (typ.): 40 mΩ
- Enable function
- Output clamp voltage (typ.): 5.7 V in 5 V mode, and 3.8 V in 3.3 V mode
- Undervoltage lockout
- Short-circuit limit
- Overload foldback current limit
- · Controlled soft-start
- Thermal auto-retry
- Internal sensing FET
- Operative temp. range: 40 °C to 85 °C
- Available in DFN 3x3 10L package

## **Description**

The STEF4S is an integrated electronic fuse optimized for monitoring the output current and the input voltage. It can be connected in series to 3.3 V or 5 V rails, protecting the electronic circuitry on its output from overcurrent and overvoltage. The operating mode (5 V or 3.3 V) can be selected by a dedicated pin. The STEF4S has a controlled turn-on time, adjustable by an external capacitor. When an overload condition occurs the device limits the output current to a

predefined safe value. If the anomalous overload condition persists it goes into an open state, disconnecting the load from the power supply. If a continuous short-circuit is present on the board, the E-fuse limits the output current to a safe value.

In case of overvoltage on the input, the device clamps the output voltage to a predefined value and protects the load.

If the anomalous fault condition persists, the internal thermal protection circuit shuts down the device and then automatically attempts to resupply the load until the fault condition is removed.

Unlike mechanical fuses, which must be physically replaced after a single event, the Efuse does not degrade in its performance after short-circuit/thermal protection interventions.

### **Applications**

- Hard disk drives
- Solid state drives (SSD)
- Hard disk and SSD arrays
- Set-top boxes
- DVD and blu-ray disc drivers

Table 1. Device summary

| Order code | Package       | Packing       |
|------------|---------------|---------------|
| STEF4SPUR  | DFN 3x3 - 10L | Tape and reel |

Contents STEF4S

# **Contents**

| 1 | Bloc  | k diagram  |                                          |  |  |      |
|---|-------|------------|------------------------------------------|--|--|------|
| 2 | Pin o | configura  | tion                                     |  |  | 4    |
| 3 | Max   | imum rati  | ings                                     |  |  | 5    |
| 4 | Elec  | trical cha | racteristics                             |  |  | 6    |
| 5 | Турі  | cal chara  | cteristics                               |  |  | 8    |
|   | 5.1   | Operatin   | ng modes                                 |  |  | 9    |
|   |       | 5.1.1      | Turn-on                                  |  |  |      |
|   |       | 5.1.2      | Normal operating condition               |  |  | 9    |
|   |       | 5.1.3      | Output voltage clamp                     |  |  | 9    |
|   |       | 5.1.4      | Current limiting                         |  |  | 9    |
|   |       | 5.1.5      | Thermal shutdown and auto-retry function |  |  | 9    |
|   | 5.2   | Startup t  | ime and CSS calculation                  |  |  | 9    |
|   | 5.3   | UVLO a     | nd voltage clamp selection               |  |  | . 10 |
|   | 5.4   | Enable p   | oin                                      |  |  | . 10 |
| 6 | Турі  | cal perfo  | rmance characteristics                   |  |  | . 11 |
| 7 | Pack  | kage info  | rmation                                  |  |  | . 14 |
|   | 7.1   | DFN6 3     | x3 - 10L package information             |  |  | . 15 |
|   | 7.2   | DFN6 3     | x3 - 10L packing information             |  |  | . 18 |
| 8 | Revi  | sion hist  | ory                                      |  |  | . 21 |



STEF4S **Block diagram** 

### **Block diagram** 1

Vcc R-sense CURRENT ENABLE 0-**ENABLE** LIMIT SENSE -O V<sub>оит</sub> dV/dT CONTROL VOLTAGE CONTROL SST O-THERMAL PROTECTION UVLO VCP 0 GND AM13852V1

Figure 1. Device block diagram

Pin configuration STEF4S

# 2 Pin configuration

Figure 2. Pin configuration (top view)



Table 2. Pin description

| Pin n°  | Symbol           | Note                                                                                                              |
|---------|------------------|-------------------------------------------------------------------------------------------------------------------|
| 1, 2, 3 | $V_{IN}$         | Input supply voltage pin                                                                                          |
| 4       | V <sub>CP</sub>  | Voltage clamping and UVLO selection pin (high state 5 V, low state 3.3 V)                                         |
| 5       | GND              | Ground pin (can be left floating if TAB is connected to GND)                                                      |
| 6       | SST              | Soft-start time selection pin. A capacitor can be connected between this pin and GND to increase the startup time |
| 7       | EN               | Enable pin (active high)                                                                                          |
| 8,9,10  | V <sub>OUT</sub> | Output voltage pin                                                                                                |
| EXP     | GND              | Exposed pad is internally connected to GND                                                                        |

STEF4S Maximum ratings

# 3 Maximum ratings

Table 3. Absolute maximum ratings

| Symbol            | Parameter                                | Value                   | Unit |
|-------------------|------------------------------------------|-------------------------|------|
| $V_{IN}$          | Positive power supply voltage            | -0.3 to 15              | V    |
| V <sub>OUT</sub>  | Output voltage                           | -0.3 to 7               | V    |
| V <sub>CP</sub>   | UVLO and voltage clamp selection pin     | -0.3 to V <sub>IN</sub> | V    |
| EN                | Enable pin                               | -0.3 to V <sub>IN</sub> | V    |
| SST               | Soft-start time selection pin            | -0.3 to 4.6             | V    |
| TJ                | Max. junction temperature <sup>(1)</sup> | -40 to 125              | °C   |
| T <sub>STG</sub>  | Storage temperature range                | -65 to 150              | °C   |
| T <sub>LEAD</sub> | Lead temperature (soldering) 10 s        | 260                     | °C   |

<sup>1.</sup> The thermal limit is set above the maximum thermal rating. It is not recommended the device to operate at temperatures greater than the maximum ratings for extended periods of time.

Note: Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied.

Table 4. Thermal data

| Symbol            | Parameter                           | Value | Unit |
|-------------------|-------------------------------------|-------|------|
| R <sub>thJA</sub> | Thermal resistance junction-ambient | 40    | °C/W |
| R <sub>thJC</sub> | Thermal resistance junction-case    | 2.5   | °C/W |

Electrical characteristics STEF4S

## 4 Electrical characteristics

Unless otherwise specified, typical values are referred to  $V_{IN}$  = 5 V for  $V_{CP}$  =  $V_{IN}$  and  $V_{IN}$  = 3.3 V for  $V_{CP}$  = GND, $C_{IN}$  =  $C_{OUT}$  = 22  $\mu$ F, T = 25  $^{\circ}$ C, min. and max. values are referred to T = -40  $^{\circ}$ C to 85  $^{\circ}$ C.

Table 5. STEF4S electrical characteristic

| Symbol              | Parameter                                 | Test conditions                                                  | Min. | Тур. | Max. | Unit  |
|---------------------|-------------------------------------------|------------------------------------------------------------------|------|------|------|-------|
| V <sub>IN</sub>     | Operating input voltage                   |                                                                  |      |      | 10   | V     |
|                     | Under/ove                                 | ervoltage protection, 3.3 V mode                                 |      |      |      |       |
| V <sub>Clamp</sub>  | Output clamping voltage                   | V <sub>IN</sub> = 10 V, V <sub>CP</sub> = GND                    | 3.6  | 3.8  | 4.0  | V     |
| V <sub>UVLO</sub>   | Under voltage lockout                     | V <sub>CP</sub> = GND,<br>Turn-on, voltage going up              | 2.2  | 2.3  | 2.4  | ٧     |
| V <sub>Hyst</sub>   | UVLO hysteresis                           | V <sub>CP</sub> = GND                                            | 50   | 90   | 130  | mV    |
|                     | Under/ov                                  | vervoltage protection, 5 V mode                                  |      |      |      |       |
| V <sub>Clamp</sub>  | Output clamping voltage                   | $V_{IN} = 10 \text{ V}, V_{CP} = V_{IN}$                         | 5.4  | 5.7  | 6.0  | V     |
| V <sub>UVLO</sub>   | Under voltage lockout                     | V <sub>CP</sub> = V <sub>IN</sub> ,<br>Turn-on, voltage going up | 3.4  | 3.6  | 3.8  | ٧     |
| $V_{Hyst}$          | UVLO hysteresis                           | $V_{CP} = V_{IN}$                                                | 60   | 105  | 150  | mV    |
|                     |                                           | Power MOSFET                                                     |      |      |      |       |
| D .                 | ON-resistance                             |                                                                  |      | 40   |      | 70 mΩ |
| R <sub>DS(on)</sub> | $R_{DS(on)} = (V_{IN} - V_{OUT})/I_{OUT}$ | $T_j = 85  {}^{\circ}C^{(1)}$                                    |      |      | 70   |       |
|                     |                                           | Current limit                                                    |      |      |      |       |
| $I_{OL}$            | Protection trip current                   |                                                                  |      | 5    |      | Α     |
| I <sub>Lim</sub>    | Overload current limit                    |                                                                  | 5    | 7    | 9    | Α     |
| I <sub>Short</sub>  | Short-circuit current limit               | V <sub>OUT</sub> = 0 V                                           |      | 3    |      | Α     |
|                     |                                           | Soft-start circuit                                               |      |      |      |       |
| T <sub>ss</sub>     | Output voltage ramp time                  | From $V_{IN}$ = $V_{UVLO}$ to $V_{OUT}$ = 90 %, no $C_{SS}$      |      | 0.6  |      | ms    |
| 'ss                 | Output voltage ramp time                  | From $V_{IN} = V_{UVLO}$ to $V_{OUT} = 90$ %, $C_{SS} = 100$ nF  | 16   | 23   | 30   | 1115  |
|                     |                                           | Enable pin thresholds                                            |      |      |      |       |
| V <sub>EN-L</sub>   | Enable pin switch-off voltage             | Output disabled                                                  |      |      | 0.4  | V     |
| V <sub>EN-H</sub>   | Enable pin switch-on voltage              | Output enabled                                                   | 2    |      |      | V     |
|                     | -                                         | V <sub>CP</sub> pin thresholds                                   | •    |      | •    |       |
| V <sub>CP-L</sub>   | 3.3 V mode selection threshold            | 3.3 V mode enabled                                               |      |      | 0.4  | V     |
| V <sub>CP-H</sub>   | 5 V mode selection threshold              | 5 V mode enabled                                                 | 2    |      |      | V     |
|                     | Total device                              |                                                                  |      |      |      |       |

Table 5. STEF4S electrical characteristic (continued)

| Symbol           | Parameter                 | Test conditions                                         | Min. | Тур. | Max. | Unit |
|------------------|---------------------------|---------------------------------------------------------|------|------|------|------|
| 1                | Bias current              | ON state, V <sub>EN</sub> = V <sub>IN</sub> = 5 V       |      | 50   | 65   |      |
| l Bias           |                           | OFF state, V <sub>EN</sub> = GND, V <sub>IN</sub> = 5 V |      | 15   |      | μΑ   |
| V <sub>min</sub> | Minimum operating voltage | Device is in OFF state (V <sub>OUT</sub> = 0)           | 2    |      |      | V    |
| Thermal latch    |                           |                                                         |      |      |      |      |
| TSD              | Shutdown temperature      |                                                         |      | 140  |      | °C   |
| 130              | Hysteresis                |                                                         |      | 20   |      |      |

<sup>1.</sup> Guaranteed by design, not tested in production.

# 5 Typical characteristics

V<sub>CC</sub> V<sub>OUT</sub> V<sub>OUT</sub> V<sub>OUT</sub> LOAD 22 μF SST GND = AM13854V1

Figure 3. Application circuit

### 5.1 Operating modes

### 5.1.1 Turn-on

When the input voltage is applied and the EN pin is high, the output voltage is supplied with a slope defined by the internal dv/dt circuitry. If no additional capacitor is connected to  $C_{SS}$  pin, the total time from the enable signal going high and the output voltage reaching the nominal value is around 0.6 ms.

### 5.1.2 Normal operating condition

The STEF4S E-fuse behaves like a mechanical fuse, buffering the circuitry on its output with the same voltage shown at its input, apart from a small voltage fall due to the MOSFET  $R_{DS(on)}$ .

### 5.1.3 Output voltage clamp

The internal voltage clamp circuit clamps the output voltage to the  $V_{Clamp}$  values reported in *Table 5* if the input voltage exceeds the typical thresholds of 3.8 V in the 3.3 V mode and 5.7 V in the 5 V mode.

### 5.1.4 Current limiting

When an overload event occurs, the current limiting circuit reduces the conductivity of the power MOSFET, in order to clamp the input current at the pre-programmed value. The current limit circuit has a foldback characteristic to reduce the power dissipation over the power MOSFET in short-circuit condition.

### 5.1.5 Thermal shutdown and auto-retry function

If the device temperature exceeds the thermal shutdown threshold, typically 140 °C, the thermal shutdown circuitry turns the power MOSFET off and disconnects the load. Once the die temperature has decreased about 20 °C the device automatically attempts to apply again the power to the load (auto-retry). This cycle persists until the fault condition is removed.

## 5.2 Startup time and C<sub>SS</sub> calculation

Connecting a capacitor between the  $C_{SS}$  pin and GND allows the modification of the output voltage startup time. The startup time ( $T_{ss}$ ) is defined as the time interval between the device UVLO threshold, which has been overcome, and  $V_{OUT}$ , which has reached 90% of the nominal value as shown in *Figure 4*.

The below *Table 6* shows the typical startup time obtained with the industry-standard values of C<sub>SS</sub>.

Table 6. Startup time vs. C<sub>ss</sub> capacitor value

| Parameter            | Value |     |      |     |  |  |
|----------------------|-------|-----|------|-----|--|--|
| C <sub>ss</sub> [nF] | None  | 10  | 47   | 100 |  |  |
| T <sub>ss</sub> [ms] | 0.6   | 2.3 | 10.8 | 23  |  |  |



The capacitance to be added to CSS pin can be also estimated by using the following theoretical formula:

#### **Equation 1**

$$C_{SS} = 4.35 \times 10^{-6} \times Tss$$

The above value is not valid if  $C_{SS}$  is not connected.  $C_{SS}$  is expressed in Farad and the time in seconds.

A ceramic low leakage capacitor is suggested for this purpose. The formula is meant as a theoretical support to choose the CSS capacitor and it does not take into account the capacitor tolerance, temperature and process variations.



#### 5.3 UVLO and voltage clamp selection

The device can be used either on the 3.3 V or on the 5 V lines. The operating mode can be selected through the V<sub>CP</sub> pin.

If this pin is set at high level (V<sub>CP</sub> > 2 V) the operating mode is 5 V. In this mode the UVLO threshold is 3.6 V typical, the clamping voltage is set to 5.7 V.

If the  $V_{CP}$  pin is pulled to low level ( $V_{CP} < 0.4 \text{ V}$ ), the operating mode is 3.3 V. In this mode the UVLO threshold is 2.3 V typical, the clamping voltage is set to 3.8 V.

#### **Enable pin** 5.4

The EN pin is used to turn on/off the device. The device is disabled when the EN pin voltage is lower than 0.4 V, enabled if the EN pin voltage is higher than 2 V.

## **6** Typical performance characteristics

(The following plots are referred to the typical application circuit and, unless otherwise noted, at  $T_A$  = 25 °C)





























# 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.



STEF4S Package information

## 7.1 DFN6 3x3 - 10L package information

BOTTOM VIEW 10x b Pin#1 ID bbbM C A B R0.20 ddd(M) C E2 INDEX AREA (D/2xE/2)  $\times$ 10x D2 // ccc C SEATING PLANE 10x SIDE VIEW **A** eee C D -[A] В INDEX AREA (D/2xE/2) 2 O ada C aaa C 2x TOP VIEW 8049731\_B

Figure 21. DFN6 3x3 - 10L package outline

Table 7. DFN6 3x3 - 10L mechanical data

| Dim.   |       | mm    |       |
|--------|-------|-------|-------|
| Dilli. | Min.  | Тур.  | Max.  |
| А      | 0.70  | 0.75  | 0.80  |
| A1     | 0.00  | 0.02  | 0.05  |
| b      | 0.18  | 0.25  | 0.30  |
| D      |       | 3.00  |       |
| E      |       | 3.00  |       |
| е      |       | 0.5   |       |
| D2     | 2.234 | 2.384 | 2.484 |
| E2     | 1.496 | 1.646 | 1.746 |
| К      | 0.20  |       |       |
| L      | 0.30  | 0.40  | 0.50  |
| aaa    |       | 0.05  |       |
| bbb    |       | 0.10  |       |
| ccc    |       | 0.10  |       |
| ddd    |       | 0.05  |       |
| eee    |       | 0.08  |       |

STEF4S Package information



Figure 22. DFN6 3x3 - 10L recommended footprint

## 7.2 DFN6 3x3 - 10L packing information

Figure 23. Tape for DFN6 3x3 - 10L



STEF4S Package information

#0.5 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 #0.3 

Figure 24. Reel for DFN6 3x3 - 10L





Table 8. DFN6 3x3 10L tape and reel mechanical data

| Dim.   |      | mm   |      |
|--------|------|------|------|
| Diiii. | Min. | Тур. | Max. |
| A0     | 3.20 | 3.30 | 3.40 |
| В0     | 3.20 | 3.30 | 3.40 |
| K0     | 1    | 1.10 | 1.20 |

STEF4S Revision history

# 8 Revision history

**Table 9. Document revision history** 

| Date        | Revision | Changes                                                                                                                               |  |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| 23-Oct-2013 | 1        | Initial release.                                                                                                                      |  |
| 02-Dec-2014 | 2        | Updated Section 4: Electrical characteristics, Section 7: Package information and Figure 3: Application circuit.  Minor text changes. |  |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2014 STMicroelectronics - All rights reserved

