

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









## STL20NF06LAG

# Automotive-grade N-channel 60 V, 27 mΩ typ., 20 A STripFET™ II Power MOSFET in a PowerFLAT™ 5x6 package

Datasheet - production data



Figure 1: Internal schematic diagram



#### **Features**

| Order code   | V <sub>DS</sub> R <sub>DS(on)</sub> max. |       | ΙD   | Ртот |
|--------------|------------------------------------------|-------|------|------|
| STL20NF06LAG | 60 V                                     | 40 mΩ | 20 A | 75 W |

- Designed for Automotive applications and AEC-Q101 qualified
- PowerFLAT™ 5x6 with wettable flanks
- Logic level V<sub>GS(th)</sub>
- Maximum junction temperature: T<sub>J</sub> = 175 °C

### **Applications**

Switching applications

### **Description**

This Power MOSFET series realized with STMicroelectronics unique STripFET™ process is specifically designed to minimize input capacitance and gate charge. It is therefore ideal as a primary switch in advanced high-efficiency isolated DC-DC converters for Telecom and Computer applications. It is also suitable for any application with low gate charge drive requirements.

Table 1: Device summary

| Order code   | Marking | Package        | Packing       |
|--------------|---------|----------------|---------------|
| STL20NF06LAG | 20NF06L | PowerFLAT™ 5x6 | Tape and reel |

STL20NF06LAG Contents

# Contents

| 1 | Electric | eal ratings                                  | 3  |
|---|----------|----------------------------------------------|----|
| 2 | Electric | eal characteristics                          | 4  |
|   | 2.1      | Electrical characteristics (curves)          | 6  |
| 3 | Test cir | cuits                                        | 8  |
| 4 | Packag   | e information                                | 9  |
|   | 4.1      | PowerFLAT™ 5x6 WF type R package information | 9  |
|   | 4.2      | PowerFLAT™ 5x6 WF packing information        | 11 |
| 5 | Revisio  | n history                                    | 13 |

STL20NF06LAG Electrical ratings

# 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                            | Parameter                                                      | Value      | Unit |
|-----------------------------------|----------------------------------------------------------------|------------|------|
| V <sub>DS</sub>                   | Drain-source voltage                                           | 60         | V    |
| $V_{GS}$                          | Gate-source voltage                                            | ±20        | V    |
| I <sub>D</sub> <sup>(1)(2)</sup>  | Drain current (continuous) at Tcase = 25 °C                    | 20         | ۸    |
| ID(*//t=/                         | Drain current (continuous) at T <sub>case</sub> = 100 °C       | 20         | Α    |
| I <sub>DM</sub> <sup>(1)(3)</sup> | Drain current (pulsed)                                         | 80         | Α    |
| Ip <sup>(4)</sup>                 | Drain current (continuous) at T <sub>pcb</sub> = 25 °C         | 7.4        | Α    |
| ID( )                             | Drain current (continuous) at T <sub>pcb</sub> = 100 °C        | 5.2        | A    |
| I <sub>DM</sub>                   | Drain current (pulsed)                                         | 29.6       | Α    |
| Ртот                              | Total dissipation at T <sub>case</sub> = 25 °C                 | 75         | 14/  |
| Ртот                              | P <sub>TOT</sub> Total dissipation at T <sub>pcb</sub> = 25 °C |            | W    |
| T <sub>stg</sub>                  | Storage temperature                                            | 55 to 175  | °C   |
| Tj                                | Operating junction temperature                                 | -55 to 175 | C    |

#### Notes:

Table 3: Thermal data

| Symbol                              | Parameter                        | Value | Unit   |
|-------------------------------------|----------------------------------|-------|--------|
| R <sub>thj-case</sub>               | Thermal resistance junction-case | 2.0   | °C/W   |
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb  | 31.3  | - C/VV |

#### Notes:

**Table 4: Avalanche characteristics** 

| Symbol                         | Parameter                         | Value | Unit |
|--------------------------------|-----------------------------------|-------|------|
| lav                            | Avalanche current, not repetitive | 7.4   | Α    |
| E <sub>AS</sub> <sup>(1)</sup> | Single pulse avalanche energy     | 210   | mJ   |

#### Notes:

 $<sup>^{(1)}\,</sup> This$  value is rated according to  $R_{thj\text{-c}}.$ 

<sup>(2)</sup> Current limited by package.

 $<sup>^{\</sup>left( 3\right) }$  Pulse width is limited by safe operating area.

 $<sup>^{(4)}</sup>$  This value is rated according to  $R_{\text{thj-pcb}}$ .

 $<sup>^{(1)}</sup>$  When mounted on a 1-inch² FR-4, 2 Oz copper board, t < 10 s.

 $<sup>^{(1)}</sup>$  starting  $T_j = 25$  °C,  $I_D = I_{AV}$ .

Electrical characteristics STL20NF06LAG

### 2 Electrical characteristics

(T<sub>case</sub> = 25 °C unless otherwise specified)

#### Table 5: Static

| Symbol              | Parameter                       | Test conditions                                                           | Min. | Тур. | Max. | Unit  |
|---------------------|---------------------------------|---------------------------------------------------------------------------|------|------|------|-------|
| $V_{(BR)DSS}$       | Drain-source breakdown voltage  | $V_{GS} = 0 \text{ V}, I_D = 250  \mu\text{A}$                            | 60   |      |      | ٧     |
|                     | Zara gata valtaga drain         | $V_{GS} = 0 \text{ V}, V_{DS} = 60 \text{ V}$                             |      |      | 1    | μΑ    |
| IDSS                | Zero gate voltage drain current | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 60 V,<br>T <sub>C</sub> = 125 °C |      |      | 100  | μΑ    |
| I <sub>GSS</sub>    | Gate-body leakage current       | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$                         |      |      | ±100 | nA    |
| $V_{\text{GS(th)}}$ | Gate threshold voltage          | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                                     | 1    |      | 2.5  | V     |
| D                   | Static drain-source on-         | $V_{GS} = 10 \text{ V}, I_D = 4 \text{ A}$                                |      | 27   | 40   | mΩ    |
| R <sub>DS(on)</sub> | resistance                      | V <sub>GS</sub> = 5 V, I <sub>D</sub> = 4 A                               |      | 32   | 50   | 11122 |

#### Table 6: Dynamic

| Symbol          | Parameter                    | Test conditions                                             | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------|-------------------------------------------------------------|------|------|------|------|
| Ciss            | Input capacitance            |                                                             | -    | 670  | 1    |      |
| Coss            | Output capacitance           | V <sub>DS</sub> = 25 V, f = 1 MHz,<br>V <sub>GS</sub> = 0 V | -    | 170  | ı    | pF   |
| Crss            | Reverse transfer capacitance | • GO = • •                                                  | -    | 56   | 1    |      |
| $Q_g$           | Total gate charge            | $V_{DD} = 25 \text{ V}, I_D = 7.4 \text{ A},$               | -    | 22.5 | -    |      |
| Qgs             | Gate-source charge           | V <sub>GS</sub> = 10 V (see <i>Figure 15</i> :              | -    | 2.5  | 1    | nC   |
| Q <sub>gd</sub> | Gate-drain charge            | "Gate charge test circuit")                                 | -    | 7    | -    |      |

#### Table 7: Switching times

| gg                 |                     |                                                                                       |      |      |      |      |  |
|--------------------|---------------------|---------------------------------------------------------------------------------------|------|------|------|------|--|
| Symbol             | Parameter           | Test conditions                                                                       | Min. | Тур. | Max. | Unit |  |
| t <sub>d(on)</sub> | Turn-on delay time  | $V_{DD} = 30 \text{ V}, I_D = 3.7 \text{ A}$                                          | -    | 7    | -    |      |  |
| tr                 | Rise time           | R <sub>G</sub> = 4.7 $\Omega$ , V <sub>GS</sub> = 10 V<br>(see Figure 14: "Switching" | 1    | 15.4 | -    |      |  |
| $t_{d(off)}$       | Turn-off delay time | times test circuit for                                                                | -    | 36.8 | -    | ns   |  |
| tf                 | Fall time           | resistive load" and Figure<br>19: "Switching time<br>waveform")                       | -    | 7.7  | -    |      |  |

Table 8: Source-drain diode

| Symbol                          | Parameter                     | Test conditions                                                                             | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|---------------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                                             | -    |      | 7.4  | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                             | ı    |      | 29.6 | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | $V_{GS} = 0 \text{ V}, I_{SD} = 7.4 \text{ A}$                                              | -    |      | 1.5  | V    |
| trr                             | Reverse recovery time         | I <sub>SD</sub> = 7.4 A,                                                                    | -    | 28   |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | $di/dt = 100 \text{ A/}\mu\text{s}, V_{DD} = 48 \text{ V}$<br>(see Figure 16: "Test circuit | ı    | 31.6 |      | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      | for inductive load switching and diode recovery times")                                     | -    | 2.26 |      | Α    |

#### Notes:

 $<sup>^{\</sup>left( 1\right) }$  Pulse width is limited by safe operating area.

 $<sup>^{(2)}</sup>$  Pulse test: pulse duration = 300  $\mu s,$  duty cycle 1.5%.

### 2.1 Electrical characteristics (curves)















Figure 9: Normalized gate threshold voltage vs temperature V<sub>GS(th)</sub> (norm.) GIPG110815EL6PA1LVTH I<sub>D</sub> = 250 μA 1.1 1.0 0.9 0.8 0.7 0.6 0.5 -75 75 125 175 T<sub>i</sub> (°C)

Figure 10: Normalized on-resistance vs temperature (VGS = 5 V)

R<sub>DS(on)</sub> GIPG110815EL6PA1LRON5V
(norm.)

2.0

1.6

1.2

0.8

0.4

-75 -25 25 75 125 175 T<sub>j</sub> (°C)







Test circuits STL20NF06LAG

### 3 Test circuits

Figure 14: Switching times test circuit for



Figure 15: Gate charge test circuit

V<sub>0</sub> ≤ V<sub>0S</sub>

V<sub>1</sub> ≤ V<sub>0S</sub>

D.U.T.

AM01469v1

Figure 16: Test circuit for inductive load switching and diode recovery times



Figure 17: Unclamped inductive load test circuit

VD 0 2200 3.3 VDD

VI PW AM01471v1

Figure 18: Unclamped inductive waveform





## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

### 4.1 PowerFLAT™ 5x6 WF type R package information

Figure 20: PowerFLAT™ 5x6 WF type R package outline

Table 9: PowerFLAT™ 5x6 WF type R mechanical data

| Dim  |       | mm    |       |
|------|-------|-------|-------|
| Dim. | Min.  | Тур.  | Max.  |
| А    | 0.80  |       | 1.00  |
| A1   | 0.02  |       | 0.05  |
| A2   |       | 0.25  |       |
| b    | 0.30  |       | 0.50  |
| D    | 5.00  | 5.20  | 5.40  |
| Е    | 6.20  | 6.40  | 6.60  |
| D2   | 4.11  |       | 4.31  |
| E2   | 3.50  |       | 3.70  |
| е    |       | 1.27  |       |
| L    | 0.70  |       | 0.90  |
| L1   |       | 0.275 |       |
| K    | 1.275 |       | 1.575 |
| E3   | 2.35  |       | 2.55  |
| E4   | 0.40  |       | 0.60  |
| E5   | 0.08  |       | 0.28  |

Figure 21: PowerFLAT™ 5x6 recommended footprint (dimensions are in mm)



STL20NF06LAG Package information

# 4.2 PowerFLAT™ 5x6 WF packing information

Figure 22: PowerFLAT™ 5x6 WF tape



Figure 23: PowerFLAT™ 5x6 package orientation in carrier tape



R1.10
R1.10
R1.10
R1.10
R1.10
R25.00
R1.10

12/14

STL20NF06LAG Revision history

# 5 Revision history

Table 10: Document revision history

| Date        | Revision | Changes        |
|-------------|----------|----------------|
| 28-Sep-2015 | 1        | First release. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved

