

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### STL26NM60N

# N-channel 600 V, 0.160 Ω typ., 19 A MDmesh™ II Power MOSFET in a PowerFLAT 8x8 HV package

Datasheet - production data



Figure 1: Internal schematic diagram



#### **Features**

| Order code | V <sub>DS</sub> | R <sub>DS(on)</sub> max | ID   |
|------------|-----------------|-------------------------|------|
| STL26NM60N | 600 V           | 0.185 Ω                 | 19 A |

- 100% avalanche tested
- Low input capacitance and gate charge
- Low gate input resistance

### **Applications**

Switching applications

### **Description**

This device is an N-channel Power MOSFET developed using the second generation of MDmesh™ technology. This revolutionary Power MOSFET associates a vertical structure to the company's strip layout to yield one of the world's lowest on-resistance and gate charge. It is therefore suitable for the most demanding high efficiency converters.

Table 1: Device summary

| Order code | Marking | Package           | Packaging     |
|------------|---------|-------------------|---------------|
| STL26NM60N | 26NM60N | PowerFLAT™ 8x8 HV | Tape and reel |

Contents STL26NM60N

## Contents

| 1 | Electric | eal ratings                          | 3  |
|---|----------|--------------------------------------|----|
| 2 | Electric | eal characteristics                  | 4  |
|   | 2.1      | Electrical characteristics (curves)  | 6  |
| 3 | Test cir | cuits                                | 8  |
| 4 | Packag   | e information                        | 9  |
|   | 4.1      | PowerFLAT 8x8 HV package information | 10 |
|   | 4.2      | PowerFLAT 8x8 HV packing information | 12 |
| 5 | Revisio  | n history                            | 14 |

STL26NM60N Electrical ratings

# 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                         | Parameter                                             | Value      | Unit |
|--------------------------------|-------------------------------------------------------|------------|------|
| V <sub>DS</sub>                | Drain-source voltage                                  | 600        | V    |
| $V_{GS}$                       | Gate-source voltage                                   | ±30        | V    |
| ΙD                             | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 19         | Α    |
| ΙD                             | Drain current (continuous) at T <sub>C</sub> = 100 °C | 12         | Α    |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                | 76         | Α    |
| Ртот                           | Total dissipation at T <sub>C</sub> = 25 °C           | 125        | W    |
| dv/dt (2)                      | Peak diode recovery voltage slope                     | 15         | V/ns |
| T <sub>stg</sub>               | Storage temperature range                             |            | °C   |
| Tj                             | Operating junction temperature range                  | -55 to 150 |      |

#### Notes:

Table 3: Thermal data

| Symbol                              | Parameter                           | Value | Unit |
|-------------------------------------|-------------------------------------|-------|------|
| R <sub>thj-case</sub>               | Thermal resistance junction-case    | 1     | °C/W |
| R <sub>thj-amb</sub> <sup>(1)</sup> | Thermal resistance junction-ambient | 45    | °C/W |

#### Notes:

**Table 4: Avalanche characteristics** 

| Symbol          | Parameter                                                                                                               | Value | Unit |
|-----------------|-------------------------------------------------------------------------------------------------------------------------|-------|------|
| I <sub>AS</sub> | Single pulse avalanche current (pulse width limited by $T_{\text{jmax}})$                                               | 6     | А    |
| Eas             | Single pulse avalanche energy (starting T <sub>J</sub> =25 °C, I <sub>D</sub> =I <sub>AS</sub> , V <sub>DD</sub> =50 V) | 400   | mJ   |

 $<sup>\</sup>ensuremath{^{(1)}}\mbox{Pulse}$  width limited by safe operating area.

 $<sup>^{(2)}</sup>I_{SD} \leq 19~A,~di/dt \leq 400~A/\mu s,~V_{DS(peak)} \leq V_{(BR)DSS}, V_{DD} \leq 80\%~V_{(BR)DSS}$ 

<sup>&</sup>lt;sup>(1)</sup>When mounted on 1inch² FR-4 board, 2 oz Cu.

Electrical characteristics STL26NM60N

### 2 Electrical characteristics

(T<sub>CASE</sub> = 25 °C unless otherwise specified)

Table 5: On/off states

| Symbol               | Parameter                                        | Test conditions                                                                         | Min. | Тур.  | Max.  | Unit     |
|----------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------|------|-------|-------|----------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage                | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0 V                                            | 600  |       |       | <b>V</b> |
|                      | Zaro goto voltago droin                          | $V_{GS} = 0 \text{ V}, V_{DS} = 600 \text{ V}$                                          |      |       | 1     |          |
| IDSS                 | I <sub>DSS</sub> Zero gate voltage drain current | $V_{GS} = 0 \text{ V}, V_{DS} = 600 \text{ V},$<br>$T_{C} = 125 ^{\circ}\text{C}^{(1)}$ |      |       | 100   | μΑ       |
| Igss                 | Gate-body leakage current                        | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 25 \text{ V}$                                       |      |       | ±0.1  | μΑ       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                           | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                                                   | 3    | 4     | 5     | ٧        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance            | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 10 A                                           |      | 0.160 | 0.185 | Ω        |

#### Notes:

Table 6: Dynamic

| Symbol           | Parameter                     | Test conditions                                     | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------|-----------------------------------------------------|------|------|------|------|
| Ciss             | Input capacitance             |                                                     | -    | 1800 | -    | pF   |
| Coss             | Output capacitance            | $V_{DS} = 50 \text{ V}, f = 1 \text{ MHz},$         | -    | 115  | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance  | $V_{GS} = 0 V$                                      | -    | 6    | -    | pF   |
| Coss eq.         | Equivalent output capacitance | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 0 to 480 V | -    | 310  | -    | pF   |
| Qg               | Total gate charge             | $V_{DD} = 480 \text{ V}, I_D = 19 \text{ A},$       | -    | 60   | -    | nC   |
| $Q_{gs}$         | Gate-source charge            | V <sub>GS</sub> = 10 V                              | -    | 8.5  | -    | nC   |
| Q <sub>gd</sub>  | Gate-drain charge             | (see Figure 14: "Gate charge test circuit")         | -    | 30   | -    | nC   |
| Rg               | Gate input resistance         | f=1 MHz, I <sub>D</sub> =0 A                        | -    | 2.8  | -    | Ω    |

#### Notes:

Table 7: Switching times

| Symbol              | Parameter           | Test conditions                                                    | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|--------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | $V_{DD} = 300 \text{ V}, I_D = 10 \text{ A},$                      | ı    | 13   | 1    | ns   |
| tr                  | Rise time           | $R_G = 4.7 \Omega$ , $V_{GS} = 10 V$<br>(see Figure 13: "Switching | -    | 25   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | times test circuit for resistive                                   | ı    | 85   | 1    | ns   |
| tf                  | Fall time           | load" and Figure 18: "Switching time waveform")                    | 1    | 50   | 1    | ns   |



<sup>&</sup>lt;sup>(1)</sup>Defined by design, not subject to production test.

 $<sup>^{(1)}</sup>C_{oss~eq.}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DS}$ 

Table 8: Source-drain diode

| Symbol                          | Parameter                     | Test conditions                                                                        | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|----------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                                        | ı    |      | 19   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                        | -    |      | 76   | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | I <sub>SD</sub> = 19 A, V <sub>GS</sub> = 0 V                                          | ı    |      | 1.5  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | $I_{SD} = 19 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s}$                     | ı    | 370  |      | ns   |
| Qrr                             | Reverse recovery charge       | $V_{DD} = 100 \text{ V}$                                                               | -    | 5.8  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 15: " Test circuit for inductive load switching and diode recovery times") | -    | 31.6 |      | Α    |
| t <sub>rr</sub>                 | Reverse recovery time         | $I_{SD} = 19 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s}$                     | -    | 450  |      | ns   |
| Qrr                             | Reverse recovery charge       | $V_{DD} = 100 \text{ V}, T_j = 150 \text{ °C}$                                         | -    | 7.5  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 15: " Test circuit for inductive load switching and diode recovery times") | -    | 32.5 |      | Α    |

#### Notes:

<sup>&</sup>lt;sup>(1)</sup>Pulse width limited by safe operating area.

 $<sup>^{(2)}\</sup>text{Pulsed:}$  pulse duration = 300  $\mu\text{s},$  duty cycle 1.5%

### 2.1 Electrical characteristics (curves)



Figure 3: Thermal impedance

Zth PowerFLAT 3x8 HV

0.2

0.1

0.002

10<sup>-2</sup>

10<sup>-3</sup>

10<sup>-4</sup>

10<sup>-3</sup>

10<sup>-2</sup>

tp(s)

Figure 4: Output characteristics lo(A) V<sub>GS</sub>=10V 87 40 9٧ 7٧ 30 6٧ 20 5٧ 10 4٧ 10 15 20 Vos(V)









Figure 9: Source-drain diode forward characteristics AM08993v1 1.4 TJ=-50°C 1.2 TJ=25°C 1.0 0.8 0.6 TJ=150°C 0.4 0.2 0 0 4 8 12 16 20 ISD(A)

Figure 10: Normalized gate threshold voltage vs temperature

VGS(th)
1.10
1.00
1.00
0.90
0.80
0.70
-50 -25 0 25 50 75 100 125 TJ(°C)





Test circuits STL26NM60N

### 3 Test circuits



Figure 16: Unclamped inductive load test circuit

VD 0 2200 3.3 µF VDD

VI QND1 GND2 AM15858v1





STL26NM60N Package information

## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

## 4.1 PowerFLAT 8x8 HV package information

Figure 19: PowerFLAT™ 8x8 HV package outline



Table 9: PowerFLAT™ 8x8 HV mechanical data

| Dim.   |      | mm   |      |
|--------|------|------|------|
| Dilli. | Min. | Тур. | Max. |
| Α      | 0.75 | 0.85 | 0.95 |
| A1     | 0.00 |      | 0.05 |
| A3     | 0.10 | 0.20 | 0.30 |
| b      | 0.90 | 1.00 | 1.10 |
| D      | 7.90 | 8.00 | 8.10 |
| E      | 7.90 | 8.00 | 8.10 |
| D2     | 7.10 | 7.20 | 7.30 |
| E1     | 2.65 | 2.75 | 2.85 |
| E2     | 4.25 | 4.35 | 4.45 |
| е      |      | 2.00 |      |
| L      | 0.40 | 0.50 | 0.60 |

Figure 20: PowerFLAT™ 8x8 HV footprint





All dimensions are in millimeters.

## 4.2 PowerFLAT 8x8 HV packing information

Figure 21: PowerFLAT™ 8x8 HV tape





All dimensions are in millimeters.

Figure 22: PowerFLAT™ 8x8 HV package orientation in carrier tape



2.0 R57.7 R5

Figure 23: PowerFLAT™ 8x8 HV reel



All dimensions are in millimeters.

8229819\_Reel\_revA

Revision history STL26NM60N

# 5 Revision history

**Table 10: Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                 |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14-Feb-2011 | 1        | First release.                                                                                                                                                                                                                                                                                          |
| 03-Nov-2011 | 2        | Section 4: Package mechanical data has been updated.  Minor text changes.                                                                                                                                                                                                                               |
| 14-Dec-2016 | 3        | Updated title, silhouette, features, description and internal schematic diagram on cover page.  Modified Table 2: "Absolute maximum ratings", Table 3: "Thermal data", Table 5: "On/off states", Table 6: "Dynamic", Table 7: "Switching times" and Table 8: "Source-drain diode".  Minor text changes. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

