

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China











# N-channel 650 V, 0.070 Ω, 34 A MDmesh™ V Power MOSFET in PowerFLAT™ 8x8 HV package

Datasheet — preliminary data

#### **Features**

| Order code | V <sub>DSS</sub> @<br>T <sub>Jmax</sub> | R <sub>DS(on)</sub><br>max | I <sub>D</sub>      |
|------------|-----------------------------------------|----------------------------|---------------------|
| STL42N65M5 | 710 V                                   | < 0.079 Ω                  | 34 A <sup>(1)</sup> |

- 1. The value is rated according to R<sub>thi-case</sub>
- 100% avalanche tested
- Low input capacitance and gate charge
- Low gate input resistance

#### **Applications**

Switching applications

#### **Description**

This device is an N-channel MDmesh™ V Power MOSFET based on an innovative proprietary vertical process technology, which is combined with STMicroelectronics' well-known PowerMESH™ horizontal layout structure. The resulting product has extremely low onresistance, which is unmatched among siliconbased Power MOSFETs, making it especially suitable for applications which require superior power density and outstanding efficiency.



Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code | Marking | Package           | Packaging     |
|------------|---------|-------------------|---------------|
| STL42N65M5 | 42N65M5 | PowerFLAT™ 8x8 HV | Tape and reel |

Contents STL42N65M5

#### **Contents**

| 1 | Electrical ratings         |
|---|----------------------------|
| 2 | Electrical characteristics |
| 3 | Test circuits              |
| 4 | Package mechanical data    |
| 5 | Packaging mechanical data1 |
| 6 | Revision history           |

STL42N65M5 Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                               | Parameter                                                                                       | Value       | Unit |
|--------------------------------------|-------------------------------------------------------------------------------------------------|-------------|------|
| V <sub>DS</sub>                      | Drain-source voltage                                                                            | 650         | V    |
| V <sub>GS</sub>                      | Gate-source voltage                                                                             | ± 25        | V    |
| I <sub>D</sub> <sup>(1)</sup>        | Drain current (continuous) at T <sub>C</sub> = 25 °C                                            | 34          | Α    |
| I <sub>D</sub> <sup>(1)</sup>        | Drain current (continuous) at T <sub>C</sub> = 100 °C                                           | 22          | Α    |
| I <sub>DM</sub> (1),(2)              | Drain current (pulsed)                                                                          | 136         | Α    |
| I <sub>D</sub> <sup>(3)</sup>        | Drain current (continuous) at T <sub>amb</sub> = 25 °C                                          | 4           | Α    |
| I <sub>D</sub> (3)                   | Drain current (continuous) at T <sub>amb</sub> = 100 °C                                         | 2.5         | Α    |
| I <sub>DM</sub> <sup>(2),(3)</sup>   | Drain current (pulsed)                                                                          | 16          | Α    |
| P <sub>TOT</sub> (3)                 | Total dissipation at T <sub>amb</sub> = 25 °C                                                   | 3           | W    |
| P <sub>TOT</sub> <sup>(1)</sup>      | Total dissipation at T <sub>C</sub> = 25 °C                                                     | 208         | W    |
| I <sub>AR</sub>                      | Avalanche current, repetitive or not-<br>repetitive (pulse width limited by T <sub>j</sub> max) | 11          | А    |
| E <sub>AS</sub>                      | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V)        | 950         | mJ   |
| dv/dt (4)                            | Peak diode recovery voltage slope                                                               | 15          | V/ns |
| T <sub>stg</sub> Storage temperature |                                                                                                 | - 55 to 150 | °C   |
| Tj                                   | Max. operating junction temperature                                                             | 150         | °C   |

<sup>1.</sup> The value is rated according to  $R_{\mbox{\scriptsize thj-case}}$ .

Table 3. Thermal data

| Symbol                              | Parameter                               | Value | Unit |
|-------------------------------------|-----------------------------------------|-------|------|
| R <sub>thj-case</sub>               | Thermal resistance junction-case max    | 0.6   | °C/W |
| R <sub>thj-amb</sub> <sup>(1)</sup> | Thermal resistance junction-ambient max | 45    | °C/W |

<sup>1.</sup> When mounted on FR-4 board of inch², 2oz Cu.

<sup>2.</sup> Pulse width limited by safe operating area.

<sup>3.</sup> When mounted on FR-4 board of inch², 2oz Cu.

<sup>4.</sup>  $I_{SD} \leq 34 \text{ A, di/dt} \leq 400 \text{ A/}\mu\text{s, V}_{Peak} < V_{(BR)DSS}$ .

Electrical characteristics STL42N65M5

#### 2 Electrical characteristics

(T<sub>C</sub> = 25 °C unless otherwise specified)

Table 4. On /off states

| Symbol               | Parameter                             | Test conditions                                                         | Min. | Тур.  | Max.  | Unit |
|----------------------|---------------------------------------|-------------------------------------------------------------------------|------|-------|-------|------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage     | $V_{GS} = 0$ , $I_D = 1$ mA                                             | 650  |       |       | ٧    |
|                      | Zero gate voltage drain current       | $V_{GS} = 0, V_{DS} = 650 \text{ V}$                                    |      |       | 1     | μΑ   |
| I <sub>DSS</sub>     |                                       | $V_{GS} = 0,$<br>$V_{DS} = 650 \text{ V}, T_{C} = 125 ^{\circ}\text{C}$ |      |       | 100   | μΑ   |
| I <sub>GSS</sub>     | Gate-body leakage current             | $V_{DS} = 0, V_{GS} = \pm 25 \text{ V}$                                 |      |       | ±100  | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage                | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                    | 3    | 4     | 5     | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 16.5 A                         |      | 0.070 | 0.079 | Ω    |

Table 5. Dynamic

| Symbol                                                   | Parameter                                                         | Test conditions                                            | Min. | Тур.               | Max. | Unit           |
|----------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------|------|--------------------|------|----------------|
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | V <sub>DS</sub> = 100 V, f = 1 MHz,<br>V <sub>GS</sub> = 0 | -    | 4650<br>110<br>5.7 | -    | pF<br>pF<br>pF |
| C <sub>o(er)</sub> <sup>(1)</sup>                        | Equivalent output capacitance energy related                      | $V_{GS} = 0$ ,                                             | -    | 400                | -    | pF             |
| C <sub>o(tr)</sub> <sup>(2)</sup>                        | Equivalent output capacitance time related                        | $V_{DS} = 0$ to 80% $V_{(BR)DSS}$                          | 1    | 285                | -    | pF             |
| R <sub>G</sub>                                           | Intrinsic gate resistance                                         | f = 1 MHz open drain                                       | ı    | 1.4                | ı    | Ω              |
| Qg                                                       | Total gate charge                                                 | V <sub>DD</sub> = 520 V, I <sub>D</sub> = 16.5 A,          |      | 100                |      | nC             |
| $Q_{gs}$                                                 | Gate-source charge                                                | V <sub>GS</sub> = 10 V                                     | -    | 26                 | -    | nC             |
| $Q_{gd}$                                                 | Gate-drain charge                                                 | (see <i>Figure 3</i> )                                     |      | 38                 |      | nC             |

<sup>1.</sup>  $C_{o(er)}$  is a constant capacitance value that gives the same stored energy as  $C_{oss}$  while  $V_{DS}$  is rising from 0 to 80%  $V_{DSS}$ 

<sup>2.</sup>  $C_{o(tr)}$  is a constant capacitance value that gives the same charging time as  $C_{oss}$  while  $V_{DS}$  is rising from 0 to 80%  $V_{DSS}$ 

Table 6. Switching times

| Symbol                                                                                                | Parameter                                          | Test conditions                                                                                                    | Min. | Тур.                     | Max. | Unit                 |
|-------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|--------------------------|------|----------------------|
| $egin{array}{l} t_{ m d(off)} & & & t_{ m r} & & & & t_{ m c} & & & & t_{ m f} & & & & & \end{array}$ | Turn-off delay time Rise time Cross time Fall time | $V_{DD} = 400 \text{ V}, I_{D} = 20 \text{ A},$ $R_{G} = 4.7 \Omega, V_{GS} = 10 \text{ V}$ (see <i>Figure 7</i> ) | -    | TBD<br>TBD<br>TBD<br>TBD | -    | ns<br>ns<br>ns<br>ns |

Table 7. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                                                                                                                      | Min. | Тур.            | Max.      | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|-----------|---------------|
| I <sub>SD</sub>                                        | Source-drain current<br>Source-drain current (pulsed)                  |                                                                                                                                                      | -    |                 | 34<br>136 | A<br>A        |
| V <sub>SD</sub> (2)                                    | Forward on voltage                                                     | I <sub>SD</sub> = 33 A, V <sub>GS</sub> = 0                                                                                                          | -    |                 | 1.5       | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | I <sub>SD</sub> = 33 A, di/dt = 100 A/μs<br>V <sub>DD</sub> = 100 V (see <i>Figure 4</i> )                                                           | 1    | 400<br>7<br>35  |           | ns<br>µC<br>A |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD} = 33 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s}$<br>$V_{DD} = 100 \text{ V}, T_j = 150 ^{\circ}\text{C}$<br>(see <i>Figure 4</i> ) | -    | 532<br>10<br>38 |           | ns<br>μC<br>Α |

<sup>1.</sup> Pulse width limited by safe operating area

<sup>2.</sup> Pulsed: pulse duration =  $300 \mu s$ , duty cycle 1.5%

Test circuits STL42N65M5

#### 3 Test circuits

Figure 2. Switching times test circuit for resistive load

Figure 3. Gate charge test circuit



Figure 4. Test circuit for inductive load switching and diode recovery times

Figure 5. Unclamped inductive load test circuit



Figure 6. Unclamped inductive waveform

Figure 7. Switching time waveform



# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

Table 8. PowerFLAT™ 8x8 HV mechanical data

| Dim.   | mm   |      |      |  |  |
|--------|------|------|------|--|--|
| Dilli. | Min. | Тур. | Max. |  |  |
| А      | 0.80 | 0.90 | 1.00 |  |  |
| A1     | 0.00 | 0.02 | 0.05 |  |  |
| b      | 0.95 | 1.00 | 1.05 |  |  |
| D      |      | 8.00 |      |  |  |
| E      |      | 8.00 |      |  |  |
| D2     | 7.05 | 7.20 | 7.30 |  |  |
| E2     | 4.15 | 4.30 | 4.40 |  |  |
| е      |      | 2.00 |      |  |  |
| L      | 0.40 | 0.50 | 0.60 |  |  |
| aaa    |      | 0.10 |      |  |  |
| bbb    |      | 0.10 |      |  |  |
| ccc    |      | 0.10 |      |  |  |



Figure 8. PowerFLAT™ 8x8 HV drawing mechanical data



Figure 9. PowerFLAT™ 8x8 HV recommended footprint

10/14 Doc ID 17443 Rev 2

## 5 Packaging mechanical data

Figure 10. PowerFLAT™ 8x8 HV tape



Figure 11. PowerFLAT™ 8x8 HV package orientation in carrier tape.



8229819\_Reel\_revA

Figure 12. PowerFLAT™ 8x8 HV reel

12/14 Doc ID 17443 Rev 2

STL42N65M5 Revision history

# 6 Revision history

Table 9. Document revision history

| Date        | Revision | Changes                                                                                                                             |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------|
| 28-Apr-2010 | 1        | First release.                                                                                                                      |
| 27-Apr-2012 | 2        | Section 4: Package mechanical data has been updated.  Added new section: Section 5: Packaging mechanical data.  Minor text changes. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

14/14 Doc ID 17443 Rev 2

