Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### Fully programmable four-channel codec and filter #### **Features** - Fully programmable monolithic 4-channel codec/filter - Single +3.3 V supply - A/m law programmable - Linear coding (16 bits) option - PCM highway format automatically detected: 1.536 or 1.544 MHz, 2.048, 4.096, 8192 MHz - Two PCM ports available - TX gain programming: 33 dB range; <0.01 dB step - RX gain programming: 42 dB range; <0.01 dB step - Programmable SLIC input impedance - Programmable transhybrid balance filter - Programmable equalization (frequency response) - Programmable time slot assignment - Digital and analog loopbacks - SLIC control port static (16 I/Os), dynamic (12 I/Os + 4 CS) - Built-in test mode with tone generation, MCU access to PCM data - 64 TQFP (10x10mm) pagrage - Programmable Sciptine current limitation - Programmable SLIC off-hook detection threshold ### **Description** The STLC5048 is a monolithic fully programm able 4-channel codec and filter. It operates while single +3.3V supply. The analog interface is based on a receive output buffer driving the SLIC Richard and on an amplifier input stage normally driven by the SLIC TX output. Due to the single supply voltage a mid-supply reference level is generated internally by the device and all analog signals are referred to this level (AGND). The PCM interface uses one common 8 kHz frame sync. pulse for transmit and receive direction. The bit clock is automatically detected between four standards: 1.563/1.544 MHz, 2.048 MHz, 4.096 MHz, 8192 MHz. Two PCM port are provided: the channels can be connected to port A or/and B. Device programmability is achieved by means of several registers and commands allowing to set the different parameters like TX/RX gains, line impedance, transhybrid balance, equalization (frequency response), encoding law (A/m), time slot assignment, independent channels power up/down, loopbacks, PCM bits offset. The STLC5048 can be programmed via serial interface running up to 8 MHz. One interrupt output pin is also provided. A GUI interface is also available to emulate and program the coefficients for impedance synthesis, echo cancelling and channel filtering. Contents STLC5048 ## **Contents** | 1 | Block | diagram | . 8 | |------|--------|-----------------------------------------------|-----| | 2 | Absol | ute maximum ratings and operating conditions | . 9 | | 3 | Pin as | ssignments and descriptions | 10 | | 4 | Funct | ional description | 14 | | | 4.1 | Power on initialization | 14 | | | 4.2 | Power down state | 14 | | | 4.3 | Ringing state | 15 | | | 4.4 | Impedance synthesis | 15 | | | 4.5 | Echo canceling | 15 | | | 4.6 | Transmit path | 15 | | | 4.7 | Echo canceling | 16 | | | 4.8 | PCM interface | 17 | | | 4.9 | MCU control interface | 18 | | | 4.10 | Programming the device | 19 | | | 4.11 | SLIC control interface | | | | 4.12 | DC SLIC programmability | 20 | | | 4.13 | Built-in test | 20 | | 5 | Regis | ter description | 23 | | | 5.1 | I/O direction register (DIR) | 23 | | | 5.2 | I/O data register channel #0 (DATA0) | 23 | | 10 | 5.3 | I/O data register channel #1 (DATA1) | 24 | | c0// | 5.4 | I/O data register channel #2 (DATA2) | 25 | | 102 | 5.5 | I/O data register channel #3 (data3) | 25 | | ) ` | 5.6 | Persistency check register (PCHK-A/B) | 26 | | | 5.7 | Interrupt register (INT) | 27 | | | 5.8 | Interrupt mask register for I/O port (DMASK) | 28 | | | 5.9 | Interrupt mask register for interrupt (IMASK) | 28 | | | 5.10 | Alarm register (ALARM) | 29 | | | | | | STLC5048 Contents | 5.11 | Configuration register (CONF) | 30 | |--------|--------------------------------------------|----| | 5.12 | Command enable register (COMEN) | 30 | | 5.13 | Synchronous check register (SYNCK) | 31 | | 5.14 | DSP status register (CTRLACK) | 31 | | 5.15 | Checksum register (CKSUM) | 31 | | 5.16 | Loopback register (LOOPB) | 32 | | 5.17 | Transmit pre-amplifier gain register (TXG) | 32 | | 5.18 | Receive amplifier gain register (RXG) | 33 | | 5.19 | SLIC line current limit reg (ILIM) | 33 | | 5.20 | SLIC off-hook threshold register (ITH) | 34 | | 5.21 | PCM shift register (PCMSH) | 34 | | 5.22 | PCM command register (PCMCOM) | 34 | | 5.23 | Transmit time slot ch #0 (DXTS0) | 36 | | 5.24 | Transmit time slot ch #1 (DXTS1) | 36 | | 5.25 | Transmit time slot ch #2 (DXTS2) | 37 | | 5.26 | | | | 5.27 | Receive time slot ch #0 (DRTS0) | 38 | | 5.28 | | | | 5.29 | Receive time slot ch #2 (DRTS2) | 39 | | 5.30 | Receive time slot ch #3 (DRTS3) | 40 | | 5.31 | PCMW data register (PCMWD) | 40 | | 5.32 | PCMR data register (PCMRD) | 41 | | 5.33 | PCM control register (PCMCTRL) | 41 | | 5.34 | Tone generation register (TONEG) | 42 | | 5.35 | Coefficient state register (COEFST) | 42 | | 5.36 | Software revision ID Code (SWRID) | 42 | | 5.37 | Hardware revision ID code (HWRID) | 43 | | Single | e byte instruction | 44 | | 6.1 | Realignment command (REACOM) | 44 | | 6.2 | Start checksum calculation (CKSTART) | 44 | | Comn | nand list | 45 | | | | | **47/** Contents STLC5048 | 8 | Comn | nand description46 | ì | |----------------------------|--------------|----------------------------------------------|---| | | 8.1 | Block enable command (BLKEN) | ; | | | 8.2 | KD filter (KDF) | ; | | | 8.3 | AFE coefficient (AFE_CFF) | 7 | | | 8.4 | Timeout value (T_OUT) | 7 | | | 8.5 | Receive gain (GRX) | 3 | | | 8.6 | Transmit gain (GTX) | 3 | | | 8.7 | R filter coefficient (RFC) | 3 | | | 8.8 | X filter coefficient (XFC) | ) | | | 8.9 | B filter coefficient (BFC) | ) | | | 8.10 | Z filter coefficient (ZFC) | ) | | 9 | Electr | ical characteristics | ) | | 10 | Packa | ge mechanical data | , | | | i dono | | | | | | osolute gains in kit with L3235N/STLC3080 | | | | <b>A A</b> l | | 3 | | Appendix | A A | osolute gains in kit with L3235N/STLC3080 58 | 3 | | Appendix Appendix Appendix | A Alaba B ST | Discolute gains in kit with L3235N/STLC3080 | 3 | | Appendix Appendix Appendix | A Alaba B ST | Discolute gains in kit with L3235N/STLC3080 | 3 | | Appendix Appendix Appendix | A Alaba B ST | Osolute gains in kit with L3235N/STLC3080 | 3 | STLC5048 List of tables ## List of tables | | Absolute maximum ratings | | |------------|----------------------------------------------------------------|----------| | Table 2. | Operating range | . 9 | | Table 3. | Thermal data | . 9 | | Table 4. | I/O definitions | 10 | | Table 5. | Pin descriptions | 11 | | Table 6. | Instruction byte structure | 18 | | Table 7. | Register addresses | 20 | | Table 8. | I/O direction register (DIR) bits | 23 | | Table 9. | I/O direction register (DIR) bits | | | Table 10. | Dynamic I/O data register channel #0 (DATA0) bits | | | Table 11. | Dynamic I/O data register channel #0 (DATA0) bits | | | Table 12. | Static I/O data register channel #0 (DATA0) bits | | | Table 13. | Static I/O data register channel #0 (DATA0) bits | | | Table 14. | Dynamic I/O data register channel #1 (DATA1) bits | | | Table 15. | Dynamic I/O data register channel #1 (DATA1) bits | | | Table 16. | Static I/O data register channel #1 (DATA1) bits | 24 | | Table 17. | Dynamic I/O data register channel #2 (DATA2) bits | 25 | | Table 18. | Dynamic I/O data register channel #2 (DATA2) bits | 25 | | Table 19. | Static I/O data register channel #2 (DATA2) bits | 25 | | Table 20. | Dynamic I/O data register channel #3 (data3) bits | 25 | | Table 21. | Dynamic I/O data register channel #3 (data3) bits | | | Table 22. | A and B inputs of persistency check register in static mode | 26 | | Table 23. | Persistency check register (PCHK-A/B) bits | | | Table 24. | Persistency check register (PCHK-A/B) bits | | | Table 25. | Interrupt register (INT) bits | | | Table 26. | Interrupt mask register for I/O port (DMASK) bits | | | Table 27. | Interrupt mask register for I/O port (DMASK) bits | | | Table 28. | Interrupt mask register for interrupt (IMASK) bits | | | Table 29. | Alarm register (ALARM) bits | | | Table 30. | Configuration register (CONF) bits | | | Table 31. | Command enable register (COMEN) bits | | | Table 32. | Synchronous check register (SYNCK) bits | | | Table 33. | DSP status register (CTRLACK) bits | | | | Checksum register (CKSUM) bits. | | | | Checksum register (CKSUM) bits | | | Table 36. | Loopback register (LOOPB) bits. | | | Table 37. | Transmit pre-amplifier gain register (TXG) bits | | | Table 38. | Receive amplifier gain register (RXG) bits | | | Table 39. | SLIC line current limit reg (ILIM) bits | | | | SLIC off-hook threshold register (ITH) bits | | | Table 41. | PCM shift register (PCMSH) bits | | | Table 42. | PCM command register (PCMCOM) bits | | | | PCM command register (PCMCOM) TPB and TPA bit combinations | | | Table 43. | PCM command register (PCMCOM) PC0 and PC1 bit combinations | | | Table 44. | Transmit time slot ch #0 (DXTS0) bits | | | Table 45. | Transmit time slot ch #0 (DXTS0) bits | | | Table 46. | Transmit time slot ch #1 (DXTS1) bits | | | Table 47. | Transmit time slot ch #1 (DXTS1) bits | | | ı abie 40. | Transinit time Sigt Cit #1 (DATST) time Sigts III lifteat Mode | <i>ن</i> | List of tables STLC5048 | Table 49. | Transmit time slot ch #2 (DXTS2) bits | 37 | |-----------|-------------------------------------------------------------------------------------------------|----| | Table 50. | Transmit time slot ch #2 (DXTS2) time slots in linear mode | 37 | | Table 51. | Transmit time slot ch #3 (DXTS3) bits | | | Table 52. | Transmit time slot ch #3 (DXTS3) time slots in linear mode | 38 | | Table 53. | Receive time slot ch #0 (DRTS0) bits | 38 | | Table 54. | Receive time slot ch #0 (DRTS0) time slots in linear mode | 38 | | Table 55. | Receive time slot ch #1 (DRTS1) bits | | | Table 56. | Receive time slot ch #1 (DRTS1) time slots in linear mode | 39 | | Table 57. | Receive time slot ch #2 (DRTS2) bits | | | Table 58. | Receive time slot ch #2 (DRTS2) time slots in linear mode | | | Table 59. | Receive time slot ch #3 (DRTS3) bits | 40 | | Table 60. | Receive time slot ch #3 (DRTS3) time slots in linear mode | 40 | | Table 61. | PCMW data register (PCMWD) bits | | | Table 62. | PCMW data register (PCMWD) bits | 40 | | Table 63. | PCMR data register (PCMRD) bits | 41 | | Table 64. | PCMR data register (PCMRD) bits | 41 | | Table 65. | PCM control register (PCMCTRL) bits | | | Table 66. | Tone generation register (TONEG) bits | | | Table 67. | Coefficient state register (COEFST) bits | | | Table 68. | Software revision ID Code (SWRID) bits | | | Table 69. | Hardware revision ID code (HWRID) bits | 43 | | Table 70. | Single byte instruction | | | Table 71. | Realignment command (REACOM) | 44 | | Table 72. | Start checksum calculation (CKSTART) | 44 | | Table 73. | Command list | 45 | | Table 74. | Block enable command (BLKEN) bits. KD filter (KDF) bits. AFE coefficient (AFE_CFF) bits. | 46 | | Table 75. | KD filter (KDF) bits | 46 | | Table 76. | AFE coefficient (AFE_CFF) bits | 47 | | Table 77. | Timeout value (T_OUT) bits | 47 | | Table 78. | Receive gain (GRX) bits | 48 | | Table 79. | Transmit gain (GTX) bits | 48 | | Table 80. | R filter coefficient (RFC) bits | 48 | | Table 81. | X filter coefficient (XFC) bits | 49 | | Table 82. | R filter coefficient (RFC) bits X filter coefficient (XFC) bits B filter coefficient (BFC) bits | 49 | | Table 83. | Z filter coefficient (ZFC) bits | 49 | | Table 84. | Electrical characteristics | 50 | | Table 85. | Order codes | | | Table 86. | Document revision history | 63 | | | | | Obsolete STLC5048 List of figures # **List of figures** | Figure 1. Figure 2. Figure 3. Figure 4. Figure 5. Figure 6. Figure 8. Figure 9. Figure 10. Figure 11. Figure 12. Figure 13. Figure 14. Figure 15. | Block diagram Pin assignments (top view) Block diagram of a single channel Transmit path Receive path PCM interface timing Serial control port timing SLIC control port timing Group delay distortion mask TQFP64 mechanical data and package dimensions STLC5048 in kit with STLC3080 AC application diagram STLC5048 plus L3235N/L324 kit application diagram STLC5048 plus STLC3080 application diagram STLC5048 plus STLC3080 application diagram STLC5048 plus L3235N/L324 kit application diagram STLC5048 plus STLC3080 | |---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Block diagram (1) | | 0050 | ete Produce | Block diagram STLC5048 ## 1 Block diagram Figure 1. Block diagram ## 2 Absolute maximum ratings and operating conditions Table 1. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |-------------------|---------------------------------------------------------------------------------------------|-------|------| | V <sub>CC</sub> | V <sub>CC</sub> to V <sub>EE</sub> | 4.6 | V | | $V_{DD}$ | V <sub>DD</sub> to V <sub>SS</sub> | 4.6 | ٧ | | VD <sub>IN</sub> | Digital input pin voltage | 5.5 | V | | VAin | Analog input pin voltage ( $V_{DD}=V_{CC}$ ; $V_{EE}=V_{SUB}$ ) $V_{CC}+0.5$ ; $V_{EE}-0.5$ | | V | | T <sub>STG</sub> | Storage temperature range -65 to +150 | | °C | | T <sub>LEAD</sub> | Lead temperature (soldering, 10s) | 300 | °C | Table 2. Operating range | Symbol | Parameter | Value | Unit | |---------------------|-----------------------------|------------|------| | $V_{CC}$ , $V_{DD}$ | Supply voltage | 3.3 +/- 5% | V | | T <sub>OP</sub> | Operating temperature range | -40 to +85 | °C | Table 3. Thermal data | | Symbol | Parameter | Value | Unit | |--------|-----------------------|-------------------------------------|-------|------| | | R <sub>th j-amb</sub> | Thermal resistance junction-ambient | 70 | °C/W | | Opsole | | roduct(s) obsol | | | ## 3 Pin assignments and descriptions Table 4. I/O definitions | Туре | Definition | |------|-------------------------| | Al | Analog input | | AO | Analog output | | ODO | Open drain output | | DI | Digital input | | DO | Digital output | | DIO | Digital input / output | | DTO | Digital tristate output | | DPS | Digital power supply | | APS | Analog power supply | Table 5. Pin descriptions | No. | Name | Туре | Description | | |---------------------------|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Analog pin | s | | | | | 33 | VFRO0 | AO | Receive analog amplifier output channel 0. PCM data received on the programmed time slot on DR input is decoded and appears at this output. | | | 39 | VFRO1 | AO | Receive analog amplifier output channel 1. PCM data received on the programmed time slot on DR input is decoded and appears at this output. | | | 42 | VFRO2 | AO | Receive analog amplifier output channel 2. PCM data received on the programmed time slot on DR input is decoded and appears at this output. | | | 48 | VFRO3 | AO | Receive analog amplifier output channel 3. PCM data received on the programmed time slot on DR input is decoded and appears at this output. | | | 35 | VFXI0 | Al | TX input amplifier channel 0. Typ 1MΩ input impedance | | | 38 | VFXI1 | Al | TX input amplifier channel 1. Typ 1MΩ input impedance | | | 43 | VFXI2 | Al | TX input amplifier channel 2. Typ 1MΩ input impedance | | | 46 | VFXI3 | Al | TX input amplifier channel 3. Typ 1MΩ input impedance | | | 40 | CAP | | AGND voltage filter pin: a 100 nF capacitor must be connected between ground and this pin. | | | 34 | ITH | AO | SLIC off-hook detection threshold. | | | 47 | ILIM | AO | SLIC line current limitation. | | | 49 | VBG | Al | SLIC VBG reference for DC characteristics programmability. | | | Power sup | ply | | Ole t | | | 25,36,<br>37,44,<br>45,56 | VCC05 | APS | Total 6 pins: 3.3 V analog power supplies, should be shorted together, require 100 nF decoupling capacitor to VEE. | | | 26,30,<br>31,50,<br>51,55 | VEE05 | APS | Total 6 pins: analog ground, should be shorted together. | | | 9 | VDD | DPS | Digital power supply 3.3 V, require 100 nF decoupling capacitor to VSS. | | | 8 | VSS | DPS | Digital ground. | | | 41 | SUB | DPS | Substrate connection. Must be shorted together with VEE and VSS pins. | | | Digital pins | 18 | L | | | | 27<br>54 | MO<br>M1 | DI | Mode select: M1 M0 Mode select 0 0 Reset status 1 0 Normal operation 0 1 Not allowed 1 1 Not allowed | | | 14 | FS | DI | Frame sync. Pulse. A pulse or a square waveform with an 8 kHz repetition rate is applied to this pin to define the start of the receive and transmit frame. Effective start of the frame can be then shifted of up to 7 clock pulses independently in receive and transmit directions by proper programming of the PCMSH register. | | Table 5. Pin descriptions (continued) | Table 5. | Pin descriptions (continued) | | | |----------|------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Name | Туре | Description | | 13 | MCLK | DI | Master clock input. Four possible frequencies can be used: 1.536/1.544 MHz; 2.048 MHz; 4.096 MHz; 8.192 MHz. The device automatically detect the frequency applied. This signal is also used as bit clock and it is used to shift data into and out of the DRA/B and DXA/B pins. | | 12 | TSXA | ODO | Transmit time slot (open drain output, 3.2mA). Normally it is floating in high impedance state except when a time slot is active on the DXA output. In this case TSXA output pulls low to enable the backplane line driver. | | 11 | DXA | DTO | Transmit PCM interface A. It remains in high impedance state except during the assigned time slots during which the PCM data byte is shifted out on the rising edge of MCLK. | | 10 | DRA | DI | Receive PCM interface A. It remains inactive except during the assigned receive time slots during which the PCM data byte is shifted in on the falling edge of MCLK. | | 24 | IO5 | DIO | General control I/O pin #5. Can be programmed as input or output via DIR register. Depending on content of CONF register can be a static input/output or a dynamic input/output synchronized with the CSn output signals controlling the SLICs. | | 62 | IO6 | DIO | General control I/O pin #6. (see IO5 description). | | 61 | 107 | DIO | General control I/O pin #7. (see IO5 description). | | 60 | IO8 | DIO | General control I/O pin #8. (see IO5 description). | | 59 | IO9 | DIO | General control I/O pin #9. (see IO5 description). | | 58 | IO10 | DIO | General control I/O pin #10. (see IO5 description). | | 57 | IO11 | DIO | General control I/O pin #11. (see IO5 description). | | 19 | IO0 | DIO | General control I/O pin #0. (see IO5 description). | | 20 | IO1 | DIO | General control I/O pin #1. (see IO5 description). | | 21 | IO2 | DIO | General control I/O pin #2. (see IO5 description). | | 22 | IO3 | DIO | General control I/O pin #3. (see IO5 description). | | 23 | IO4 | DIO | General control I/O pin #4. (see IO5 description). | | 02801 | CS0 | DIO | SLIC CS control #0. Depending on CONF reg. content can be a CS output for SLIC #0 or a static I/O. When configured as CS output it is automatically generated by the CODEC with a repetition time of 31.25ms. In this mode also the IOO11 are synchronized and carry proper data in and out synchronous with CS. When configured as static I/O, the direction is defined by CSDIR register content. | | 29 | CS1 | DIO | SLIC CS control #1, (see CS0 description). | | 53 | CS2 | DIO | SLIC CS control #2, (see CS0 description). | | 52 | CS3 | DIO | SLIC CS control #3, (see CS0 description). | Table 5. Pin descriptions (continued) | No. | Name | Туре | Description | |--------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | CS | DI | Chip select input, when this pin is low control information can be written to or read from the device via the CI and CO pins. | | 7 | CCLK | DI | Clock of serial control bus. this clock shifts serial control information into or ou of CI or CO when CS input is low depending on the current instruction. CCLK may be asynchronous with the other system clocks. | | 6 | CI | DI | Control data input of serial control bus. Control data is shifted in the device when CS is low and clocked by CCLK. Depending on the addressed register different numbers of consecutive bytes can be loaded. | | 5 | CO | DI | Control data output of serial control bus. Control data is shifted out the device when CS is low and clocked by CCLK. Depending on the addressed register different numbers of consecutive bytes can be shifted out. | | 3 | INT | ODO | Interrupt output (open drain), goes low when a data change has been detected in the I/O pins or another interrupt source is active. One mask register allows to mask any I/O pin. Interrupt is reset when the I/O register is read. | | 17 | TSXB | ODO | Transmit time slot (open drain output, 3.2 mA). Normally it is floating in high impedance state except when a time slot is active on the DXB output. In this case TSXB output pulls low to enable the backplane line driver. | | 15 | DXB | DTO | Transmit PCM interface B. It remains in high impedance state except during the assigned time slots during which the PCM data byte is shifted out on the rising edge of MCLK. | | 16 | DRB | DI | Receive PCM interface B. It remains inactive except during the assigned receive time slots during which the PCM data byte is shifted in on the falling edge of MCLK. | | Not connec | ted | | | | 2, 18, 63, 1 | N.C. | | Not connected, must be left open | | 32, 64 | RES | | Reserved pins, must be connected to ground | | 05019 | ete P | rod | | ### 4 Functional description The STLC5048 is a fully programmable device with embedded ROM and RAM. The ROM is used to contain the default state coefficients for the programmable filters, while the RAM is used to load the desired coefficient values. #### 4.1 Power on initialization When power is first applied it is recommended to reset the device (M1=M0=0) in order to set all the internal registers to the reset value (see *Chapter 5: Register description*; this means also power down mode for all the four channels and SW reset bit (RES) set in the CONF register. When the RES bit is set, the only instructions allowed are the one that disable this bit and the REACOM instruction: all other instructions are ignored. It is not possible to disable the RES bit and write the other bits of the CONF register with the same instruction. Of course, RESET mode can be programmed also by writing the RES bit of the CONF register. See Appendix C: Power sequences for the power up sequence. During RESET condition all the I/On and CSn pins are set as inputs, DX is in high impedance and all VFROn are set to AGND. After the reset all registers are loaded with the reset value. It means that the PCM interface and all the VFRO outputs are configured as described in the power down state, while no transmit or receive time slot are set. Then, filters and gain blocks are configured with the coefficient defined in the default state. #### 4.2 Power down state Each of the four channel may be put into power down mode by setting the appropriate bit in the CONF register. In this mode the eventual programmed DX channel is set in high impedance while the VFRO outputs are forced to AGND. When all the channels are set in power down mode the device enters the power down state: all the blocks related to the data processing are turned off, while the RAM is On or Off according to the PDR bit value in the COMEN register. Figure 3. Block diagram of a single channel #### 4.3 Ringing state This state can be used during the ringing phase in order to transmit a low frequency ringing signal (25-50 Hz). In order to obtain a 1 Vrms ringing signal at VFRO output a digital signal DR equal to -0.78 dBm0 must be provided. This state means B, Z, X, KD and KA blocks equal to open circuits and the R block configured in order to obtain the maximum gain at the frequency of 25-50 Hz. During the ringing state if the TX time slot is enabled the idle PCM code is forced to DX. To switch to this state, a bit (FR0..3) in the COEFST register must be set for every channel. The programmed values for the previous blocks become active only when the FR and FD bits are reset. If both FR and FD bits of a channel are set, the selected coefficient will be those of the ringing state. ### 4.4 Impedance synthesis The impedance synthesis is performed by fully digital filters (Z and KD) and by an analog path (KA). The Z, KD and KA filters report to the receive path the feedback signal coming from the transmit path. The coefficients of the Z, KD and KA filters are programmed via the ZFC, KD and AFE\_CFF commands respectively. ### 4.5 Echo canceling The trans-hybrid balance is performed by the digital programmable filter B. The B filter reports to the transmit path the signal coming from the receive path. The coefficient of the B filter are programmed via the BFC command. Figure 4. Transmit path ### 4.6 Transmit path The transmit section input consist of the input amplifier, the A/D converter, the equalization filter X, the gain block GX, the encoder and the channel filters (LPX and HPX). The input amplifier is provided of a programmable gain with a typical input impedance of $1M\Omega$ The amplifier gain can be programmed with two different values (0 dB, +3.52dB) by means of the TXG register. VFXI input must be AC coupled to the signal; the voltage swing allowed is 1.4 Vpp when the preamplifier gain is set to 0 dB and 0.93 Vpp when the gain is 3.52 dB; higher levels must be reduced through proper dividers. Following the input amplifier the signal is converted into digital domain and a X filter block is programmed to equalize together with the HPX and LPX filters the frequency response. The coefficients of the X filter are programmed via the XFC command. A gain block (GX) allows to set the transmit level in a 30 dB range, with steps <0.01 dB. This block can be programmed via the GTX command. The needed TX gain can be set by proper programming of the GX block in combination with the TX amplifier. Setting GTX=00h, the transmitted signal is muted and an idle PCM signal is generated on DX. Concerning the CODING function, A/m law can be selected writing the CONF register (bit 5 AMU). In addition, via the CONF register (bit 6 LIN) the coding law can be set to linear mode (16 bits). In this case the signal sent on the DX will take two adjacent PCM channels, proper care has to be taken in the time slot selection programming (DXTS register). The intrinsic non-programmable gain GX0 set the TX path gain to 22.07 dB. The absolute gain level (see *Chapter 9: Electrical characteristics*) refers to this intrinsic gain. ### 4.7 Receive path The receive path of the STLC5048 consists of the decoder section, the gain block GR, the R filter, the channel filters (LPR, HPR) the D/A converter and the output amplifier. Concerning the DECODING function, A/m law can be selected writing the CONF register (bit 5 AMU). In addition via the CONF register (bit 6 LIN) the coding law can be set to linear mode (16 bits). In this case the signal received on the DR input will take two adjacent PCM channels, proper care has to be taken in the time slot selection programming (DRTS register). The gain block GR is controlled by the GRX command allowing 30 dB gain range in 0.01 dB steps. The R filter together the channel filters (LPR and HPR) performs the line equalization. The coefficients of the R filter are programmed via the RFC command. The signal is converted in the analog domain and amplified by the RX amplifier that can be programmed with four different values (mute, 0 dB, -6 dB and -12 dB) by means of RXG register. Figure 5. Receive path VFRO output, referred to AGND must be AC coupled to the load, referred to VSS, to prevent a DC current flow. In order to get the best noise performances it is recommended to keep GRX value as close as possible to the maximum (FFh) setting properly the additional attenuation by means of RXG. The intrinsic non programmable gain GR0 set the RX path gain to -3.15dB. The absolute gain level (see *Chapter 9: Electrical characteristics*) refers to this intrinsic gain. #### 4.8 PCM interface The STLC5048 dedicates eight pins to the interface with the PCM highways. MCLK represents the bit clock and is also used by the device as a source for the clock of the internal PLL. Five possible frequencies can be used: 1.536/1.544 MHz (24-channel PCM frame); 2048 MHz (32-channel PCM frame); 4.096 MHz (64-channel PCM frame); 8.192 MHz (128 channels PCM frame). The operating frequency is automatically detected by the device the first time both MCLK and FS are applied and becomes active after the second FS period. MCLK synchronizes both the transmit data (DXA/B) and the receive data (DRA/B). The Frame Synchronization signal FS is the common time base for all the four channels. Transmit and receive programmable time-slots are framed by an internal synchronization signal that can be coincident with FS or delayed of 1 or 7 MCLK cycles depending on the programming of PCMSH register. Two PCM ports are available: every channel can be connected to a different PCM port by means of PCMCOM register. DXA/B represents the transmit PCM interface. It remains in high impedance state except during the assigned time slots during which the PCM data byte is shifted out on the rising/falling edge of MCLK according to the TE bit of PCMCOM register. The four channels can be shifted out in any possible time slot as defined by the DXTS registers. The assigned time slot (transmit and receive) takes place in the 8 MCLK cycles following the rising edge of FS. The data can be shifted out on port A and/or B according to PCMCOM register. If one codec is set in power down by software programming, the corresponding time slot is set in high impedance. When linear coding mode is selected by CONF register programming, the output channel will need two consecutive time slots (see *Chapter 5: Register description*). DRA/B represents the receive PCM interface. It remains inactive except during the assigned time slots during which the PCM data byte is shifted in on the falling edge of MCLK. The four channels are shifted in any possible time slot as defined by the DRTS registers. If one codec is set in power down by software programming, the corresponding time slot is not loaded and the VFRO output is kept at steady AGND level. Table 6. Instruction byte structure | | First byte (address or command ID) | | | | | | | | Follo | wing l | oytes ( | data) | | | | |--------------------------|------------------------------------|---|---|---|----|----|----|----|---------------|--------|---------|-------|--|---|---| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 6 5 4 3 2 1 | | | | | 1 | 0 | | R/W I6 I5 I4 I3 I2 I1 I0 | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | $R/\overline{W}$ =0: Write operation $R/\overline{W}$ =1: Read operation 16..10: Instruction identifier: it can be a register address or a command identifier. The number of data bytes depends on the instruction type. The first bit of a byte is the MSB, the first byte of an instruction is the LSByte. When linear coding mode is selected by CONF register programming the input channel will need two consecutive time slots (see *Chapter 5: Register description*). The data can be shifted in from port A or B according to the PCMCOM register. TSXA/B represents the transmit time slot (open drain output, 3.2 mA). Normally it is floating in high impedance state except when a time slot is active on the DXA/B output. In this case TSXA/B output pulls low to enable the backplane line driver. Should be strapped to VSS when not used. Finally by means of the LOOPB register it is possible to implement a digital or analog loopback on any of the selected channels. #### 4.9 MCU control interface The MCU serial control interface consists of the following four pins: - CCLK: control clock - CI: serial data in - CO: serial data out - CS: chip select input Control instructions require at least two bytes: however two single byte instructions are also provided. In the multiple byte instructions the first one specifies the command or the register address and the access type (read or write). The following bytes contain the data to be loaded into the internal RAM (on CI wire) or carry out the RAM content (on CO wire) depending on the R/W bit of the first byte. CO wire is normally in high impedance and goes to low impedance only after the first byte in case of read operation. This allows to use a common wire for both CI/CO. CS, normally high, is set low during the transmission/reception of a byte, lasting 8 CCLK pulses. Between two consecutive access, the CS must be set high. The CCLK can be a continuous or a gated clock. The result of any instruction (read/write operation), if negative, can generate an interrupt (maskable). The interrupt register (INT) contains the cause information of the generated interrupt and it is cleared every time that it is read. Depending on the instruction specified in the first byte, the STLC5048 waits a defined number of data bytes. If the STLC5048 doesn't receive the data byte within a predefined period specified by means of T\_OUT command, an internal time out rejects the instruction. The time-out time is verified between two consecutive MCU interface access (between the falling edge of the CS and the following rising edge). This feature is used to verify the synchronization of the MCU interface: however it can be disabled if not desired (see T\_OUT register description). To check this synchronization is provided a specific register (SYNCK) that returns always a predefined value: if the returned value is different the MCU interface is in out of sync state (the device is waiting a data byte while the MCU is writing an address or vice versa). In this case, it is possible to realign it by means of the execution of a specific single byte instruction (REACOM) from 1 to 53 times, depending on the instructions. Every time an illegal operation (access to not allowed address, time-out violation or clock pulse different than 8 inside a CS active) is performed the MCU interface is put on an error state: to resume it from this state a single REACOM instruction can be used. Anyway after a REACOM instruction a successful SYNC instruction guarantees the correct synchronization. One additional wire provided to the control interface is an open drain interrupt output (INT) that goes low when a change of status is detected on the I/O pins or other interrupt source are active (see *Section 5.7: Interrupt register (INT)*). INT is automatically reset after reading of the register corresponding the cause that has generated the interrupt (see INT register description). A particular register (COMEN) allows to enable a command on different channel at the same time. Every time a command operation is performed at least one channel must be enabled in this register. This feature is useful when all channels must be configured in the same condition. When a command is used to perform a read operation only one channel can be enabled at the same time. To check the configuration of the device a checksum value is provided. This value is calculated on all coefficient parameters entered (coefficients of KD, AFE\_CFF, GRX, GTX, RFC, XFC, BFC, ZFC blocks; see the CKSUM register description). Two commands are required to get this value: the first one (CKSTART) starts the internal checksum calculation, the second one (CKSUM) returns the calculated value. Between this two commands no other operation are allowed. The checksum value is available within 400us the CKSTART command. Coefficient checksum is defined by the following algorithm: $X^{16} + X^{12} + X^5 + 1$ This algorithm guarantees a fault coverage of 1 - 2<sup>-16</sup>. ### 4.10 Programming the device After the power up, the filters and gain blocks can be programmed also with all the channels set in power down. in this case the PDR bit of the COMEN register must be set to 0. With the proper setting of the COMEN register, the commands can be applied to more than one channel at the same time. To read the coefficient values loaded in the RAM, only one channel per time must be enabled in the COMEN register. #### 4.11 SLIC control interface The device provides 12 I/O pins and 4 CS signals. The interface can work in dynamic or static mode. This can be selected by means of STA bit of the CONF register: - Dynamic mode: the I/O pins are configured as input or output by means of DIR register. The CS signals are used to select the different SLIC interface. In this case the I/O pin can be multiplexed. The data loaded from SLIC #n via I/O pins configured as input can be read in the DATAn register. The data written in a DATAn register will be loaded on the I/O pins configured as output when the CSn signal will be active. - Static mode: The CS signal can be used as I/O pins. They can be configured as input or output I/O by means of DATA1 register. The data corresponding to the CS signal can be read or written by means of DATA2 register. All data related to the other I/O pins can be read or written by means of DATA0 register. ### 4.12 DC SLIC programmability Three additional pins are used to select the on-hook/off-hook detection threshold and the line card limitation of the STLC3080 SLIC. This two values are programmed by ILIM and ITH registers. The programming of these two registers must be done before the filter coefficients download. The VBG input pin must be connected to the IREF pin of the STLC3080. When the L3235N is used in kit with STLC5048 the ILIM, ITH and VBG pin must be not connected. #### 4.13 Built-in test By means of TONEG register it is possible to inject a tone of variable frequency (25 Hz, 1 and 3 kHz) and 0 dBm0 amplitude into the receive path, replacing any signal coming from the PCM interface. This test can be performed on every channel. Setting the proper bit of the PCMCOM register is also possible to read/write the PCM data coming from the transmit path via the MCU interface (PCMRD/PCMWD registers). This feature can be enabled only on one channel per time. These two features can be used to test the line interface operation. Table 7. Register addresses | Addr | Name | Description | |------|---------|---------------------------| | 00h | DIR-L | I/O direction (bit 7-0) | | 01h | DIR-H | I/O direction (bit 11-8) | | 02h | DATA0-L | I/O data ch#0 (bit 7-0) | | 03h | DATA0-H | I/O data ch #0 (bit 11-8) | | 04h | DATA1-L | I/O data ch#1 (bit 7-0) | | 05h | DATA1-H | I/O data ch #1 (bit 11-8) | | 06h | DATA2-L | I/O data ch#2 (bit 7-0) | | 07h | DATA2-H | I/O data ch #2 (bit 11-8) | Table 7. Register addresses (continued) | Table 7. | Register | address | ses (continued) | |----------------------|----------|---------|------------------------------------| | Add | dr Na | ame | Description | | 08 | h DA | ΓA3-L | I/O data ch#3 (bit 7-0) | | 09 | h DAT | АЗ-Н | I/O data ch #3 (bit 11-8) | | 0A | h PC | HK-A | Persistency check time for input A | | 0B | h PC | HK-B | Persistency check time for input B | | 10 | h I | NT | Interrupt register | | 11 | h DM/ | ASK-L | Int. mask I/O port (03h) | | 12 | h DMA | ASK-H | Int. mask I/O port (04h) | | 13 | h IM | ASK | Interrupt mask reg. | | 14 | h AL | ARM | Alarm register | | 20 | h CO | ONF | Configuration register | | 21 | h CO | MEN | Command enable reg. | | 23 | h SYN | NCCK | Synchronous check reg. | | 25 | h CTR | LACK | DSP status register | | 26 | h CKS | SUM-L | Checksum register L | | 27 | h CKS | SUM-H | Checksum register H | | 2A | h LO | ОРВ | Loopback register | | 2B | h T | XG | Transmit preamp. gain | | 20 | h R | XG | Receive preamp. gain | | 2D | h II | _IM | SLIC line current lim. | | 2E | h ľ | TH | SLIC off-hook threshold | | 50 | h PC | MSH | PCM shift register | | 51 | h PCN | исом | PCMCOM register | | 52 | h DX | TS0 | Transmit time slot ch #0 | | 53 | h DX | TS1 | Transmit time slot ch #1 | | 54 | h DX | TS2 | Transmit time slot ch #2 | | 55 | | TS3 | Transmit time slot ch #3 | | 56 | h DF | RTS0 | Receive time slot ch #0 | | 57 | h DF | RTS1 | Receive time slot ch #1 | | 58 | h DF | RTS2 | Receive time slot ch #2 | | 56<br>57<br>58<br>59 | h DF | RTS3 | Receive time slot ch #3 | | 5A | h PCM | 1WD-L | PCMW data register | | 5B | h PCM | IWD-H | PCMW data register | | 5C | h PCN | /IRD-L | PCMR data register | | 5D | h PCM | 1RD-H | PCMR data register | | 5E | h PCM | ICTRL | PCM control register | | L | | | | Table 7. Register addresses (continued) | Addr | Name | Description | |------|--------|--------------------------| | 60h | TONEG | Tone generation reg. | | 61h | COEFST | Coefficient state reg. | | 70h | SWRID | Software rev. ID code | | 71h | HWRID | Silicon revision ID code | Obsolete Product(s). Obsolete Product(s) ## 5 Register description ### 5.1 I/O direction register (DIR) Addr=00h; reset value=00h Addr=01h; reset value=X0h Table 8. I/O direction register (DIR) bits | Blt7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 107 | IO <sub>6</sub> | IO <sub>5</sub> | IO <sub>4</sub> | IO <sub>3</sub> | IO <sub>2</sub> | IO <sub>1</sub> | IO <sub>0</sub> | Table 9. I/O direction register (DIR) bits | Blt7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|------|------|------|------------------|--------------------|-----------------|-----------------| | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | IO <sub>11</sub> | IO <sub>10</sub> 0 | IO <sub>9</sub> | IO <sub>8</sub> | IO11..0=0 I/O pin 11..0 is an input, data on the I/O input is written in DATAn register bit 11..0. IO11..0=1 I/O pin 11..0 is an output, data contained in DATAn register bit 11..0 is transferred to the I/O output. ## 5.2 I/O data register channel #0 (DATA0) Addr=02h; reset value=00h Addr=03h; reset value=X0h If bit 4 of CONF register (STA)=0 dynamic I/O mode: Table 10. Dynamic I/O data register channel #0 (DATA0) bits | Blt7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | R/W | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | D0 <sub>7</sub> | D0 <sub>6</sub> | D0 <sub>5</sub> | D0 <sub>4</sub> | D0 <sub>3</sub> | D0 <sub>2</sub> | D0 <sub>1</sub> | D0 <sub>0</sub> | Table 11. Dynamic I/O data register channel #0 (DATA0) bits | Blt7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|------|------|------|------------------|------------------|-----------------|-----------------| | R/W | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | | D0 <sub>11</sub> | D0 <sub>10</sub> | D0 <sub>9</sub> | D0 <sub>8</sub> | When CS0 is active D011..0 are transferred to the corresponding I/O pins configured as outputs (see DIR register). For the I/O pins configured as inputs the corresponding D011..0 will be written by the values applied to those pins while CS0 is low. If bit 4 of CONF register (STA)=1 static I/O mode: Register description **STLC5048** Table 12. Static I/O data register channel #0 (DATA0) bits | Blt7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | R/W | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | DS <sub>7</sub> | DS <sub>6</sub> | DS <sub>5</sub> | DS <sub>4</sub> | DS <sub>3</sub> | DS <sub>2</sub> | DS <sub>1</sub> | DS <sub>0</sub> | Table 13. Static I/O data register channel #0 (DATA0) bits | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|------|------|------|------------------|------------------|-----------------|-----------------| | R/W | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | | DS <sub>11</sub> | DS <sub>10</sub> | DS <sub>9</sub> | DS <sub>8</sub> | DS11..0 are transferred to the corresponding I/O pins configured as outputs (see DIR register). For the I/O pins configured as inputs the corresponding DS11..0 will be written by the values applied to those pins. #### 5.3 I/O data register channel #1 (DATA1) Addr=04h; reset value=00h Addr=05h; reset value=X0h If bit 4 of CONF register (STA)=0 dynamic I/O mode: oducils Dynamic I/O data register channel #1 (DATA1) bits Table 14. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | R/W | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | D1 <sub>7</sub> | D1 <sub>6</sub> | D1 <sub>5</sub> | D1 <sub>4</sub> | D1 <sub>3</sub> | D1 <sub>2</sub> | D1 <sub>1</sub> | D1 <sub>0</sub> | Table 15. Dynamic I/O data register channel #1 (DATA1) bits | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|------|------|------|------------------|------------------|-----------------|-----------------| | R/W | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | | AU | ) | | D1 <sub>11</sub> | D1 <sub>10</sub> | D1 <sub>9</sub> | D1 <sub>8</sub> | When $\overline{\text{CS1}}$ is active D111..0 are transferred to the corresponding I/O pins configured as outputs (see DIR register). For the I/O pins configured as inputs the corresponding D111..0 will be written by the values applied to those pins while $\overline{CS1}$ is low. If bit 4 of CONF register (STA)=1 static I/O mode: In static mode CS pins are used as additional I/O pins. The CIO0..3 bits are used to define the direction of these pins. Table 16. Static I/O data register channel #1 (DATA1) bits | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|------|------|------|------------------|------------------|------------------|------------------| | R/W | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | | | CIO <sub>3</sub> | CIO <sub>2</sub> | CIO <sub>1</sub> | CIO <sub>0</sub> | CIO0..3=0 The $\overline{\text{CS0..3}}$ is a static input, DATA is written in DATA2 register bits 0..3. CIO0..3=1 The $\overline{\text{CS0..3}}$ is a static output, DATA is taken from DATA2 register bits 0..3. ### 5.4 I/O data register channel #2 (DATA2) Addr=06h; reset value=00h Addr=07h; reset value=X0h If bit 4 of CONF register (STA)=0 dynamic I/O mode: Table 17. Dynamic I/O data register channel #2 (DATA2) bits | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | R/W | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | D2 <sub>7</sub> | D2 <sub>6</sub> | D2 <sub>5</sub> | D2 <sub>4</sub> | D2 <sub>3</sub> | D2 <sub>2</sub> | D2 <sub>1</sub> | D2 <sub>0</sub> | Table 18. Dynamic I/O data register channel #2 (DATA2) bits | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|------|------|------|------------------|------------------|-----------------|-----------------| | R/W | 0 | 0 | 0 | 0 | 1 | 1, C) | 1 | | | | | | D2 <sub>11</sub> | D2 <sub>10</sub> | D2 <sub>9</sub> | D2 <sub>8</sub> | When $\overline{\text{CS2}}$ is active D211..0 are transferred to the corresponding I/O pins configured as outputs (see DIR register). For the I/O pins configured as inputs the corresponding D211..0 will be written by the values applied to those pins while $\overline{\text{CS2}}$ is low. If bit 4 of CONF register (STA)=1 static I/O mode: Table 19. Static I/O data register channel #2 (DATA2) bits | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|------|------|------|-----------------|-----------------|-----------------|-----------------| | R/W | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | | | 16)1 | | CD <sub>3</sub> | CD <sub>2</sub> | CD <sub>1</sub> | CD <sub>0</sub> | CD0..3 are transferred to the corresponding CS pin if configured as static output (see DATA1 register). For the CS pins configured as static inputs the corresponding CD0..3 will be written by the values applied to those pins. ### 5.5 I/O data register channel #3 (data3) Addr=08h; reset value=00h Addr=09h; reset value=X0h Used only if bit 4 of CONF register (STA)=0; dynamic I/O mode: Table 20. Dynamic I/O data register channel #3 (data3) bits | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | R/W | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | D3 <sub>7</sub> | D3 <sub>6</sub> | D3 <sub>5</sub> | D3 <sub>4</sub> | D3 <sub>3</sub> | D3 <sub>2</sub> | D3 <sub>1</sub> | D3 <sub>0</sub> |