Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # STM32F030x4 STM32F030x6 STM32F030x8 STM32F030xC Value-line ARM<sup>®</sup>-based 32-bit MCU with up to 256 KB Flash, timers, ADC, communication interfaces, 2.4-3.6 V operation Datasheet - production data ### **Features** - Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M0 CPU, frequency up to 48 MHz - Memories - 16 to 256 Kbytes of Flash memory - 4 to 32 Kbytes of SRAM with HW parity - CRC calculation unit - Reset and power management - Digital & I/Os supply: V<sub>DD</sub> = 2.4 V to 3.6 V - Analog supply: V<sub>DDA</sub> = V<sub>DD</sub> to 3.6 V - Power-on/Power down reset (POR/PDR) - Low power modes: Sleep, Stop, Standby - Clock management - 4 to 32 MHz crystal oscillator - 32 kHz oscillator for RTC with calibration - Internal 8 MHz RC with x6 PLL option - Internal 40 kHz RC oscillator - Up to 55 fast I/Os - All mappable on external interrupt vectors - Up to 55 I/Os with 5V tolerant capability - 5-channel DMA controller - One 12-bit, 1.0 μs ADC (up to 16 channels) - Conversion range: 0 to 3.6 V - Separate analog supply: 2.4 V to 3.6 V - Calendar RTC with alarm and periodic wakeup from Stop/Standby - 11 timers - One 16-bit advanced-control timer for six-channel PWM output - Up to seven 16-bit timers, with up to four IC/OC, OCN, usable for IR control decoding - Independent and system watchdog timers - SysTick timer - · Communication interfaces - Up to two I<sup>2</sup>C interfaces - Fast Mode Plus (1 Mbit/s) support on one or two I/Fs, with 20 mA current sink - SMBus/PMBus support (on single I/F) - Up to six USARTs supporting master synchronous SPI and modem control; one with auto baud rate detection - Up to two SPIs (18 Mbit/s) with 4 to 16 programmable bit frames - Serial wire debug (SWD) - All packages ECOPACK<sup>®</sup>2 Table 1. Device summary | Reference | Part number | |-------------|--------------------------| | STM32F030x4 | STM32F030F4 | | STM32F030x6 | STM32F030C6, STM32F030K6 | | STM32F030x8 | STM32F030C8, STM32F030R8 | | STM32F030xC | STM32F030CC, STM32F030RC | # **Contents** | 1 | Intro | duction | 1 | 8 | |---|-------|------------------|-----------------------------------------------------------------------|----| | 2 | Desc | ription | | 9 | | 3 | Fund | tional c | overview | 12 | | | 3.1 | ARM®- | -Cortex $^{ ext{B}}$ -M $0$ core with embedded Flash and SRAM $\dots$ | 12 | | | 3.2 | Memor | ies | 12 | | | 3.3 | Boot m | nodes | 12 | | | 3.4 | Cyclic | redundancy check calculation unit (CRC) | 13 | | | 3.5 | Power | management | 13 | | | | 3.5.1 | Power supply schemes | 13 | | | | 3.5.2 | Power supply supervisors | 13 | | | | 3.5.3 | Voltage regulator | 13 | | | | 3.5.4 | Low-power modes | 14 | | | 3.6 | Clocks | and startup | 14 | | | 3.7 | Genera | al-purpose inputs/outputs (GPIOs) | 15 | | | 3.8 | Direct i | memory access controller (DMA) | 16 | | | 3.9 | Interru | pts and events | 16 | | | | 3.9.1 | Nested vectored interrupt controller (NVIC) | 16 | | | | 3.9.2 | Extended interrupt/event controller (EXTI) | 16 | | | 3.10 | Analog | to digital converter (ADC) | 17 | | | | 3.10.1 | Temperature sensor | | | | | 3.10.2 | Internal voltage reference (V <sub>REFINT</sub> ) | | | | 3.11 | Timers | and watchdogs | | | | | 3.11.1 | Advanced-control timer (TIM1) | | | | | | General-purpose timers (TIM3, TIM1417) | | | | | 3.11.3 | Basic timers TIM6 and TIM7 | | | | | 3.11.4 | Independent watchdog (IWDG) | | | | | 3.11.5<br>3.11.6 | System window watchdog (WWDG) | | | | 2.10 | | • | | | | 3.12 | | me clock (RTC) | | | | 3.13 | | itegrated circuit interfaces (I <sup>2</sup> C) | | | | 3.14 | Univers | sal synchronous/asynchronous receiver/transmitter (USART) | 21 | | | 3.15 | Serial <sub>I</sub> | peripheral interface (SPI) | 22 | |---|-------|---------------------|--------------------------------------------------------|----| | | 3.16 | Serial v | wire debug port (SW-DP) | 23 | | 4 | Pino | uts and | pin descriptions | 24 | | 5 | Mem | ory ma <sub>l</sub> | pping | 37 | | 6 | Elect | trical ch | naracteristics | 40 | | | 6.1 | Param | eter conditions | 40 | | | | 6.1.1 | Minimum and maximum values | 40 | | | | 6.1.2 | Typical values | 40 | | | | 6.1.3 | Typical curves | 40 | | | | 6.1.4 | Loading capacitor | 40 | | | | 6.1.5 | Pin input voltage | 40 | | | | 6.1.6 | Power supply scheme | 41 | | | | 6.1.7 | Current consumption measurement | 41 | | | 6.2 | Absolu | te maximum ratings | 42 | | | 6.3 | Operat | ing conditions | 43 | | | | 6.3.1 | General operating conditions | 43 | | | | 6.3.2 | Operating conditions at power-up / power-down | 44 | | | | 6.3.3 | Embedded reset and power control block characteristics | 44 | | | | 6.3.4 | Embedded reference voltage | 45 | | | | 6.3.5 | Supply current characteristics | 45 | | | | 6.3.6 | Wakeup time from low-power mode | 50 | | | | 6.3.7 | External clock source characteristics | 51 | | | | 6.3.8 | Internal clock source characteristics | 55 | | | | 6.3.9 | PLL characteristics | 56 | | | | 6.3.10 | Memory characteristics | 56 | | | | 6.3.11 | EMC characteristics | 57 | | | | 6.3.12 | Electrical sensitivity characteristics | 58 | | | | 6.3.13 | I/O current injection characteristics | 59 | | | | 6.3.14 | I/O port characteristics | 60 | | | | 6.3.15 | NRST pin characteristics | 65 | | | | 6.3.16 | 12-bit ADC characteristics | 66 | | | | 6.3.17 | Temperature sensor characteristics | 70 | | | | 6.3.18 | Timer characteristics | 70 | | | | 6.3.19 | Communication interfaces | 71 | | 7 | Pack | cage info | ormation | 75 | |---|------|-----------|-------------------------|----| | | 7.1 | LQFP6 | 64 package information | 75 | | | 7.2 | LQFP4 | 48 package information | 78 | | | 7.3 | LQFP3 | 32 package information | 81 | | | 7.4 | TSSOF | P20 package information | 84 | | | 7.5 | Therma | al characteristics | 87 | | | | 7.5.1 | Reference document | 87 | | 8 | Orde | ering inf | formation | 88 | | 9 | Revi | sion his | story | 80 | STM32F030x4/x6/x8/xC List of tables # List of tables | Table 1. | Device summary | 1 | |-----------|------------------------------------------------------------------------------------------------|----| | Table 2. | STM32F030x4/x6/x8/xC family device features and peripheral counts | 10 | | Table 3. | Temperature sensor calibration values | 17 | | Table 4. | Internal voltage reference calibration values | 17 | | Table 5. | Timer feature comparison | | | Table 6. | Comparison of I2C analog and digital filters | 21 | | Table 7. | STM32F030x4/x6/x8/xC I <sup>2</sup> C implementation | 21 | | Table 8. | STM32F0x0 USART implementation | 22 | | Table 9. | STM32F030x4/x6/x8/xC SPI implementation | 23 | | Table 10. | Legend/abbreviations used in the pinout table | | | Table 11. | STM32F030x4/6/8/C pin definitions | 27 | | Table 12. | Alternate functions selected through GPIOA_AFR registers for port A | | | Table 13. | Alternate functions selected through GPIOB_AFR registers for port B | 34 | | Table 14. | Alternate functions selected through GPIOC_AFR registers for port C | 36 | | Table 15. | Alternate functions selected through GPIOD_AFR registers for port D | 36 | | Table 16. | Alternate functions selected through GPIOF_AFR registers for port F | 36 | | Table 17. | STM32F030x4/x6/x8/xC peripheral register boundary addresses | 38 | | Table 18. | Voltage characteristics | | | Table 19. | Current characteristics | | | Table 20. | Thermal characteristics | | | Table 21. | General operating conditions | | | Table 22. | Operating conditions at power-up / power-down | 44 | | Table 23. | Embedded reset and power control block characteristics | | | Table 24. | Embedded internal reference voltage | | | Table 25. | Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD} = 3.6 \text{ V} \dots$ | | | Table 26. | Typical and maximum current consumption from the V <sub>DDA</sub> supply | | | Table 27. | Typical and maximum consumption in Stop and Standby modes | 48 | | Table 28. | Typical current consumption in Run mode, code with data processing | | | | running from Flash | | | Table 29. | Switching output I/O current consumption | | | Table 30. | Low-power mode wakeup timings | | | Table 31. | High-speed external user clock characteristics | | | Table 32. | Low-speed external user clock characteristics | | | Table 33. | HSE oscillator characteristics | | | Table 34. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 35. | HSI oscillator characteristics | | | Table 36. | HSI14 oscillator characteristics | | | Table 37. | LSI oscillator characteristics | | | Table 38. | PLL characteristics | | | Table 39. | Flash memory characteristics | | | Table 40. | Flash memory endurance and data retention | | | Table 41. | EMS characteristics | | | Table 42. | EMI characteristics | | | Table 43. | ESD absolute maximum ratings | | | Table 44. | Electrical sensitivities | | | Table 45. | I/O current injection susceptibility | | | Table 46. | I/O static characteristics | | | Table 47. | Output voltage characteristics | 63 | | Table 48. | I/O AC characteristics | | |-----------|----------------------------------------------------|----| | Table 49. | NRST pin characteristics | 65 | | Table 50. | ADC characteristics | | | Table 51. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 14 MHz | 68 | | Table 52. | ADC accuracy | | | Table 53. | TS characteristics | | | Table 54. | TIMx characteristics | 70 | | Table 55. | IWDG min/max timeout period at 40 kHz (LSI) | 71 | | Table 56. | WWDG min/max timeout value at 48 MHz (PCLK) | 71 | | Table 57. | I2C analog filter characteristics | | | Table 58. | SPI characteristics | | | Table 59. | LQFP64 mechanical data | 75 | | Table 60. | LQFP48 mechanical data | | | Table 61. | LQFP32 mechanical data | 81 | | Table 62. | TSSOP20 mechanical data | | | Table 63. | Package thermal characteristics | 87 | | Table 64. | Ordering information scheme | | | Table 65 | Document revision history | 90 | STM32F030x4/x6/x8/xC List of figures # **List of figures** | Figure 1. | Block diagram | |------------|-------------------------------------------------------------------------| | Figure 2. | Clock tree | | Figure 3. | LQFP64 64-pin package pinout (top view), for STM32F030x4/6/8 devices 24 | | Figure 4. | LQFP64 64-pin package pinout (top view), for STM32F030RC devices | | Figure 5. | LQFP48 48-pin package pinout (top view), for STM32F030x4/6/8 devices | | Figure 6. | LQFP48 48-pin package pinout (top view), for STM32F030CC devices | | Figure 7. | LQFP32 32-pin package pinout (top view) | | Figure 8. | TSSOP20 20-pin package pinout (top view) | | Figure 9. | STM32F030x4/x6/x8/xC memory map | | Figure 10. | Pin loading conditions40 | | Figure 11. | Pin input voltage | | Figure 12. | Power supply scheme | | Figure 13. | Current consumption measurement scheme | | Figure 14. | High-speed external clock source AC timing diagram51 | | Figure 15. | Low-speed external clock source AC timing diagram52 | | Figure 16. | Typical application with an 8 MHz crystal | | Figure 17. | Typical application with a 32.768 kHz crystal | | Figure 18. | TC and TTa I/O input characteristics | | Figure 19. | Five volt tolerant (FT and FTf) I/O input characteristics | | Figure 20. | I/O AC characteristics definition | | Figure 21. | Recommended NRST pin protection | | Figure 22. | ADC accuracy characteristics | | Figure 23. | Typical connection diagram using the ADC69 | | Figure 24. | SPI timing diagram - slave mode and CPHA = 0 | | Figure 25. | SPI timing diagram - slave mode and CPHA = 1 | | Figure 26. | SPI timing diagram - master mode | | Figure 27. | LQFP64 outline | | Figure 28. | LQFP64 recommended footprint | | Figure 29. | LQFP64 marking example (package top view)77 | | Figure 30. | LQFP48 outline | | Figure 31. | LQFP48 recommended footprint | | Figure 32. | LQFP48 marking example (package top view)80 | | Figure 33. | LQFP32 outline | | Figure 34. | LQFP32 recommended footprint82 | | Figure 35. | LQFP32 marking example (package top view)83 | | Figure 36. | TSSOP20 outline | | Figure 37. | TSSOP20 footprint | | Figure 38. | TSSOP20 marking example (package top view) | Introduction STM32F030x4/x6/x8/xC ### 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F030x4/x6/x8/xC microcontrollers. This document should be read in conjunction with the STM32F0x0xx reference manual (RM0360). The reference manual is available from the STMicroelectronics website *www.st.com*. For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M0 core, please refer to the Cortex<sup>®</sup>-M0 Technical Reference Manual, available from the www.arm.com website. STM32F030x4/x6/x8/xC Description # 2 Description The STM32F030x4/x6/x8/xC microcontrollers incorporate the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M0 32-bit RISC core operating at a 48 MHz frequency, high-speed embedded memories (up to 256 Kbytes of Flash memory and up to 32 Kbytes of SRAM), and an extensive range of enhanced peripherals and I/Os. All devices offer standard communication interfaces (up to two I<sup>2</sup>Cs, up to two SPIs and up to six USARTs), one 12-bit ADC, seven general-purpose 16-bit timers and an advanced-control PWM timer. The STM32F030x4/x6/x8/xC microcontrollers operate in the -40 to +85 °C temperature range from a 2.4 to 3.6V power supply. A comprehensive set of power-saving modes allows the design of low-power applications. The STM32F030x4/x6/x8/xC microcontrollers include devices in four different packages ranging from 20 pins to 64 pins. Depending on the device chosen, different sets of peripherals are included. The description below provides an overview of the complete range of STM32F030x4/x6/x8/xC peripherals proposed. These features make the STM32F030x4/x6/x8/xC microcontrollers suitable for a wide range of applications such as application control and user interfaces, handheld equipment, A/V receivers and digital TV, PC peripherals, gaming and GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms, and HVACs. Description STM32F030x4/x6/x8/xC Table 2. STM32F030x4/x6/x8/xC family device features and peripheral counts | Peripheral | | STM32<br>F030F4 | STM32<br>F030K6 | STM32<br>F030C6 | STM32<br>F030C8 | STM32<br>F030CC | STM32<br>F030R8 | STM32<br>F030RC | |---------------------------------|------------------|-----------------------------------------------------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------| | Flash (Kbyt | es) | 16 | 32 | 32 | 64 | 256 | 64 | 256 | | SRAM (Kby | /tes) | | 4 | | 8 | 32 | 8 | 32 | | | Advanced control | | | | 1 (16-bit) | | | | | Timers | General purpose | | 4 (16-bit) <sup>(1)</sup> | | 5 (16-bit) | | | | | | Basic | | - | | 1 (16-bit) <sup>(2)</sup> | 2 (16-bit) | 1 (16-bit) <sup>(2)</sup> | 2 (16-bit) | | | SPI | | 1 <sup>(3)</sup> | | 2 | | | | | Comm. interfaces | I <sup>2</sup> C | | 1 <sup>(4)</sup> | | 2 | | | | | Intoriacco | USART | | 1 <sup>(5)</sup> | | 2 <sup>(6)</sup> | 6 | 2 <sup>(6)</sup> | 6 | | 12-bit ADC (number of channels) | | 1<br>(9 ext.<br>+2 int.) | 1<br>(10 ext.<br>+2 int.) | 1<br>(10 ext.<br>+2 int.) | 1<br>(10 ext.<br>+2 int.) | 1<br>(10 ext.<br>+2 int.) | 1<br>(16 ext.<br>+2 int.) | 1<br>(16 ext.<br>+2 int.) | | GPIOs | | 15 | 26 | 39 | 39 | 37 | 55 | 51 | | Max. CPU frequency | | 48 MHz | | | | | | | | Operating v | oltage | 2.4 to 3.6 V | | | | | | | | Operating t | emperature | Ambient operating temperature: -40°C to 85°C Junction temperature: -40°C to 105°C | | | | | | | | Packages | | TSSOP20 | LQFP32 | | LQFP48 | | LQF | P64 | <sup>1.</sup> TIM15 is not present. <sup>2.</sup> TIM7 is not present. <sup>3.</sup> SPI2 is not present. <sup>4.</sup> I2C2 is not present. <sup>5.</sup> USART2 to USART6 are not present. <sup>6.</sup> USART3 to USART6 are not present STM32F030x4/x6/x8/xC Description Figure 1. Block diagram - . TIMER6, TIMER15, SPI, USART2 and I2C2 are available on STM32F030x8/C devices only. - 2. USART3, USART4, USART5, USART6 and TIMER7 are available on STM32F030xC devices only. ### 3 Functional overview # 3.1 ARM®-Cortex®-M0 core with embedded Flash and SRAM The ARM® Cortex®-M0 processor is the latest generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM® Cortex®-M0 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The STM32F0xx family has an embedded ARM core and is therefore compatible with all ARM tools and software. *Figure 3* shows the general block diagram of the device family. ### 3.2 Memories The device has the following features: - 4 to 32 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states and featuring embedded parity checking with exception generation for failcritical applications. - The non-volatile memory is divided into two arrays: - 16 to 256 Kbytes of embedded Flash memory for programs and data - Option bytes The option bytes are used to write-protect the memory (with 4 KB granularity) and/or readout-protect the whole memory with the following options: - Level 0: no readout protection - Level 1: memory readout protection, the Flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected - Level 2: chip readout protection, debug features (Cortex<sup>®</sup>-M0 serial wire) and boot in RAM selection disabled ### 3.3 Boot modes At startup, the boot pin and boot selector option bit are used to select one of the three boot options: - Boot from User Flash - Boot from System Memory - Boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART on pins PA14/PA15 or PA9/PA10. 12/91 DocID024849 Rev 3 ### 3.4 Cyclic redundancy check calculation unit (CRC) The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. ### 3.5 Power management ### 3.5.1 Power supply schemes - V<sub>DD</sub> = 2.4 to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through VDD pins. - V<sub>DDA</sub> = from V<sub>DD</sub> to 3.6 V: external analog power supply for ADC, Reset blocks, RCs and PLL. The V<sub>DDA</sub> voltage level must be always greater or equal to the V<sub>DD</sub> voltage level and must be provided first. For more details on how to connect power pins, refer to Figure 12: Power supply scheme. ### 3.5.2 Power supply supervisors The device has integrated power-on reset (POR) and power-down reset (PDR) circuits. They are always active, and ensure proper operation above a threshold of 2 V. The device remains in reset mode when the monitored supply voltage is below a specified threshold, $V_{POR/PDR}$ , without the need for an external reset circuit. - The POR monitors only the V<sub>DD</sub> supply voltage. During the startup phase it is required that V<sub>DDA</sub> should arrive first and be greater than or equal to V<sub>DD</sub>. - The PDR monitors both the V<sub>DD</sub> and V<sub>DDA</sub> supply voltages, however the V<sub>DDA</sub> power supply supervisor can be disabled (by programming a dedicated Option bit) to reduce the power consumption if the application design ensures that V<sub>DDA</sub> is higher than or equal to V<sub>DD</sub>. ### 3.5.3 Voltage regulator The regulator has two operating modes and it is always enabled after reset. - Main (MR) is used in normal operating mode (Run). - Low power (LPR) can be used in Stop mode where the power demand is reduced. In Standby mode, it is put in power down mode. In this mode, the regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost). ### 3.5.4 Low-power modes The STM32F030x4/x6/x8/xC microcontrollers support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: ### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. ### Stop mode Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode. The device can be woken up from Stop mode by any of the EXTI lines. The EXTI line source can be one of the 16 external lines and RTC. ### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the RTC domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pins, or an RTC event occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. ### 3.6 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator). Several prescalers allow the application to configure the frequency of the AHB and the APB domains. The maximum frequency of the AHB and the APB domains is 48 MHz. 577 Figure 2. Clock tree - 1. Applies to STM32F030x4/x6/xC devices. - 2. Applies to STM32F030x8/xC devices. - 3. Applies to STM32F030xC devices. # 3.7 General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. The I/O configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. #### 3.8 Direct memory access controller (DMA) The 5-channel general-purpose DMA manages memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA supports circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, I2C, USART, all TIMx timers (except TIM14) and ADC. #### 3.9 Interrupts and events #### 3.9.1 Nested vectored interrupt controller (NVIC) The STM32F0xx family embeds a nested vectored interrupt controller able to handle up to 32 maskable interrupt channels (not including the 16 interrupt lines of Cortex<sup>®</sup>-M0) and 4 priority levels. - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail-chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. #### 3.9.2 **Extended interrupt/event controller (EXTI)** The extended interrupt/event controller consists of 32 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 55 GPIOs can be connected to the 16 external interrupt lines. DocID024849 Rev 3 16/91 ### 3.10 Analog to digital converter (ADC) The 12-bit analog to digital converter has up to 16 external and two internal (temperature sensor, voltage reference measurement) channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. ### 3.10.1 Temperature sensor The temperature sensor (TS) generates a voltage $V_{SENSE}$ that varies linearly with temperature. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. Table 3. Temperature sensor calibration values # 3.10.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC. $V_{REFINT}$ is internally connected to the ADC\_IN17 input channel. The precise voltage of $V_{REFINT}$ is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. Table 4. Internal voltage reference calibration values | Calibration value name | Description | Memory address | | | |------------------------|----------------------------------------------------------------------------------------------------|---------------------------|--|--| | <u> </u> | Raw data acquired at a temperature of 30 °C ( $\pm$ 5 °C), V <sub>DDA</sub> = 3.3 V ( $\pm$ 10 mV) | 0x1FFF F7BA - 0x1FFF F7BB | | | ### 3.11 Timers and watchdogs The STM32F030x4/x6/x8/xC devices include up to five general-purpose timers, two basic timers and one advanced control timer. *Table 5* compares the features of the different timers. Counter Counter **Prescaler DMA** request Capture/compare Complementary **Timer Timer** resolution factor generation channels outputs type type Up, Any integer Advanced TIM<sub>1</sub> 16-bit between 1 4 3 down, Yes control up/down and 65536 Up, Any integer TIM3 16-bit down. between 1 Yes 4 up/down and 65536 Any integer TIM14 16-bit Up between 1 No 1 and 65536 General purpose Any integer TIM15<sup>(1)</sup> 16-bit Up between 1 Yes 2 and 65536 Any integer TIM16. 16-bit Up between 1 Yes 1 and 65536 Any integer between 1 and 65536 Table 5. Timer feature comparison 16-bit TIM17 TIM6,(1) TIM7<sup>(2)</sup> Basic ### 3.11.1 Advanced-control timer (TIM1) The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for: Yes 0 - Input capture - Output compare - PWM generation (edge or center-aligned modes) Up One-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). The counter can be frozen in debug mode. Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining. 18/91 DocID024849 Rev 3 <sup>1.</sup> Available on STM32F030x8 and STM32F030xC devices only. <sup>2.</sup> Available on STM32F030xC devices only ### 3.11.2 General-purpose timers (TIM3, TIM14..17) There are four or five synchronizable general-purpose timers embedded in the STM32F030x4/x6/x8/xC devices (see *Table 5* for differences). Each general-purpose timer can be used to generate PWM outputs, or as simple time base. #### TIM3 STM32F030x4/x6/x8/xC devices feature one synchronizable 4-channel general-purpose timer. TIM3 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. It features four independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages. The TIM3 general-purpose timer can work with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining. TIM3 has an independent DMA request generation. This timer is capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. The counter can be frozen in debug mode. #### TIM14 This timer is based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output. Its counter can be frozen in debug mode. ### TIM15, TIM16 and TIM17 These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM15 has two independent channels, whereas TIM16 and TIM17 feature one single channel for input capture/output compare, PWM or one-pulse mode output. The TIM15, TIM16 and TIM17 timers can work together, and TIM15 can also operate with TIM1 via the Timer Link feature for synchronization or event chaining. TIM15 can be synchronized with TIM16 and TIM17. TIM15, TIM16 and TIM17 have a complementary output with dead-time generation and independent DMA request generation. Their counters can be frozen in debug mode. ### 3.11.3 Basic timers TIM6 and TIM7 These timers can be used as a generic 16-bit time base. ### 3.11.4 Independent watchdog (IWDG) The independent watchdog is based on an 8-bit prescaler and 12-bit downcounter with user-defined refresh window. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. ### 3.11.5 System window watchdog (WWDG) The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB clock (PCLK). It has an early warning interrupt capability and the counter can be frozen in debug mode. ### 3.11.6 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0 - Programmable clock source (HCLK or HCLK/8) ### 3.12 Real-time clock (RTC) The RTC is an independent BCD timer/counter. Its main features are the following: - Calendar with subseconds, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatic correction for 28, 29 (leap year), 30, and 31 day of the month. - Programmable alarm with wake up from Stop and Standby mode capability. - Periodic wakeup unit with programmable resolution and period. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize the RTC with a master clock. - Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy. - Tow anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection. - Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection. - Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. The RTC clock sources can be: - A 32.768 kHz external crystal - A resonator or oscillator - The internal low-power RC oscillator (typical frequency of 40 kHz) - The high-speed external clock divided by 32 # 3.13 Inter-integrated circuit interfaces (I<sup>2</sup>C) Up to two I2C interfaces (I2C1 and I2C2) can operate in multimaster or slave modes. Both can support Standard mode (up to 100 kbit/s) or Fast mode (up to 400 kbit/s). I2C1 also supports Fast Mode Plus (up to 1 Mbit/s), with 20 mA output drive. Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (two addresses, one with configurable mask). They also include programmable analog and digital noise filters. Table 6. Comparison of I2C analog and digital filters | - | Analog filter | Digital filter | | | |----------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------|--|--| | Pulse width of suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I2C peripheral clocks | | | | Benefits | Available in Stop mode | Extra filtering capability vs. standard requirements. Stable length | | | | Drawbacks | Variations depending on temperature, voltage, process | - | | | In addition, I2C1 provides hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management The I2C interfaces can be served by the DMA controller. Refer to Table 7 for the differences between I2C1 and I2C2. Table 7. STM32F030x4/x6/x8/xC I<sup>2</sup>C implementation<sup>(1)</sup> | I2C features | I2C1 | I2C2 <sup>(2)</sup> | |--------------------------------------------------------------|------|---------------------| | 7-bit addressing mode | X | Х | | 10-bit addressing mode | Х | Х | | Standard mode (up to 100 kbit/s) | Х | Х | | Fast mode (up to 400 kbit/s) | Х | Х | | Fast Mode Plus (up to 1 Mbit/s), with 20mA output drive I/Os | Х | - | | Independent clock | Х | - | | SMBus | Х | - | | Wakeup from STOP | - | - | <sup>1.</sup> X = supported. # 3.14 Universal synchronous/asynchronous receiver/transmitter (USART) The device embeds up to six universal synchronous/asynchronous receivers/transmitters that communicate at speeds of up to 6 Mbit/s. <sup>2.</sup> Only available on STM32F030x8/C devices. *Table 8* gives an overview of features as implemented on the available USART interfaces. All USART interfaces can be served by the DMA controller. Table 8. STM32F0x0 USART implementation<sup>(1)</sup> | LICART mades/ | STM32F030x4<br>STM32F030x6 | STM32F030x8 | | STM32F030xC | | | | |---------------------------------------------|------------------------------|-------------|--------|----------------------------|--------|--------|--------| | USART modes/<br>features | USART1 | USART1 | USART2 | USART1<br>USART2<br>USART3 | USART4 | USART5 | USART6 | | Hardware flow control for modem | х | Х | Х | Х | Х | - | - | | Continuous communication using DMA | Х | Х | х | х | Х | Х | Х | | Multiprocessor communication | Х | Х | Х | Х | Х | Х | Х | | Synchronous mode | Х | Х | Х | Х | Х | Х | - | | Smartcard mode | - | - | - | - | - | - | - | | Single-wire Half-duplex communication | х | Х | Х | Х | Х | Х | Х | | IrDA SIR ENDEC block | - | - | - | - | - | - | - | | LIN mode | - | - | - | - | - | - | - | | Dual clock domain and wakeup from Stop mode | - | - | - | - | - | - | - | | Receiver timeout interrupt | х | Х | - | Х | - | - | - | | Modbus communication | - | - | - | - | - | - | - | | Auto baud rate detection (supported modes) | 2 | 2 | - | 4 | - | - | - | | Driver Enable | Х | Х | Х | Х | Х | Х | Х | | USART data length | 8 and 9 bits 7, 8 and 9 bits | | | | | | | <sup>1.</sup> X = supported. # 3.15 Serial peripheral interface (SPI) Up to two SPIs are able to communicate up to 18 Mbit/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. SPI1 and SPI2 are identical and implement the set of features shown in the following table. Table 9. STM32F030x4/x6/x8/xC SPI implementation<sup>(1)</sup> | SPI features | SPI1 | SPI2 <sup>(2)</sup> | |--------------------------|------|---------------------| | Hardware CRC calculation | X | X | | Rx/Tx FIFO | Х | Х | | NSS pulse mode | Х | Х | | TI mode | Х | Х | <sup>1.</sup> X = supported. # 3.16 Serial wire debug port (SW-DP) An ARM SW-DP interface is provided to allow a serial wire debugging tool to be connected to the MCU. <sup>2.</sup> Not available on STM32F030x4/6. # 4 Pinouts and pin descriptions Figure 3. LQFP64 64-pin package pinout (top view), for STM32F030x4/6/8 devices Figure 4. LQFP64 64-pin package pinout (top view), for STM32F030RC devices 47/ 24/91 DocID024849 Rev 3 VDD VSS PB9 PB8 BOOT0 PB7 PB6 PB8 PB8 PB8 PB8 PB84 PB83 PA14 36 🖪 PF7 VDD 🗆 PC13 35 PF6 PC14-OSC32 IN 34 PA13 PC15-OSC32\_OUT □ 33 PA12 32 PA11 PF0-OSC\_IN □5 PF1-OSC\_OUT 6 31 PA10 LQFP48 NRST 🗆 30 PA9 29 PA8 VSSA □8 VDDA 🗆 9 PAO 🗆 10 28 PB15 27 PB14 26 PB13 25 PB12 PÅ1 □11 PA2 🗖 12 ■ IO pins replaced by supply pairs for STM32F030CC devices. MSv36497V2 Figure 5. LQFP48 48-pin package pinout (top view), for STM32F030x4/6/8 devices