Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # STM32F051x4 STM32F051x6 STM32F051x8 ARM®-based 32-bit MCU, 16 to 64 KB Flash, 11 timers, ADC, DAC and communication interfaces, 2.0-3.6 V Datasheet - production data #### **Features** - Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M0 CPU, frequency up to 48 MHz - Memories - 16 to 64 Kbytes of Flash memory - 8 Kbytes of SRAM with HW parity checking - · CRC calculation unit - · Reset and power management - Digital and I/O supply: V<sub>DD</sub> = 2.0 V to 3.6 V - Analog supply: $V_{DDA}$ = from $V_{DD}$ to 3.6 V - Power-on/Power down reset (POR/PDR) - Programmable voltage detector (PVD) - Low power modes: Sleep, Stop, Standby - V<sub>BAT</sub> supply for RTC and backup registers - · Clock management - 4 to 32 MHz crystal oscillator - 32 kHz oscillator for RTC with calibration - Internal 8 MHz RC with x6 PLL option - Internal 40 kHz RC oscillator - Up to 55 fast I/Os - All mappable on external interrupt vectors - Up to 36 I/Os with 5 V tolerant capability - 5-channel DMA controller - One 12-bit, 1.0 µs ADC (up to 16 channels) - Conversion range: 0 to 3.6 V - Separate analog supply from 2.4 up to 3.6 - · One 12-bit DAC channel - Two fast low-power analog comparators with programmable input and output - Up to 18 capacitive sensing channels supporting touchkey, linear and rotary touch sensors - Up to 11 timers - One 16-bit 7-channel advanced-control timer for 6 channels PWM output, with deadtime generation and emergency stop - One 32-bit and one 16-bit timer, with up to 4 IC/OC, usable for IR control decoding - One 16-bit timer, with 2 IC/OC, 1 OCN, deadtime generation and emergency stop - Two 16-bit timers, each with IC/OC and OCN, deadtime generation, emergency stop and modulator gate for IR control - One 16-bit timer with 1 IC/OC - Independent and system watchdog timers - SysTick timer: 24-bit downcounter - One 16-bit basic timer to drive the DAC - Calendar RTC with alarm and periodic wakeup from Stop/Standby - · Communication interfaces - Up to two I<sup>2</sup>C interfaces, one supporting Fast Mode Plus (1 Mbit/s) with 20 mA current sink, SMBus/PMBus and wakeup from Stop mode - Up to two USARTs supporting master synchronous SPI and modem control, one with ISO7816 interface, LIN, IrDA capability, auto baud rate detection and wakeup feature - Up to two SPIs (18 Mbit/s) with 4 to 16 programmable bit frame, one with I<sup>2</sup>S interface multiplexed - HDMI CEC interface, wakeup on header reception - Serial wire debug (SWD) - 96-bit unique ID - All packages ECOPACK<sup>®</sup>2 Table 1. Device summary | Reference | Part number | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------| | STM32F051xx | STM32F051C4, STM32F051K4, STM32F051R4<br>STM32F051C6, STM32F051K6, STM32F051R6<br>STM32F051C8, STM32F051K8, STM32F051R8,<br>STM32F051T8 | # **Contents** | 1 | Intro | duction | | 9 | |---|-------|----------|---------------------------------------------------|----| | 2 | Desc | ription | | 10 | | 3 | Fund | tional o | verview | 13 | | | 3.1 | ARM®- | Cortex®-M0 core | 13 | | | 3.2 | Memor | ies | 13 | | | 3.3 | Boot m | odes | 13 | | | 3.4 | Cyclic r | redundancy check calculation unit (CRC) | 14 | | | 3.5 | Power | management | 14 | | | | 3.5.1 | Power supply schemes | 14 | | | | 3.5.2 | Power supply supervisors | 14 | | | | 3.5.3 | Voltage regulator | 14 | | | | 3.5.4 | Low-power modes | 15 | | | 3.6 | Clocks | and startup | 15 | | | 3.7 | Genera | al-purpose inputs/outputs (GPIOs) | 16 | | | 3.8 | Direct r | memory access controller (DMA) | 17 | | | 3.9 | Interrup | ots and events | 17 | | | | 3.9.1 | Nested vectored interrupt controller (NVIC) | 17 | | | | 3.9.2 | Extended interrupt/event controller (EXTI) | 17 | | | 3.10 | Analog | -to-digital converter (ADC) | 17 | | | | 3.10.1 | Temperature sensor | 18 | | | | 3.10.2 | Internal voltage reference (V <sub>REFINT</sub> ) | 18 | | | | 3.10.3 | V <sub>BAT</sub> battery voltage monitoring | 19 | | | 3.11 | Digital- | to-analog converter (DAC) | 19 | | | 3.12 | Compa | rators (COMP) | 19 | | | 3.13 | Touch s | sensing controller (TSC) | 19 | | | 3.14 | Timers | and watchdogs | 21 | | | | 3.14.1 | Advanced-control timer (TIM1) | 21 | | | | 3.14.2 | General-purpose timers (TIM2, 3, 14, 15, 16, 17) | 22 | | | | 3.14.3 | Basic timer TIM6 | 22 | | | | 3.14.4 | Independent watchdog (IWDG) | | | | | 3.14.5 | System window watchdog (WWDG) | 23 | | | | 3.14.6 Sys | Tick timer | 23 | |---|------|---------------|-----------------------------------------------------------------------------|------| | | 3.15 | Real-time cl | ock (RTC) and backup registers | . 23 | | | 3.16 | | ted circuit interface (I <sup>2</sup> C) | | | | 3.17 | Universal sy | nchronous/asynchronous receiver/transmitter (USART) | . 25 | | | 3.18 | _ | neral interface (SPI) / Inter-integrated sound interface (I <sup>2</sup> S) | | | | 3.19 | High-definiti | on multimedia interface (HDMI) - consumer | | | | 3.20 | Serial wire o | lebug port (SW-DP) | . 26 | | 4 | Pino | uts and pin | descriptions | . 27 | | 5 | Mem | ory mapping | g | . 39 | | 6 | Elec | rical charac | teristics | . 42 | | | 6.1 | Parameter of | conditions | . 42 | | | | 6.1.1 Min | imum and maximum values | . 42 | | | | 6.1.2 Typ | ical values | . 42 | | | | 6.1.3 Typ | ical curves | . 42 | | | | 6.1.4 Loa | ding capacitor | . 42 | | | | 6.1.5 Pin | input voltage | . 42 | | | | 6.1.6 Pov | ver supply scheme | . 43 | | | | 6.1.7 Cur | rent consumption measurement | . 44 | | | 6.2 | Absolute ma | aximum ratings | . 45 | | | 6.3 | Operating co | onditions | . 47 | | | | 6.3.1 Ger | neral operating conditions | 47 | | | | 6.3.2 Ope | erating conditions at power-up / power-down | 47 | | | | | bedded reset and power control block characteristics | | | | | 6.3.4 Em | bedded reference voltage | . 49 | | | | 6.3.5 Sup | oply current characteristics | . 49 | | | | 6.3.6 Wa | keup time from low-power mode | 59 | | | | 6.3.7 Ext | ernal clock source characteristics | . 59 | | | | 6.3.8 Inte | rnal clock source characteristics | 63 | | | | 6.3.9 PLL | characteristics | . 66 | | | | 6.3.10 Mer | mory characteristics | . 66 | | | | 6.3.11 EM | C characteristics | . 67 | | | | 6.3.12 Elec | ctrical sensitivity characteristics | . 68 | | | | 6.3.13 I/O | current injection characteristics | . 69 | | | | | | | #### Contents | | | 6.3.14 | I/O port characteristics | 70 | |---|------|-----------|---------------------------------------------|-----| | | | 6.3.15 | NRST pin characteristics | 75 | | | | 6.3.16 | 12-bit ADC characteristics | 76 | | | | 6.3.17 | DAC electrical specifications | 80 | | | | 6.3.18 | Comparator characteristics | 82 | | | | 6.3.19 | Temperature sensor characteristics | 84 | | | | 6.3.20 | V <sub>BAT</sub> monitoring characteristics | 84 | | | | 6.3.21 | Timer characteristics | 84 | | | | 6.3.22 | Communication interfaces | 85 | | 7 | Pack | cage info | ormation | 91 | | | 7.1 | UFBGA | A64 package information | 91 | | | 7.2 | LQFP6 | 4 package information | 94 | | | 7.3 | LQFP4 | 8 package information | 97 | | | 7.4 | UFQFF | PN48 package information | 100 | | | 7.5 | WLCSI | P36 package information | 103 | | | 7.6 | LQFP3 | 32 package information | 106 | | | 7.7 | UFQFF | PN32 package information | 108 | | | 7.8 | Therma | al characteristics | 112 | | | | 7.8.1 | Reference document | 112 | | | | 7.8.2 | Selecting the product temperature range | 112 | | 8 | Orde | ering inf | ormation | 115 | | 9 | Revi | sion his | story | 116 | # List of tables | Table 1. | Device summary | 1 | |-----------|--------------------------------------------------------------------------|----| | Table 2. | STM32F051xx family device features and peripheral count | | | Table 3. | Temperature sensor calibration values | | | Table 4. | Internal voltage reference calibration values | | | Table 5. | Capacitive sensing GPIOs available on STM32F051xx devices | | | Table 6. | Effective number of capacitive sensing channels on STM32F051xx | | | Table 7. | Timer feature comparison | | | Table 8. | Comparison of I <sup>2</sup> C analog and digital filters | 24 | | Table 9. | STM32F051xx I <sup>2</sup> C implementation | | | Table 10. | STM32F051xx USART implementation | | | Table 11. | STM32F051xx SPI/I <sup>2</sup> S implementation | | | Table 12. | Legend/abbreviations used in the pinout table | | | Table 13. | Pin definitions | | | Table 14. | Alternate functions selected through GPIOA_AFR registers for port A | 37 | | Table 15. | Alternate functions selected through GPIOB_AFR registers for port B | | | Table 16. | STM32F051xx peripheral register boundary addresses | | | Table 17. | Voltage characteristics | | | Table 18. | Current characteristics | | | Table 19. | Thermal characteristics | 46 | | Table 20. | General operating conditions | | | Table 21. | Operating conditions at power-up / power-down | 48 | | Table 22. | Embedded reset and power control block characteristics | 48 | | Table 23. | Programmable voltage detector characteristics | 48 | | Table 24. | Embedded internal reference voltage | | | Table 25. | Typical and maximum current consumption from V <sub>DD</sub> at 3.6 V | 50 | | Table 26. | Typical and maximum current consumption from the V <sub>DDA</sub> supply | | | Table 27. | Typical and maximum current consumption in Stop and Standby modes | 52 | | Table 28. | Typical and maximum current consumption from the V <sub>BAT</sub> supply | 53 | | Table 29. | Typical current consumption, code executing from Flash memory, | | | | running from HSE 8 MHz crystal | 54 | | Table 30. | Switching output I/O current consumption | | | Table 31. | Peripheral current consumption | | | Table 32. | Low-power mode wakeup timings | | | Table 33. | High-speed external user clock characteristics | | | Table 34. | Low-speed external user clock characteristics | | | Table 35. | HSE oscillator characteristics | | | Table 36. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 37. | HSI oscillator characteristics | | | Table 38. | HSI14 oscillator characteristics | | | Table 39. | LSI oscillator characteristics | | | Table 40. | PLL characteristics | | | Table 41. | Flash memory characteristics | 66 | | Table 42. | Flash memory endurance and data retention | | | Table 43. | EMS characteristics | | | Table 44. | EMI characteristics | | | Table 45. | ESD absolute maximum ratings | | | Table 46. | Electrical sensitivities | | | Table 47. | I/O current injection susceptibility | 70 | #### List of tables | Table 48. | I/O static characteristics | 70 | |-----------|----------------------------------------------------|-----| | Table 49. | Output voltage characteristics | 73 | | Table 50. | I/O AC characteristics | 74 | | Table 51. | NRST pin characteristics | 75 | | Table 52. | ADC characteristics | | | Table 53. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 14 MHz | 77 | | Table 54. | ADC accuracy | 78 | | Table 55. | DAC characteristics | | | Table 56. | Comparator characteristics | 82 | | Table 57. | TS characteristics | 84 | | Table 58. | V <sub>BAT</sub> monitoring characteristics | 84 | | Table 59. | TIMx characteristics | 84 | | Table 60. | IWDG min/max timeout period at 40 kHz (LSI) | 85 | | Table 61. | WWDG min/max timeout value at 48 MHz (PCLK) | 85 | | Table 62. | I <sup>2</sup> C analog filter characteristics | 86 | | Table 63. | SPI characteristics | 86 | | Table 64. | I <sup>2</sup> S characteristics | | | Table 65. | UFBGA64 package mechanical data | | | Table 66. | UFBGA64 recommended PCB design rules | 92 | | Table 67. | LQFP64 package mechanical data | 94 | | Table 68. | LQFP48 package mechanical data | 98 | | Table 69. | UFQFPN48 package mechanical data | | | Table 70. | WLCSP36 package mechanical data | 103 | | Table 71. | WLCSP36 recommended PCB design rules | | | Table 72. | LQFP32 package mechanical data | 107 | | Table 73. | UFQFPN32 package mechanical data | 110 | | Table 74. | Package thermal characteristics | | | Table 75. | Ordering information scheme | 115 | | Table 76. | Document revision history | 116 | # **List of figures** | Figure 1. | Block diagram | . 12 | |------------|---------------------------------------------------------------------|------| | Figure 2. | Clock tree | | | Figure 3. | LQFP64 package pinout | | | Figure 4. | UFBGA64 package pinout | | | Figure 5. | LQFP48 package pinout | | | Figure 6. | UFQFPN48 package pinout | | | Figure 7. | WLCSP36 package pinout | | | Figure 8. | LQFP32 package pinout | | | Figure 9. | UFQFPN32 package pinout | | | Figure 10. | STM32F051x8 memory map | | | Figure 11. | Pin loading conditions | | | Figure 12. | Pin input voltage | | | Figure 13. | Power supply scheme | | | Figure 14. | Current consumption measurement scheme | | | Figure 15. | High-speed external clock source AC timing diagram | | | Figure 16. | Low-speed external clock source AC timing diagram | | | Figure 17. | Typical application with an 8 MHz crystal | | | Figure 18. | Typical application with a 32.768 kHz crystal | | | Figure 19. | HSI oscillator accuracy characterization results for soldered parts | | | Figure 20. | HSI14 oscillator accuracy characterization results | | | Figure 21. | TC and TTa I/O input characteristics | | | Figure 22. | Five volt tolerant (FT and FTf) I/O input characteristics | | | Figure 23. | I/O AC characteristics definition | | | Figure 24. | Recommended NRST pin protection | | | Figure 25. | ADC accuracy characteristics | | | Figure 26. | Typical connection diagram using the ADC | | | Figure 27. | 12-bit buffered / non-buffered DAC | | | Figure 28. | Maximum V <sub>REFINT</sub> scaler startup time from power down | | | Figure 29. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 30. | SPI timing diagram - slave mode and CPHA = 1 | | | Figure 31. | SPI timing diagram - master mode | | | Figure 32. | I <sup>2</sup> S slave timing diagram (Philips protocol) | | | Figure 33. | I <sup>2</sup> S master timing diagram (Philips protocol) | | | Figure 34. | UFBGA64 package outline | | | Figure 35. | Recommended footprint for UFBGA64 package | | | Figure 36. | UFBGA64 package marking example | | | Figure 37. | LQFP64 package outline | . 94 | | Figure 38. | Recommended footprint for LQFP64 package | . 95 | | Figure 39. | LQFP64 package marking example | | | Figure 40. | LQFP48 package outline | | | Figure 41. | Recommended footprint for LQFP48 package | | | Figure 42. | LQFP48 package marking example | | | Figure 43. | UFQFPN48 package outline | | | Figure 44. | Recommended footprint for UFQFPN48 package | | | Figure 45. | UFQFPN48 package marking example | | | Figure 46. | WLCSP36 package outline | | | Figure 47. | Recommended pad footprint for WLCSP36 package | | | Figure 48. | WLCSP36 package marking example | | ### List of figures #### STM32F051x4 STM32F051x6 STM32F051x8 | Figure 49. | LQFP32 package outline | 106 | |------------|-------------------------------------------------|-----| | Figure 50. | Recommended footprint for LQFP32 package | 107 | | Figure 51. | LQFP32 package marking example | 108 | | Figure 52. | UFQFPN32 package outline | 109 | | Figure 53. | Recommended footprint for UFQFPN32 package | 110 | | Figure 54. | UFQFPN32 package marking example | 111 | | Figure 55. | LQFP64 P <sub>D</sub> max versus T <sub>A</sub> | 114 | | | | | ### 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F051xx microcontrollers. This document should be read in conjunction with the STM32F0xxxx reference manual (RM0091). The reference manual is available from the STMicroelectronics website <a href="https://www.st.com">www.st.com</a>. For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M0 core, please refer to the Cortex<sup>®</sup>-M0 Technical Reference Manual, available from the www.arm.com website. ### 2 Description The STM32F051xx microcontrollers incorporate the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M0 32-bit RISC core operating at up to 48 MHz frequency, high-speed embedded memories (up to 64 Kbytes of Flash memory and 8 Kbytes of SRAM), and an extensive range of enhanced peripherals and I/Os. All devices offer standard communication interfaces (up to two I<sup>2</sup>Cs, up to two SPIs, one I<sup>2</sup>S, one HDMI CEC and up to two USARTs), one 12-bit ADC, one 12-bit DAC, six 16-bit timers, one 32-bit timer and an advanced-control PWM timer. The STM32F051xx microcontrollers operate in the -40 to +85 °C and -40 to +105 °C temperature ranges, from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving modes allows the design of low-power applications. The STM32F051xx microcontrollers include devices in seven different packages ranging from 32 pins to 64 pins with a die form also available upon request. Depending on the device chosen, different sets of peripherals are included. These features make the STM32F051xx microcontrollers suitable for a wide range of applications such as application control and user interfaces, hand-held equipment, A/V receivers and digital TV, PC peripherals, gaming and GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms and HVACs. 47/ Table 2. STM32F051xx family device features and peripheral count | Peripheral | | STM32F051Kx | | STM32F051T8 | STM32F051Cx | | STM32F051Rx | | 1Rx | | | |-----------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------|----------------------|--------------------|-------------------|-------------------|------------------|-------|----| | Flash memory (Kbyte) | | 16 | 32 | 64 | 64 | 16 | 32 | 64 | 16 | 32 | 64 | | SRAM | (Kbyte) | | | | | 8 | | | | | | | | Advanced control | | | | 1 | (16-bit) | | | | | | | Timers | General<br>purpose | | 5 (16-bit)<br>1 (32-bit) | | | | | | | | | | | Basic | | | | 1 | (16-bit) | | | | | | | | SPI [I <sup>2</sup> S] <sup>(1)</sup> | | 1 [1] <sup>(2)</sup> | | 1 [1] <sup>(2)</sup> | 1 [1 | 1] <sup>(2)</sup> | 2 [1] | | 2 [1] | | | Comm. | I <sup>2</sup> C | | 1 <sup>(3)</sup> | | 1 <sup>(3)</sup> | 1( | (3) | 2 | 1( | (3) | 2 | | interfaces | USART | 1 <sup>(4)</sup> | 1 <sup>(4)</sup> 2 | | 2 | 1 <sup>(4)</sup> | 2 | 2 | 1 <sup>(4)</sup> | 2 | 2 | | | CEC | | 1 | | | | | | | | | | | 12-bit ADC<br>(number of channels) | | 1 1 (10 ext. + 3 int.) (16 ext. + 3 int.) | | | | | int.) | | | | | | t DAC<br>f channels) | 1 (1) | | | | | | | | | | | Analog co | omparator | 2 | | | | | | | | | | | GP | lOs | 25 (on LQFP32)<br>27 (on UFQFPN32) | | 29 | 39 | | 55 | | | | | | Capacitive sensing channels | | 13 (on LQFP32)<br>14 (on UFQFPN32) | | 14 | 17 | | 18 | | | | | | Max. CPU frequency | | 48 MHz | | | | | | | | | | | Operating voltage | | 2.0 to 3.6 V | | | | | | | | | | | Operating temperature | | Ambient operating temperature: -40°C to 85°C / -40°C to 105°C Junction temperature: -40°C to 105°C / -40°C to 125°C | | | | | | | | | | | Pack | ages | | LQFP32<br>FQFPN | | WLCSP36 | LQFP48<br>UFQFPN48 | | LQFP64<br>UFBGA64 | | | | <sup>1.</sup> The SPI1 interface can be used either in SPI mode or in I<sup>2</sup>S audio mode. <sup>2.</sup> SPI2 is not present. <sup>3.</sup> I2C2 is not present. <sup>4.</sup> USART2 is not present. SWCLK SWDIO as AF POWER Serial Wire VOLT.REG 3.3 V to 1.8 V $V_{DD} = 2 \text{ to } 3.6 \text{ V}$ Debug Flash Ot memory interface Flash GPL up to 64 KB 32-bit CORTEX-M0 CPU f<sub>MAX</sub> = 48 MHz SUPPLY SUPERVISION POR ◀ NRST SRAM 8 KB Bus matrix Reset ◀ $V_{\text{DDA}}$ POR/PDR Int 🗲 NVIC @ Vnnz $V_{DD}$ HSI14 RC 14 MHz HSI RC 8 MHz $@V_{DDA}$ PLLCLK @ V<sub>DD</sub> PLL LSI GP DMA 5 channels RC 40 kHz XTAL OSC 4-32 MHz OSC\_IN OSC\_OUT Ind. Window WDG RESET & CLOCK ₹. GPIO port A PA[15:0] CONTROL V<sub>BAT</sub> = 1.65 to 3.6 V PB[15:0] GPIO port B OSC32\_IN OSC32\_OUT XTAL32 kHz System and peripheral GPIO port C PC[15:0] 2 TAMPER-RTC Backup RTC reg (ALARM OUT) PD2 GPIO port D RTC interface CRC PF[1:0] PF[7:4] GPIO port F 4 channels PAD PWM TIMER 1 3 compl. channels BRK, ETR input as AF 6 groups of 4 channels Touch Analog switches Sensing Controller AHB TIMER 2 32-bit 4 ch., ETR as AF SYNC APB 4 ch., ETR as AF TIMER 3 TIMER 14 1 channel as AF EXT. IT WKUP 55 AF 2 channels 1 compl, BRK as AF TIMER 15 MOSI/SD MISO/MCK SCK/CK 1 channel 1 compl, BRK as AF SPI1/I2S1 TIMER 16 NSS/WS as AF Window WDG 1 channel 1 compl, BRK as AF TIMER 17 IR\_OUT as AF MOSI/MISO SCK/NSS as AF SPI2 DBGMCU RX, TX,CTS, RTS, CK as AF USART1 RX, TX,CTS, RTS, CK as AF USART2 SYSCFG IF SCL, SDA, SMBA (20 mA FM+) as AF INPUT + GP comparator 1 12C1 INPUT -OUTPUT GP comparator 2 SCL, SDA as AF I2C2 @ V<sub>DDA</sub> Temp. HDMI-CEC CEC as AF sensor 16x 12-bit ADC AD input 12-bit DAC → DAC\_OUT1 as AF TIMER 6 $V_{DDA}$ $V_{SSA}$ @ V<sub>DDA</sub> @ V<sub>DDA</sub> Power domain of analog blocks: $V_{DDA}$ V<sub>BAT</sub> $V_{DD}$ MSv19315V7 Figure 1. Block diagram #### 3 Functional overview Figure 1 shows the general block diagram of the STM32F051xx devices. ### 3.1 ARM<sup>®</sup>-Cortex<sup>®</sup>-M0 core The ARM<sup>®</sup> Cortex<sup>®</sup>-M0 is a generation of ARM 32-bit RISC processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM<sup>®</sup> Cortex<sup>®</sup>-M0 processors feature exceptional code-efficiency, delivering the high performance expected from an ARM core, with memory sizes usually associated with 8- and 16-bit devices. The STM32F051xx devices embed ARM core and are compatible with all ARM tools and software. #### 3.2 Memories The device has the following features: - 8 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states and featuring embedded parity checking with exception generation for fail-critical applications. - The non-volatile memory is divided into two arrays: - 16 to 64 Kbytes of embedded Flash memory for programs and data - Option bytes The option bytes are used to write-protect the memory (with 4 KB granularity) and/or readout-protect the whole memory with the following options: - Level 0: no readout protection - Level 1: memory readout protection, the Flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected - Level 2: chip readout protection, debug features (Cortex<sup>®</sup>-M0 serial wire) and boot in RAM selection disabled #### 3.3 Boot modes At startup, the boot pin and boot selector option bit are used to select one of the three boot options: - boot from User Flash memory - boot from System Memory - boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART on pins PA14/PA15 or PA9/PA10. ### 3.4 Cyclic redundancy check calculation unit (CRC) The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a CRC-32 (Ethernet) polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. ### 3.5 Power management #### 3.5.1 Power supply schemes - V<sub>DD</sub> = V<sub>DDIO1</sub> = 2.0 to 3.6 V: external power supply for I/Os (V<sub>DDIO1</sub>) and the internal regulator. It is provided externally through VDD pins. - V<sub>DDA</sub> = from V<sub>DD</sub> to 3.6 V: external analog power supply for ADC, DAC, Reset blocks, RCs and PLL (minimum voltage to be applied to V<sub>DDA</sub> is 2.4 V when the ADC or DAC are used). It is provided externally through VDDA pin. The V<sub>DDA</sub> voltage level must be always greater or equal to the V<sub>DD</sub> voltage level and must be established first. - $V_{BAT}$ = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when $V_{DD}$ is not present. For more details on how to connect power pins, refer to Figure 13: Power supply scheme. #### 3.5.2 Power supply supervisors The device has integrated power-on reset (POR) and power-down reset (PDR) circuits. They are always active, and ensure proper operation above a threshold of 2 V. The device remains in reset mode when the monitored supply voltage is below a specified threshold, $V_{POR/PDR}$ , without the need for an external reset circuit. - The POR monitors only the V<sub>DD</sub> supply voltage. During the startup phase it is required that V<sub>DDA</sub> should arrive first and be greater than or equal to V<sub>DD</sub>. - The PDR monitors both the V<sub>DD</sub> and V<sub>DDA</sub> supply voltages, however the V<sub>DDA</sub> power supply supervisor can be disabled (by programming a dedicated Option bit) to reduce the power consumption if the application design ensures that V<sub>DDA</sub> is higher than or equal to V<sub>DD</sub>. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. #### 3.5.3 Voltage regulator The regulator has two operating modes and it is always enabled after reset. - Main (MR) is used in normal operating mode (Run). - Low power (LPR) can be used in Stop mode where the power demand is reduced. In Standby mode, it is put in power down mode. In this mode, the regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost). #### 3.5.4 Low-power modes The STM32F051xx microcontrollers support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode. The device can be woken up from Stop mode by any of the EXTI lines. The EXTI line source can be one of the 16 external lines, the PVD output, RTC, I2C1, USART1,, COMPx or the CFC. The CEC, USART1 and I2C1 peripherals can be configured to enable the HSI RC oscillator so as to get clock for processing incoming data. If this is used when the voltage regulator is put in low power mode, the regulator is first switched to normal mode before the clock is provided to the given peripheral. #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the RTC domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pins, or an RTC event occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. ### 3.6 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator). Several prescalers allow the application to configure the frequency of the AHB and the APB domains. The maximum frequency of the AHB and the APB domains is 48 MHz. Figure 2. Clock tree ## 3.7 General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. The I/O configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. #### 3.8 Direct memory access controller (DMA) The 5-channel general-purpose DMAs manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA supports circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. DMA can be used with the main peripherals: SPIx, I2Sx, I2Cx, USARTx, all TIMx timers (except TIM14), DAC and ADC. ### 3.9 Interrupts and events #### 3.9.1 Nested vectored interrupt controller (NVIC) The STM32F0xx family embeds a nested vectored interrupt controller able to handle up to 32 maskable interrupt channels (not including the 16 interrupt lines of Cortex -M0) and 4 priority levels. - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail-chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. #### 3.9.2 Extended interrupt/event controller (EXTI) The extended interrupt/event controller consists of 24 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 55 GPIOs can be connected to the 16 external interrupt lines. ## 3.10 Analog-to-digital converter (ADC) The 12-bit analog-to-digital converter has up to 16 external and 3 internal (temperature sensor, voltage reference, VBAT voltage measurement) channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. #### 3.10.1 Temperature sensor The temperature sensor (TS) generates a voltage $V_{\text{SENSE}}$ that varies linearly with temperature. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. | Calibration value name | Description | Memory address | | | |------------------------|--------------------------------------------------------------------------------------------------|---------------------------|--|--| | TS_CAL1 | TS ADC raw data acquired at a temperature of 30 °C (± 5 °C), V <sub>DDA</sub> = 3.3 V (± 10 mV) | 0x1FFF F7B8 - 0x1FFF F7B9 | | | | TS_CAL2 | TS ADC raw data acquired at a temperature of 110 °C (± 5 °C), V <sub>DDA</sub> = 3.3 V (± 10 mV) | 0x1FFF F7C2 - 0x1FFF F7C3 | | | Table 3. Temperature sensor calibration values ### 3.10.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC and comparators. $V_{REFINT}$ is internally connected to the ADC\_IN17 input channel. The precise voltage of $V_{REFINT}$ is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. Table 4. Internal voltage reference calibration values | Calibration value name | Description | Memory address | | | |------------------------|------------------------------------------------------------------------------------------|---------------------------|--|--| | | Raw data acquired at a temperature of 30 °C (± 5 °C), V <sub>DDA</sub> = 3.3 V (± 10 mV) | 0x1FFF F7BA - 0x1FFF F7BB | | | #### 3.10.3 V<sub>BAT</sub> battery voltage monitoring This embedded hardware feature allows the application to measure the $V_{BAT}$ battery voltage using the internal ADC channel ADC\_IN18. As the $V_{BAT}$ voltage may be higher than $V_{DDA}$ , and thus outside the ADC input range, the $V_{BAT}$ pin is internally connected to a bridge divider by 2. As a consequence, the converted digital value is half the $V_{BAT}$ voltage. ### 3.11 Digital-to-analog converter (DAC) The 12-bit buffered DAC channels can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in non-inverting configuration. This digital Interface supports the following features: - Left or right data alignment in 12-bit mode - Synchronized update capability - DMA capability - External triggers for conversion Five DAC trigger inputs are used in the device. The DAC is triggered through the timer trigger outputs and the DAC interface is generating its own DMA requests. ### 3.12 Comparators (COMP) The device embeds two fast rail-to-rail low-power comparators with programmable reference voltage (internal or external), hysteresis and speed (low speed for low power) and with selectable output polarity. The reference voltage can be one of the following: - External I/O - DAC output pins - Internal reference voltage or submultiple (1/4, 1/2, 3/4). Refer to *Table 24: Embedded internal reference voltage* for the value and precision of the internal reference voltage. Both comparators can wake up from STOP mode, generate interrupts and breaks for the timers and can be also combined into a window comparator. ## 3.13 Touch sensing controller (TSC) The STM32F051xx devices provide a simple solution for adding capacitive sensing functionality to any application. These devices offer up to 18 capacitive sensing channels distributed over 6 analog I/O groups. Capacitive sensing technology is able to detect the presence of a finger near a sensor which is protected from direct touch by a dielectric (glass, plastic...). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists in charging the sensor capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. To limit the CPU bandwidth usage, this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate. For operation, one capacitive sensing GPIO in each group is connected to an external capacitor and cannot be used as effective touch sensing channel. The touch sensing controller is fully supported by the STMTouch touch sensing firmware library, which is free to use and allows touch sensing functionality to be implemented reliably in the end application. Table 5. Capacitive sensing GPIOs available on STM32F051xx devices | Group | Capacitive sensing<br>signal name | Pin<br>name | |-------|-----------------------------------|-------------| | | TSC_G1_IO1 | PA0 | | 1 | TSC_G1_IO2 | PA1 | | ı | TSC_G1_IO3 | PA2 | | | TSC_G1_IO4 | PA3 | | | TSC_G2_IO1 | PA4 | | 2 | TSC_G2_IO2 | PA5 | | 2 | TSC_G2_IO3 | PA6 | | | TSC_G2_IO4 | PA7 | | | TSC_G3_IO1 | PC5 | | 3 | TSC_G3_IO2 | PB0 | | 3 | TSC_G3_IO3 | PB1 | | | TSC_G3_IO4 | PB2 | | Group | Capacitive sensing signal name | Pin<br>name | |-------|--------------------------------|-------------| | 4 | TSC_G4_IO1 | PA9 | | | TSC_G4_IO2 | PA10 | | | TSC_G4_IO3 | PA11 | | | TSC_G4_IO4 | PA12 | | 5 | TSC_G5_IO1 | PB3 | | | TSC_G5_IO2 | PB4 | | | TSC_G5_IO3 | PB6 | | | TSC_G5_IO4 | PB7 | | 6 | TSC_G6_IO1 | PB11 | | | TSC_G6_IO2 | PB12 | | | TSC_G6_IO3 | PB13 | | | TSC_G6_IO4 | PB14 | Table 6. Effective number of capacitive sensing channels on STM32F051xx | | Number of capacitive sensing channels | | | | | |---------------------------------------|---------------------------------------|-------------|-------------|----------------------------|--------------------------| | Analog I/O group | STM32F051Rx | STM32F051Cx | STM32F051Tx | STM32F051KxU<br>(UFQFPN32) | STM32F051KxT<br>(LQFP32) | | G1 | 3 | 3 | 3 | 3 | 3 | | G2 | 3 | 3 | 3 | 3 | 3 | | G3 | 3 | 2 | 2 | 2 | 1 | | G4 | 3 | 3 | 3 | 3 | 3 | | G5 | 3 | 3 | 3 | 3 | 3 | | G6 | 3 | 3 | 0 | 0 | 0 | | Number of capacitive sensing channels | 18 | 17 | 14 | 14 | 13 | 1 1 #### 3.14 Timers and watchdogs The STM32F051xx devices include up to six general-purpose timers, one basic timer and an advanced control timer. Table 7 compares the features of the different timers. Up Up Uр **DMA** Counter Counter **Prescaler** Capture/compare Complementary **Timer Timer** request resolution factor channels outputs type type generation Advanced integer from Up, down, TIM1 16-bit Yes 4 3 control up/down 1 to 65536 Up. down. integer from TIM2 32-bit Yes 4 up/down 1 to 65536 integer from Up, down, TIM3 16-bit Yes 4 1 to 65536 up/down General integer from TIM14 16-bit Up No 1 purpose 1 to 65536 integer from TIM15 16-bit 1 to 65536 integer from 1 to 65536 integer from 1 to 65536 Table 7. Timer feature comparison #### 3.14.1 Advanced-control timer (TIM1) 16-bit 16-bit The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for: Yes Yes Yes 2 1 input capture TIM16 TIM17 TIM6 Basic - output compare - PWM generation (edge or center-aligned modes) - one-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). The counter can be frozen in debug mode. Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining. #### 3.14.2 General-purpose timers (TIM2, 3, 14, 15, 16, 17) There are six synchronizable general-purpose timers embedded in the STM32F051xx devices (see *Table 7* for differences). Each general-purpose timer can be used to generate PWM outputs, or as simple time base. #### TIM2, TIM3 STM32F051xx devices feature two synchronizable 4-channel general-purpose timers. TIM2 is based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. TIM3 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages. The TIM2 and TIM3 general-purpose timers can work together or with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining. TIM2 and TIM3 both have independent DMA request generation. These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. Their counters can be frozen in debug mode. #### **TIM14** This timer is based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output. Its counter can be frozen in debug mode. #### TIM15, TIM16 and TIM17 These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM15 has two independent channels, whereas TIM16 and TIM17 feature one single channel for input capture/output compare, PWM or one-pulse mode output. The TIM15, TIM16 and TIM17 timers can work together, and TIM15 can also operate with TIM1 via the Timer Link feature for synchronization or event chaining. TIM15 can be synchronized with TIM16 and TIM17. TIM15, TIM16 and TIM17 have a complementary output with dead-time generation and independent DMA request generation. Their counters can be frozen in debug mode. #### 3.14.3 Basic timer TIM6 This timer is mainly used for DAC trigger generation. It can also be used as a generic 16-bit time base. #### 3.14.4 Independent watchdog (IWDG) The independent watchdog is based on an 8-bit prescaler and 12-bit downcounter with user-defined refresh window. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. #### 3.14.5 System window watchdog (WWDG) The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB clock (PCLK). It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 3.14.6 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - a 24-bit down counter - autoreload capability - maskable system interrupt generation when the counter reaches 0 - programmable clock source (HCLK or HCLK/8) #### 3.15 Real-time clock (RTC) and backup registers The RTC and the five backup registers are supplied through a switch that takes power either on $V_{DD}$ supply when present or through the $V_{BAT}$ pin. The backup registers are five 32-bit registers used to store 20 bytes of user application data when $V_{DD}$ power is not present. They are not reset by a system or power reset, or at wake up from Standby mode. The RTC is an independent BCD timer/counter. Its main features are the following: - calendar with subseconds, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format - automatic correction for 28, 29 (leap year), 30, and 31 day of the month - programmable alarm with wake up from Stop and Standby mode capability - on-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize the RTC with a master clock - digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy - two anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection - timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection - reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision The RTC clock sources can be: - a 32.768 kHz external crystal - a resonator or oscillator - the internal low-power RC oscillator (typical frequency of 40 kHz) - the high-speed external clock divided by 32 # 3.16 Inter-integrated circuit interface (I<sup>2</sup>C) Up to two I<sup>2</sup>C interfaces (I2C1 and I2C2) can operate in multimaster or slave modes. Both can support Standard mode (up to 100 kbit/s) and Fast mode (up to 400 kbit/s) and, I2C1 also supports Fast Mode Plus (up to 1 Mbit/s) with 20 mA output drive. Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (two addresses, one with configurable mask). They also include programmable analog and digital noise filters. Table 8. Comparison of I<sup>2</sup>C analog and digital filters | Aspect | Analog filter | Digital filter | |-------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | Pulse width of<br>suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I2Cx peripheral clocks | | Benefits | Available in Stop mode | <ul><li>–Extra filtering capability vs.</li><li>standard requirements</li><li>–Stable length</li></ul> | | Drawbacks | Variations depending on temperature, voltage, process | Wakeup from Stop on address match is not available when digital filter is enabled. | In addition, I2C1 provides hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. I2C1 also has a clock domain independent from the CPU clock, allowing the I2C1 to wake up the MCU from Stop mode on address match. The I2C peripherals can be served by the DMA controller. Refer to Table 9 for the differences between I2C1 and I2C2. Table 9. STM32F051xx I<sup>2</sup>C implementation | I <sup>2</sup> C features <sup>(1)</sup> | I2C1 | I2C2 | |--------------------------------------------------------------|------|------| | 7-bit addressing mode | Х | Х | | 10-bit addressing mode | Х | Х | | Standard mode (up to 100 kbit/s) | Х | Х | | Fast mode (up to 400 kbit/s) | Х | Х | | Fast Mode Plus (up to 1 Mbit/s) with 20 mA output drive I/Os | Х | - | | Independent clock | Х | - | Table 9. STM32F051xx I<sup>2</sup>C implementation (continued) | I <sup>2</sup> C features <sup>(1)</sup> | I2C1 | I2C2 | |------------------------------------------|------|------| | SMBus | Х | - | | Wakeup from STOP | Х | - | <sup>1.</sup> X = supported. # 3.17 Universal synchronous/asynchronous receiver/transmitter (USART) The device embeds up to two universal synchronous/asynchronous receivers/transmitters (USART1, USART2) which communicate at speeds of up to 6 Mbit/s. They provide hardware management of the CTS, RTS and RS485 DE signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. USART1 supports also SmartCard communication (ISO 7816), IrDA SIR ENDEC, LIN Master/Slave capability and auto baud rate feature, and has a clock domain independent of the CPU clock, allowing to wake up the MCU from Stop mode. The USART interfaces can be served by the DMA controller. Table 10. STM32F051xx USART implementation | USART modes/features <sup>(1)</sup> | USART1 | USART2 | |---------------------------------------------|--------|--------| | Hardware flow control for modem | Х | X | | Continuous communication using DMA | Х | X | | Multiprocessor communication | Х | X | | Synchronous mode | Х | X | | Smartcard mode | Х | - | | Single-wire half-duplex communication | Х | X | | IrDA SIR ENDEC block | Х | - | | LIN mode | Х | - | | Dual clock domain and wakeup from Stop mode | Х | - | | Receiver timeout interrupt | Х | - | | Modbus communication | Х | - | | Auto baud rate detection | Х | - | | Driver Enable | Х | Х | <sup>1.</sup> X = supported.