Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # STM32F101x4 STM32F101x6 # Low-density access line, ARM<sup>®</sup>-based 32 bit MCU with 16 or 32 KB Flash, 5 timers, ADC and 4 communication interfaces Datasheet - production data #### **Features** - Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M3 CPU - 36 MHz maximum frequency, 1.25 DMIPS/MHz (Dhrystone 2.1) performance at 0 wait state memory access - Single-cycle multiplication and hardware division - Memories - 16 to 32 Kbytes of Flash memory - 4 to 6 Kbytes of SRAM - · Clock, reset and supply management - 2.0 to 3.6 V application supply and I/Os - POR, PDR and programmable voltage detector (PVD) - 4-to-16 MHz crystal oscillator - Internal 8 MHz factory-trimmed RC - Internal 40 kHz RC - PLL for CPU clock - 32 kHz oscillator for RTC with calibration - Low power - Sleep, Stop and Standby modes - V<sub>BAT</sub> supply for RTC and backup registers - Debug mode - Serial wire debug (SWD) and JTAG interfaces - DMA - 7-channel DMA controller - Peripherals supported: timers, ADC, SPIs, I<sup>2</sup>Cs and USARTs - 1 x 12-bit, 1 µs A/D converter (up to 16 channels) - Conversion range: 0 to 3.6 V - Temperature sensor - Up to 51 fast I/O ports - 26/37/51 I/Os, all mappable on 16 external interrupt vectors and almost all 5 V-tolerant - Up to 5 timers - Up to two16-bit timers, each with up to 4 IC/OC/PWM or pulse counter - 2 watchdog timers (Independent and Window) - SysTick timer: 24-bit downcounter - Up to 4 communication interfaces - 1 x I<sup>2</sup>C interface (SMBus/PMBus) - Up to 2 USARTs (ISO 7816 interface, LIN, IrDA capability, modem control) - 1 × SPI (18 Mbit/s) - CRC calculation unit, 96-bit unique ID - ECOPACK<sup>®</sup> packages Table 1. Device summary | Reference | Part number | |-------------|---------------------------------------------| | STM32F101x4 | STM32F101C4,<br>STM32F101R4,<br>STM32F101T4 | | STM32F101x6 | STM32F101C6,<br>STM32F101R6,<br>STM32F101T6 | # **Contents** | 1 | Intro | duction | | 9 | |---|-------|----------|-----------------------------------------------------------------|------| | 2 | Desc | cription | | . 10 | | | 2.1 | Device | overview | 11 | | | 2.2 | Full cor | mpatibility throughout the family | . 14 | | | 2.3 | Overvie | ew | . 15 | | | | 2.3.1 | ARM® Cortex® -M3 core with embedded Flash and SRAM | | | | | 2.3.2 | Embedded Flash memory | 15 | | | | 2.3.3 | CRC (cyclic redundancy check) calculation unit | | | | | 2.3.4 | Embedded SRAM | | | | | 2.3.5 | Nested vectored interrupt controller (NVIC) | 15 | | | | 2.3.6 | External interrupt/event controller (EXTI) | 16 | | | | 2.3.7 | Clocks and startup | 16 | | | | 2.3.8 | Boot modes | 16 | | | | 2.3.9 | Power supply schemes | 16 | | | | 2.3.10 | Power supply supervisor | 16 | | | | 2.3.11 | Voltage regulator | 17 | | | | 2.3.12 | Low-power modes | 17 | | | | 2.3.13 | DMA | 17 | | | | 2.3.14 | RTC (real-time clock) and backup registers | 18 | | | | 2.3.15 | Independent watchdog | 18 | | | | 2.3.16 | Window watchdog | 18 | | | | 2.3.17 | SysTick timer | 18 | | | | 2.3.18 | General-purpose timers (TIMx) | 18 | | | | 2.3.19 | I <sup>2</sup> C bus | 19 | | | | 2.3.20 | Universal synchronous/asynchronous receiver transmitter (USART) | 19 | | | | 2.3.21 | Serial peripheral interface (SPI) | 19 | | | | 2.3.22 | GPIOs (general-purpose inputs/outputs) | 19 | | | | 2.3.23 | ADC (analog to digital converter) | | | | | 2.3.24 | Temperature sensor | 20 | | | | 2.3.25 | Serial wire JTAG debug port (SWJ-DP) | 20 | | 3 | Pino | uts and | pin description | . 21 | | 4 | Memo | ory map | pping | 27 | | | | |---|-------|----------------------|--------------------------------------------------------|----|--|--|--| | 5 | Elect | rical ch | aracteristics | 28 | | | | | | 5.1 | Parameter conditions | | | | | | | | | 5.1.1 | Minimum and maximum values | 28 | | | | | | | 5.1.2 | Typical values | 28 | | | | | | | 5.1.3 | Typical curves | 28 | | | | | | | 5.1.4 | Loading capacitor | 28 | | | | | | | 5.1.5 | Pin input voltage | 28 | | | | | | | 5.1.6 | Power supply scheme | 29 | | | | | | | 5.1.7 | Current consumption measurement | 30 | | | | | | 5.2 | Absolut | te maximum ratings | 30 | | | | | | 5.3 | Operati | ing conditions | 31 | | | | | | | 5.3.1 | General operating conditions | 31 | | | | | | | 5.3.2 | Operating conditions at power-up / power-down | 32 | | | | | | | 5.3.3 | Embedded reset and power control block characteristics | 32 | | | | | | | 5.3.4 | Embedded reference voltage | 34 | | | | | | | 5.3.5 | Supply current characteristics | 34 | | | | | | | 5.3.6 | External clock source characteristics | 42 | | | | | | | 5.3.7 | Internal clock source characteristics | 47 | | | | | | | 5.3.8 | PLL characteristics | 48 | | | | | | | 5.3.9 | Memory characteristics | 49 | | | | | | | 5.3.10 | EMC characteristics | 49 | | | | | | | 5.3.11 | Absolute maximum ratings (electrical sensitivity) | 51 | | | | | | | 5.3.12 | I/O current injection characteristics | 51 | | | | | | | 5.3.13 | I/O port characteristics | 53 | | | | | | | 5.3.14 | NRST pin characteristics | 58 | | | | | | | 5.3.15 | TIM timer characteristics | 60 | | | | | | | 5.3.16 | Communications interfaces | 60 | | | | | | | 5.3.17 | 12-bit ADC characteristics | 66 | | | | | | | 5.3.18 | Temperature sensor characteristics | 70 | | | | | 6 | Packa | age cha | racteristics | 71 | | | | | | 6.1 | Packag | je mechanical data | 71 | | | | | | 6.2 | VFQFF | N36 package information | 71 | | | | | | 6.3 | | 4 package information | | | | | | | 6.4 | LQFP48 | B package information | 78 | |---|-------|-----------|----------------------------------------------------------------|----| | | 6.5 | Therma | l characteristics | 82 | | | | 6.5.1 | Reference document | 82 | | | | 6.5.2 | Evaluating the maximum junction temperature for an application | 83 | | 7 | Orde | ring info | ormation scheme | 84 | | 8 | Revis | sion his | torv | 85 | # **List of Tables** | Table 1. | Device summary | | |-----------|---------------------------------------------------------------------------|----| | Table 2. | Low-density STM32F101xx device features and peripheral counts | | | Table 3. | STM32F101xx family | | | Table 4. | Low-density STM32F101xx pin definitions | 23 | | Table 5. | Voltage characteristics | 30 | | Table 6. | Current characteristics | 31 | | Table 7. | Thermal characteristics | 31 | | Table 8. | General operating conditions | 31 | | Table 9. | Operating conditions at power-up / power-down | | | Table 10. | Embedded reset and power control block characteristics | | | Table 11. | Embedded internal reference voltage | | | Table 12. | Maximum current consumption in Run mode, code with data processing | | | 14510 12. | running from Flash | 35 | | Table 13. | Maximum current consumption in Run mode, code with data processing | 00 | | Table 15. | running from RAM | 35 | | Table 14. | Maximum current consumption in Sleep mode, code running from Flash | 55 | | Table 14. | or RAM | 27 | | Table 15 | | | | Table 15. | Typical and maximum current consumptions in Stop and Standby modes | 31 | | Table 16. | Typical current consumption in Run mode, code with data processing | 40 | | | running from Flash | | | Table 17. | Typical current consumption in Sleep mode, code running from Flash or RAM | | | Table 18. | Peripheral current consumption | | | Table 19. | High-speed external user clock characteristics | | | Table 20. | Low-speed external user clock characteristics | 43 | | Table 21. | HSE 4-16 MHz oscillator characteristics | | | Table 22. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | 46 | | Table 23. | HSI oscillator characteristics | 47 | | Table 24. | LSI oscillator characteristics | 48 | | Table 25. | Low-power mode wakeup timings | 48 | | Table 26. | PLL characteristics | | | Table 27. | Flash memory characteristics | 49 | | Table 28. | EMS characteristics | | | Table 29. | EMI characteristics | | | Table 30. | ESD absolute maximum ratings | | | Table 31. | Electrical sensitivities | | | Table 32. | I/O current injection susceptibility | | | Table 33. | I/O static characteristics | | | Table 34. | Output voltage characteristics | | | Table 35. | I/O AC characteristics | | | Table 36. | NRST pin characteristics | | | Table 37. | TIMx characteristics | | | Table 37. | I <sup>2</sup> C characteristics | | | Table 36. | CCL fraguency /f = MU= 1/ = 2.2 \land \land | 01 | | | SCL frequency (f <sub>PCLK1</sub> = MHz, V <sub>DD_I2C</sub> = 3.3 V) | 02 | | Table 40. | SPI characteristics | | | Table 41. | ADC characteristics | | | Table 42. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 14 MHz | | | Table 43. | ADC accuracy - limited test conditions | | | Table 44. | ADC accuracy | 68 | ## STM32F101x4, STM32F101x6 | Table 45. | TS characteristics | 70 | |-----------|----------------------------------------------------------------------|------| | Table 46. | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch | | | | quad flat package mechanical data | . 72 | | Table 47. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat | | | | package mechanical data | . 75 | | Table 48. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package | | | | mechanical data | . 79 | | Table 49. | Package thermal characteristics | 82 | | Table 50. | Ordering information scheme | 84 | | Table 51. | Document revision history | . 85 | # **List of Figures** | Figure 1. | STM32F101xx Low-density access line block diagram | | |--------------|---------------------------------------------------------------------------------------------|-----------| | Figure 2. | Clock tree | | | Figure 3. | STM32F101xx Low-density access line LQFP64 pinout | 21 | | Figure 4. | STM32F101xx Low-density access line LQFP48 pinout | 21 | | Figure 5. | STM32F101xx Low-density access line UFQPFN48 pinout | 22 | | Figure 6. | STM32F101xx Low-density access line VFQPFN36 pinout | | | Figure 7. | Memory map | | | Figure 8. | Pin loading conditions | | | Figure 9. | Pin input voltage | | | Figure 10. | Power supply scheme | | | Figure 11. | Current consumption measurement scheme | | | Figure 12. | Typical current consumption in Run mode versus frequency (at 3.6 V) - | • | | 9 | code with data processing running from RAM, peripherals enabled | 36 | | Figure 13. | Typical current consumption in Run mode versus frequency (at 3.6 V) - | 00 | | rigare ro. | code with data processing running from RAM, peripherals disabled | 36 | | Figure 14. | Typical current consumption on V <sub>BAT</sub> with RTC on versus temperature at different | 50 | | rigule 14. | V <sub>BAT</sub> values | 30 | | Eiguro 15 | Typical current consumption in Stop mode with regulator in Run mode | 50 | | Figure 15. | | 20 | | Figure 16 | versus temperature at V <sub>DD</sub> = 3.3 V and 3.6 V | <b>30</b> | | Figure 16. | Typical current consumption in Stop mode with regulator in Low-power mode versus | 20 | | E: 47 | temperature at $V_{DD}$ = 3.3 V and 3.6 V | 39 | | Figure 17. | Typical current consumption in Standby mode versus temperature at $V_{DD}$ = 3.3 V and | | | | 3.6 V | | | Figure 18. | High-speed external clock source AC timing diagram | | | Figure 19. | Low-speed external clock source AC timing diagram | | | Figure 20. | Typical application with an 8 MHz crystal | | | Figure 21. | Typical application with a 32.768 kHz crystal | 47 | | Figure 22. | Standard I/O input characteristics - CMOS port | 54 | | Figure 23. | Standard I/O input characteristics - TTL port | 54 | | Figure 24. | 5 V tolerant I/O input characteristics - CMOS port | 55 | | Figure 25. | 5 V tolerant I/O input characteristics - TTL port | | | Figure 26. | I/O AC characteristics definition | 58 | | Figure 27. | Recommended NRST pin protection | 59 | | Figure 28. | I <sup>2</sup> C bus AC waveforms and measurement circuit <sup>(1)</sup> | | | Figure 29. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 30. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | 64 | | Figure 31. | SPI timing diagram - master mode <sup>(1)</sup> | | | Figure 32. | ADC accuracy characteristics | | | Figure 33. | Typical connection diagram using the ADC | | | Figure 34. | Power supply and reference decoupling | | | Figure 35. | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch | 00 | | rigure 55. | quad flat package outline | 71 | | Figure 36. | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch | ′ ' | | i igui e so. | quad flat package recommended footprint | 73 | | Figure 37. | VFQFPN36 marking example (package top view) | | | - | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline | | | Figure 38. | • • • • • • • • • • • • • • • • • • • • | 10 | | Figure 39. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package | 70 | | | recommended footprint | 70 | ## STM32F101x4, STM32F101x6 | Figure 40. | LQFP64 marking example (package top view) | 77 | |------------|-----------------------------------------------------------------|----| | Figure 41. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline | 78 | | Figure 42. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package | | | | recommended footprint | 80 | | Figure 43. | LQFP48 marking example (package top view) | 81 | | Figure 44. | LQFP64 P <sub>D</sub> max vs. T <sub>A</sub> | 83 | #### 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F101x4 and STM32F101x6 low-density access line microcontrollers. For more details on the whole STMicroelectronics STM32F101xx family, please refer to Section 2.2: Full compatibility throughout the family. The Low-density STM32F101xx datasheet should be read in conjunction with the low-, medium- and high-density STM32F10xxx reference manual. For information on programming, erasing and protection of the internal Flash memory please refer to the *STM32F10xxx Flash programming manual*. The reference and Flash programming manuals are both available from the STMicroelectronics website *www.st.com*. For information on the Cortex<sup>®</sup>-M3 core please refer to the Cortex<sup>®</sup>-M3 Technical Reference Manual, available from the www.arm.com website. # 2 Description The STM32F101x4 and STM32F101x6 Low-density access line family incorporates the high-performance ARM Cortex<sup>®</sup>-M3 32-bit RISC core operating at a 36 MHz frequency, high-speed embedded memories (Flash memory of 16 to 32 Kbytes and SRAM of 4 to 6 Kbytes), and an extensive range of enhanced peripherals and I/Os connected to two APB buses. All devices offer standard communication interfaces (one I<sup>2</sup>C, one SPI, and two USARTs), one 12-bit ADC and up to two general-purpose 16-bit timers. The STM32F101xx Low-density access line family operates in the –40 to +85 °C temperature range, from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F101xx Low-density access line family includes devices in three different packages ranging from 36 pins to 64 pins. Depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family. These features make the STM32F101xx Low-density access line microcontroller family suitable for a wide range of applications such as application control and user interface, medical and handheld equipment, PC peripherals, gaming and GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, Video intercoms, and HVACs. ## 2.1 Device overview Figure 1 shows the general block diagram of the device family. Table 2. Low-density STM32F101xx device features and peripheral counts | ı | Peripheral | STM32 | F101Tx | STM32 | F101Cx | STM32F101Rx | | | | | |------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------|--------|------------------|--------|------------------|----|--|--|--| | Flash - K | bytes | 16 | 32 | 16 | 32 | 16 | 32 | | | | | SRAM - K | (bytes | 4 | 6 | 4 | 6 | 4 | 6 | | | | | Timers | General-purpose | 2 | 2 | 2 | 2 | 2 | 2 | | | | | | SPI | 1 | 1 | 1 | 1 | 1 | 1 | | | | | E O | I <sup>2</sup> C | 1 | 1 | 1 | 1 | 1 | 1 | | | | | Communication | USART | 2 | 2 | 2 | 2 | 2 | 2 | | | | | _ | nchronized ADC<br>of channels | 1<br>10 channels | | 1<br>10 channels | | 1<br>16 channels | | | | | | GPIOs | | 26 | | 37 | | 51 | | | | | | CPU freq | uency | 36 MHz | | | | | | | | | | Operating voltage | | | | 2.0 to | 3.6 V | | | | | | | Operating temperatures | | Ambient temperature: -40 to +85 °C (see <i>Table 8</i> ) Junction temperature: -40 to +105 °C (see <i>Table 8</i> ) | | | | | | | | | | Packages | 5 | VFQF | PN36 | LQF | P48 | LQFP64 | | | | | Figure 1. STM32F101xx Low-density access line block diagram - 1. AF = alternate function on I/O port pin. - 2. $T_A = -40$ °C to +85 °C (junction temperature up to 105 °C). 57 Figure 2. Clock tree - When the HSI is used as a PLL clock input, the maximum system clock frequency that can be achieved is 36 MHz. - 2. To have an ADC conversion time of 1 µs, APB2 must be at 14 MHz or 28 MHz. ## 2.2 Full compatibility throughout the family The STM32F101xx is a complete family whose members are fully pin-to-pin, software and feature compatible. In the reference manual, the STM32F101x4 and STM32F101x6 are referred to as low-density devices, the STM32F101x8 and STM32F101xB are referred to as medium-density devices, and the STM32F101xC, STM32F101xD and STM32F101xE are referred to as high-density devices. Low- and high-density devices are an extension of the STM32F101x8/B devices, they are specified in the STM32F101x4/6 and STM32F101xC/D/E datasheets, respectively. Low-density devices feature lower Flash memory and RAM capacities and a timer less. High-density devices have higher Flash memory and RAM capacities, and additional peripherals like FSMC and DAC, while remaining fully compatible with the other members of the STM32F101xx family. The STM32F101x4, STM32F101x6, STM32F101xC, STM32F101xD and STM32F101xE are a drop-in replacement for the STM32F101x8/B medium-density devices, allowing the user to try different memory densities and providing a greater degree of freedom during the development cycle. Moreover, the STM32F101xx performance line family is fully compatible with all existing STM32F101xx access line and STM32F102xx USB access line devices. | | Memory size | | | | | | | | | | | |--------|----------------------------------------------------|------------|---------------------------------|---------------------|-----------------------------------|--------------------------------------------------------------------------|-----------------|--|--|--|--| | | Low-densi | ty devices | Medium-der | sity devices | High-density devices | | | | | | | | Pinout | 16 KB 32 KB<br>Flash Flash <sup>(1</sup> | | 64 KB 128 KB<br>Flash Flash | | 256 KB<br>Flash | 384 KB<br>Flash | 512 KB<br>Flash | | | | | | | 4 KB RAM | 6 KB RAM | 10 KB RAM | 16 KB RAM | 32 KB<br>RAM | 48 KB<br>RAM | 48 KB<br>RAM | | | | | | 144 | - | - | - | - | 5 × USARTs | | | | | | | | 100 | - | - | 2 × 110 A DTo | | | 16-bit timers, 2 × basic timers<br>SPIs, 2 × I <sup>2</sup> Cs, 1 × ADC, | | | | | | | 64 | 2 × USARTs | | 3 × USARTs<br>3 × 16-bit timers | | 2 × DACs, FSMC (100 and 144 pins) | | | | | | | | 48 | 2 × 16-bit timers<br>1 × SPI, 1 × I <sup>2</sup> C | | 2 × SPIs, 2 ×<br>1 × ADC | 2 × SPIs, 2 × I2Cs, | | - | - | | | | | | 36 | 1 × ADC | | I × ADC | | - | - | - | | | | | Table 3. STM32F101xx family For orderable part numbers that do not show the A internal code after the temperature range code (6), the reference datasheet for electrical characteristics is that of the STM32F101x8/B medium-density devices. #### 2.3 Overview #### 2.3.1 ARM® Cortex® -M3 core with embedded Flash and SRAM The ARM® Cortex®-M3 processor is the latest generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM® Cortex®-M3 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The STM32F101xx Low-density access line family having an embedded ARM core, is therefore compatible with all ARM tools and software. #### 2.3.2 Embedded Flash memory 16 or 32 Kbytes of embedded Flash is available for storing programs and data. #### 2.3.3 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. #### 2.3.4 Embedded SRAM Up to 6 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states. #### 2.3.5 Nested vectored interrupt controller (NVIC) The STM32F101xx Low-density access line embeds a nested vectored interrupt controller able to handle up to 43 maskable interrupt channels (not including the 16 interrupt lines of Cortex®-M3) and 16 priority levels. - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail-chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. ### 2.3.6 External interrupt/event controller (EXTI) The external interrupt/event controller consists of 19 edge detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 80 GPIOs can be connected to the 16 external interrupt lines. #### 2.3.7 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-16 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator). Several prescalers allow the configuration of the AHB frequency, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the AHB and the APB domains is 36 MHz. See *Figure 2* for details on the clock tree. #### 2.3.8 Boot modes At startup, boot pins are used to select one of three boot options: - Boot from User Flash - Boot from System Memory - Boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART1. For further details please refer to AN2606. #### 2.3.9 Power supply schemes - V<sub>DD</sub> = 2.0 to 3.6 V: External power supply for I/Os and the internal regulator. Provided externally through V<sub>DD</sub> pins. - V<sub>SSA</sub>, V<sub>DDA</sub> = 2.0 to 3.6 V: External analog power supplies for ADC, Reset blocks, RCs and PLL (minimum voltage to be applied to V<sub>DDA</sub> is 2.4 V when the ADC is used). V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively. - $V_{BAT}$ = 1.8 to 3.6 V: Power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when $V_{DD}$ is not present. For more details on how to connect power pins, refer to Figure 10: Power supply scheme. #### 2.3.10 Power supply supervisor The device has an integrated power on reset (POR)/power down reset (PDR) circuitry. It is always active, and ensures proper operation starting from/down to 2 V. The device remains in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ , without the need for an external reset circuit. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}/V_{DDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. Refer to *Table 10: Embedded reset and power control block characteristics* for the values of $V_{POR/PDR}$ and $V_{PVD}$ . #### 2.3.11 Voltage regulator The regulator has three operation modes: main (MR), low power (LPR) and power down. - MR is used in the nominal regulation mode (Run) - LPR is used in the Stop mode - Power down is used in Standby mode: the regulator output is in high impedance: the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost) This regulator is always enabled after reset. It is disabled in Standby mode, providing high impedance output. #### 2.3.12 Low-power modes The STM32F101xx Low-density access line supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode. The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output or the RTC alarm. #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), a IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. #### 2.3.13 DMA The flexible 7-channel general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management avoiding the generation of interrupts when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, general purpose timers TIMx and ADC. #### 2.3.14 RTC (real-time clock) and backup registers The RTC and the backup registers are supplied through a switch that takes power either on $V_{DD}$ supply when present or through the $V_{BAT}$ pin. The backup registers are ten 16-bit registers used to store 20 bytes of user application data when $V_{DD}$ power is not present. The real-time clock provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and a periodic interrupt. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low power RC oscillator or the high-speed external clock divided by 128. The internal low power RC has a typical frequency of 40 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural crystal deviation. The RTC features a 32-bit programmable counter for long term measurement using the Compare register to generate an alarm. A 20-bit prescaler is used for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 kHz. #### 2.3.15 Independent watchdog The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. #### 2.3.16 Window watchdog The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 2.3.17 SysTick timer This timer is dedicated for OS, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0. - Programmable clock source #### 2.3.18 General-purpose timers (TIMx) There areup to two synchronizable general-purpose timers embedded in the STM32F101xx Low-density access line devices. These timers are based on a 16-bit auto-reload up/down counter, a 16-bit prescaler and feature 4 independent channels each for input capture, output compare, PWM or one pulse mode output. This gives up to 12 input captures / output compares / PWMs on the largest packages. The general-purpose timers can work together via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs. They all have independent DMA request generation. These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. #### 2.3.19 I<sup>2</sup>C bus The I<sup>2</sup>C bus interface can operate in multimaster and slave modes. It can support standard and fast modes. It supports dual slave addressing (7-bit only) and both 7/10-bit addressing in master mode. A hardware CRC generation/verification is embedded. The interface can be served by DMA and it supports SM Bus 2.0/PM Bus. #### 2.3.20 Universal synchronous/asynchronous receiver transmitter (USART) The available USART interfaces communicate at up to 2.25 Mbit/s. They provide hardware management of the CTS and RTS signals, support IrDA SIR ENDEC, are ISO 7816 compliant and have LIN Master/Slave capability. The USART interfaces can be served by the DMA controller. #### 2.3.21 Serial peripheral interface (SPI) The SPI interface is able to communicate up to 18 Mbit/s in slave and master modes in full-duplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. The SPI interface can be served by the DMA controller. #### 2.3.22 GPIOs (general-purpose inputs/outputs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current-capable. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. #### 2.3.23 ADC (analog to digital converter) The 12-bit analog to digital converter has up to 16 external channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. 20/87 An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. #### 2.3.24 Temperature sensor The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 2 V < V<sub>DDA</sub> < 3.6 V. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. ## 2.3.25 Serial wire JTAG debug port (SWJ-DP) The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. # 3 Pinouts and pin description Figure 3. STM32F101xx Low-density access line LQFP64 pinout Figure 4. STM32F101xx Low-density access line LQFP48 pinout Figure 5. STM32F101xx Low-density access line UFQPFN48 pinout Table 4. Low-density STM32F101xx pin definitions | ı | Pins | | | | | | Alternate funct | ions <sup>(3)(4)</sup> | |--------|--------|----------|------------------------------------|---------------------|----------------------------|--------------------------------------------------|--------------------------------------------------------------|------------------------| | LQFP48 | LQFP64 | VFQFPN36 | Pin name | Туре <sup>(1)</sup> | I / O level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | 1 | 1 | - | $V_{BAT}$ | S | - | $V_{BAT}$ | - | - | | 2 | 2 | - | PC13-TAMPER-<br>RTC <sup>(5)</sup> | I/O | - | PC13 <sup>(6)</sup> | TAMPER-RTC | - | | 3 | 3 | - | PC14-OSC32_IN <sup>(5)</sup> | I/O | - | PC14 <sup>(6)</sup> | OSC32_IN | - | | 4 | 4 | - | PC15-OSC32_OUT <sup>(5)</sup> | I/O | - | PC15 <sup>(6)</sup> | OSC32_OUT | - | | 5 | 5 | 2 | OSC_IN | I | - | OSC_IN | - | - | | 6 | 6 | 3 | OSC_OUT | 0 | - | OSC_OUT | - | - | | 7 | 7 | 4 | NRST | I/O | ı | NRST | - | - | | - | 8 | - | PC0 | I/O | ı | PC0 | ADC_IN10 | - | | - | 9 | - | PC1 | I/O | - | PC1 | ADC_IN11 | - | | - | 10 | - | PC2 | I/O | - | PC2 | ADC_IN12 | - | | - | 11 | - | PC3 | I/O | - | PC3 | ADC_IN13 | - | | 8 | 12 | 5 | $V_{SSA}$ | S | - | $V_{SSA}$ | - | - | | 9 | 13 | 6 | $V_{DDA}$ | S | - | $V_{DDA}$ | - | - | | 10 | 14 | 7 | PA0-WKUP | I/O | - | PA0 | WKUP/USART2_CTS/<br>ADC_IN0/<br>TIM2_CH1_ETR <sup>(7)</sup> | - | | 11 | 15 | 8 | PA1 | I/O | - | PA1 | USART2_RTS/<br>ADC_IN1/TIM2_CH2 <sup>(7)</sup> | - | | 12 | 16 | 9 | PA2 | I/O | 1 | PA2 | USART2_TX/<br>ADC_IN2/TIM2_CH3 <sup>(7)</sup> | - | | 13 | 17 | 10 | PA3 | I/O | - | PA3 | USART2_RX/<br>ADC_IN3/TIM2_CH4 <sup>(7)</sup> | - | | - | 18 | - | V <sub>SS_4</sub> | S | ı | V <sub>SS_4</sub> | - | - | | _ | 19 | - | V <sub>DD_4</sub> | S | - | V <sub>DD_4</sub> | - | - | | 14 | 20 | 11 | PA4 | I/O | - | PA4 | SPI_NSS <sup>(7)</sup> /ADC_IN4<br>USART2_CK | - | | 15 | 21 | 12 | PA5 | I/O | ı | PA5 | SPI_SCK <sup>(7)</sup> /ADC_IN5 | - | | 16 | 22 | 13 | PA6 | I/O | - | PA6 | SPI_MISO <sup>(7)</sup> /ADC_IN6/<br>TIM3_CH1 <sup>(7)</sup> | - | Table 4. Low-density STM32F101xx pin definitions (continued) | F | Pins | | | | | - | Alternate functions <sup>(3)(4)</sup> | | | |--------|--------|----------|-------------------|---------------------|----|--------------------------------------------------|--------------------------------------------------------------|----------|--| | LQFP48 | LQFP64 | VFQFPN36 | Pin name | Type <sup>(1)</sup> | | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | | 17 | 23 | 14 | PA7 | I/O | - | PA7 | SPI_MOSI <sup>(7)</sup> /ADC_IN7/<br>TIM3_CH2 <sup>(7)</sup> | - | | | - | 24 | - | PC4 | I/O | - | PC4 | ADC_IN14 | - | | | - | 25 | - | PC5 | I/O | - | PC5 | ADC_IN15 | - | | | 18 | 26 | 15 | PB0 | I/O | ı | PB0 | ADC_IN8/TIM3_CH3 <sup>(7)</sup> | - | | | 19 | 27 | 16 | PB1 | I/O | ı | PB1 | ADC_IN9/TIM3_CH4 <sup>(7)</sup> | - | | | 20 | 28 | 17 | PB2 | I/O | FT | PB2/BOOT1 | - | - | | | 21 | 29 | - | PB10 | I/O | FT | PB10 | - | TIM2_CH3 | | | 22 | 30 | - | PB11 | I/O | FT | PB11 | - | TIM2_CH4 | | | 23 | 31 | 18 | V <sub>SS_1</sub> | S | ı | V <sub>SS_1</sub> | - | - | | | 24 | 32 | 19 | V <sub>DD_1</sub> | S | ı | V <sub>DD_1</sub> | - | - | | | 25 | 33 | - | PB12 | I/O | FT | PB12 | - | - | | | 26 | 34 | - | PB13 | 1/0 | FT | PB13 | - | - | | | 27 | 35 | - | PB14 | I/O | FT | PB14 | - | - | | | 28 | 36 | - | PB15 | I/O | FT | PB15 | - | - | | | - | 37 | - | PC6 | I/O | FT | PC6 | - | TIM3_CH1 | | | - | 38 | - | PC7 | I/O | FT | PC7 | - | TIM3_CH2 | | | - | 39 | - | PC8 | I/O | FT | PC8 | - | TIM3_CH3 | | | - | 40 | - | PC9 | I/O | FT | PC9 | - | TIM3_CH4 | | | 29 | 41 | 20 | PA8 | I/O | FT | PA8 | USART1_CK/MCO | - | | | 30 | 42 | 21 | PA9 | I/O | FT | PA9 | USART1_TX <sup>(7)</sup> | - | | | 31 | 43 | 22 | PA10 | I/O | FT | PA10 | USART1_RX <sup>(7)</sup> | - | | | 32 | 44 | 23 | PA11 | I/O | FT | PA11 | USART1_CTS | - | | | 33 | 45 | 24 | PA12 | I/O | FT | PA12 | USART1_RTS | - | | | 34 | 46 | 25 | PA13 | I/O | FT | JTMS-<br>SWDIO | - | PA13 | | | 35 | 47 | 26 | $V_{SS_2}$ | S | - | V <sub>SS_2</sub> | - | - | | | 36 | 48 | 27 | $V_{DD_2}$ | S | ı | V <sub>DD_2</sub> | - | - | | Table 4. Low-density STM32F101xx pin definitions (continued) | Pins | | | | | | | Alternate functions <sup>(3)(4)</sup> | | |--------|--------|----------|-------------------|---------------------|----|--------------------------------------------------|---------------------------------------|---------------------------------------| | LQFP48 | LQFP64 | VFQFPN36 | Pin name | Type <sup>(1)</sup> | | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | 37 | 49 | 28 | PA14 | I/O | FT | JTCK/SWCL<br>K | - | PA14 | | 38 | 50 | 29 | PA15 | I/O | FT | JTDI | - | TIM2_CH1_ETR/<br>PA15 / SPI_NSS | | - | 51 | - | PC10 | I/O | FT | PC10 | - | - | | - | 52 | - | PC11 | I/O | FT | PC11 | - | - | | - | 53 | - | PC12 | I/O | FT | PC12 | - | - | | 5 | 5 | 2 | PD0 | I/O | FT | OSC_IN <sup>(8)</sup> | - | - | | 6 | 6 | 3 | PD1 | I/O | FT | OSC_OUT <sup>(8)</sup> | - | - | | - | 54 | - | PD2 | I/O | FT | PD2 | TIM3_ETR | - | | 39 | 55 | 30 | PB3 | I/O | FT | JTDO | - | TIM2_CH2 / PB3<br>TRACESWO<br>SPI_SCK | | 40 | 56 | 31 | PB4 | I/O | FT | NJTRST | - | TIM3_CH1 / PB4<br>SPI_MISO | | 41 | 57 | 32 | PB5 | I/O | - | PB5 | I2C_SMBA | TIM3_CH2 /<br>SPI_MOSI | | 42 | 58 | 33 | PB6 | I/O | FT | PB6 | I2C_SCL <sup>(7)</sup> | USART1_TX | | 43 | 59 | 34 | PB7 | I/O | FT | PB7 | I2C_SDA <sup>(7)</sup> | USART1_RX | | 44 | 60 | 35 | воото | I | - | воото | - | - | | 45 | 61 | - | PB8 | I/O | FT | PB8 | - | I2C_SCL | | 46 | 62 | - | PB9 | I/O | FT | PB9 | - | I2C_SDA | | 47 | 63 | 36 | V <sub>SS_3</sub> | S | - | V <sub>SS_3</sub> | - | - | | 48 | 64 | 1 | $V_{DD_3}$ | S | - | V <sub>DD_3</sub> | - | - | <sup>1.</sup> I = input, O = output, S = supply. <sup>5.</sup> PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: the speed should not exceed 2 MHz with a maximum load of 30 pF and these IOs must not be used as a current source (e.g. to drive an LED). <sup>2.</sup> FT= 5 V tolerant. Function availability depends on the chosen device. For devices having reduced peripheral counts, it is always the lower number of peripherals that is included. For example, if a device has only one SPI, two USARTs and two timers, they will be called SPI, USART1 & USART2 and TIM2 & TIM 3, respectively. Refer to Table 2 on page 11. <sup>4.</sup> If several peripherals share the same I/O pin, to avoid conflict between these alternate functions only one peripheral should be enabled at a time through the peripheral clock enable bit (in the corresponding RCC peripheral clock enable register).