Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # **STM32F105xx STM32F107xx** Connectivity line, ARM<sup>®</sup>-based 32-bit MCU with 64/256 KB Flash, USB OTG, Ethernet, 10 timers, 2 CANs, 2 ADCs, 14 communication interfaces Datasheet - production data #### **Features** - Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M3 CPU - 72 MHz maximum frequency, 1.25 DMIPS/MHz (Dhrystone 2.1) performance at 0 wait state memory access - Single-cycle multiplication and hardware division - Memories - 64 to 256 Kbytes of Flash memory - 64 Kbytes of general-purpose SRAM - · Clock, reset and supply management - 2.0 to 3.6 V application supply and I/Os - POR, PDR, and programmable voltage detector (PVD) - 3-to-25 MHz crystal oscillator - Internal 8 MHz factory-trimmed RC - Internal 40 kHz RC with calibration - 32 kHz oscillator for RTC with calibration - Low power - Sleep, Stop and Standby modes - VBAT supply for RTC and backup registers - 2 × 12-bit, 1 µs A/D converters (16 channels) - Conversion range: 0 to 3.6 V - Sample and hold capability - Temperature sensor - up to 2 MSPS in interleaved mode - 2 × 12-bit D/A converters - DMA: 12-channel DMA controller - Supported peripherals: timers, ADCs, DAC, I2Ss, SPIs, I2Cs and USARTs - · Debug mode - Serial wire debug (SWD) & JTAG interfaces - Cortex<sup>®</sup>-M3 Embedded Trace Macrocell™ - Up to 80 fast I/O ports - 51/80 I/Os, all mappable on 16 external interrupt vectors and almost all 5 V-tolerant - CRC calculation unit, 96-bit unique ID LQFP100 14 × 14 mm LQFP64 10 × 10 mm LFBGA100 10 × 10 mm - Up to 10 timers with pinout remap capability - Up to four 16-bit timers, each with up to 4 IC/OC/PWM or pulse counter and quadrature (incremental) encoder input - 1 × 16-bit motor control PWM timer with dead-time generation and emergency stop - 2 × watchdog timers (Independent and Window) - SysTick timer: a 24-bit downcounter - 2 × 16-bit basic timers to drive the DAC - Up to 14 communication interfaces with pinout remap capability - Up to 2 × I2C interfaces (SMBus/PMBus) - Up to 5 USARTs (ISO 7816 interface, LIN, IrDA capability, modem control) - Up to 3 SPIs (18 Mbit/s), 2 with a multiplexed I2S interface that offers audio class accuracy via advanced PLL schemes - 2 × CAN interfaces (2.0B Active) with 512 bytes of dedicated SRAM - USB 2.0 full-speed device/host/OTG controller with on-chip PHY that supports HNP/SRP/ID with 1.25 Kbytes of dedicated SRAM - 10/100 Ethernet MAC with dedicated DMA and SRAM (4 Kbytes): IEEE1588 hardware support, MII/RMII available on all packages **Table 1. Device summary** | Reference | Part number | |-------------|----------------------------------------------------------------------------------| | STM32F105xx | STM32F105R8, STM32F105V8<br>STM32F105RB, STM32F105VB<br>STM32F105RC, STM32F105VC | | STM32F107xx | STM32F107RB, STM32F107VB<br>STM32F107RC, STM32F107VC | # **Contents** | 1 | Intro | duction | · · · · · · · · · · · · · · · · · · · | . 9 | |---|-------|----------|-------------------------------------------------------------------|------| | 2 | Des | cription | | 10 | | | 2.1 | Device | overview | 10 | | | 2.2 | Full co | mpatibility throughout the family | 12 | | | 2.3 | Overvi | ew | 13 | | | | 2.3.1 | ARM Cortex-M3 core with embedded Flash and SRAM | . 14 | | | | 2.3.2 | Embedded Flash memory | . 14 | | | | 2.3.3 | CRC (cyclic redundancy check) calculation unit | | | | | 2.3.4 | Embedded SRAM | | | | | 2.3.5 | Nested vectored interrupt controller (NVIC) | . 14 | | | | 2.3.6 | External interrupt/event controller (EXTI) | . 15 | | | | 2.3.7 | Clocks and startup | . 15 | | | | 2.3.8 | Boot modes | . 15 | | | | 2.3.9 | Power supply schemes | . 16 | | | | 2.3.10 | Power supply supervisor | . 16 | | | | 2.3.11 | Voltage regulator | . 16 | | | | 2.3.12 | Low-power modes | . 16 | | | | 2.3.13 | DMA | . 17 | | | | 2.3.14 | RTC (real-time clock) and backup registers | . 17 | | | | 2.3.15 | Timers and watchdogs | . 18 | | | | 2.3.16 | I <sup>2</sup> C bus | . 19 | | | | 2.3.17 | Universal synchronous/asynchronous receiver transmitters (USARTs) | . 19 | | | | 2.3.18 | Serial peripheral interface (SPI) | . 20 | | | | 2.3.19 | Inter-integrated sound (I <sup>2</sup> S) | . 20 | | | | 2.3.20 | Ethernet MAC interface with dedicated DMA and IEEE 1588 support | . 20 | | | | 2.3.21 | Controller area network (CAN) | . 21 | | | | 2.3.22 | Universal serial bus on-the-go full-speed (USB OTG FS) | . 21 | | | | 2.3.23 | GPIOs (general-purpose inputs/outputs) | . 21 | | | | 2.3.24 | Remap capability | . 22 | | | | 2.3.25 | ADCs (analog-to-digital converters) | . 22 | | | | 2.3.26 | DAC (digital-to-analog converter) | . 22 | | | | 2.3.27 | Temperature sensor | . 23 | | | | 2.3.28 | Serial wire JTAG debug port (SWJ-DP) | . 23 | | | | 2.3.29 | Embedded Trace Macrocell™ | 23 | |---|------|-----------|--------------------------------------------------------|----| | 3 | Pino | uts and | pin description | 24 | | 4 | Mem | ory map | pping | 33 | | 5 | Elec | trical ch | aracteristics | 34 | | | 5.1 | Parame | eter conditions | 34 | | | | 5.1.1 | Minimum and maximum values | 34 | | | | 5.1.2 | Typical values | 34 | | | | 5.1.3 | Typical curves | 34 | | | | 5.1.4 | Loading capacitor | 34 | | | | 5.1.5 | Pin input voltage | 34 | | | | 5.1.6 | Power supply scheme | 35 | | | | 5.1.7 | Current consumption measurement | 35 | | | 5.2 | Absolu | te maximum ratings | 36 | | | 5.3 | Operat | ing conditions | 37 | | | | 5.3.1 | General operating conditions | 37 | | | | 5.3.2 | Operating conditions at power-up / power-down | 38 | | | | 5.3.3 | Embedded reset and power control block characteristics | 38 | | | | 5.3.4 | Embedded reference voltage | 39 | | | | 5.3.5 | Supply current characteristics | 39 | | | | 5.3.6 | External clock source characteristics | 47 | | | | 5.3.7 | Internal clock source characteristics | 52 | | | | 5.3.8 | PLL, PLL2 and PLL3 characteristics | 53 | | | | 5.3.9 | Memory characteristics | 54 | | | | 5.3.10 | EMC characteristics | 54 | | | | 5.3.11 | Absolute maximum ratings (electrical sensitivity) | 56 | | | | 5.3.12 | I/O current injection characteristics | 56 | | | | 5.3.13 | I/O port characteristics | 57 | | | | 5.3.14 | NRST pin characteristics | 62 | | | | 5.3.15 | TIM timer characteristics | 63 | | | | 5.3.16 | Communications interfaces | 64 | | | | 5.3.17 | 12-bit ADC characteristics | 74 | | | | 5.3.18 | DAC electrical specifications | 79 | | | | 5.3.19 | Temperature sensor characteristics | 81 | # Contents | 6 | Pack | kage inf | formation | 82 | |--------|-------|----------|------------------------------------------------------------------|-----| | | 6.1 | LFBG | A100 package information | 82 | | | 6.2 | LQFP | 100 package information | 85 | | | 6.3 | LQFP | 64 package information | 88 | | | 6.4 | Therm | nal characteristics | 91 | | | | 6.4.1 | Reference document | 91 | | | | 6.4.2 | Selecting the product temperature range | 92 | | 7 | Part | numbe | ring | 94 | | Append | dix A | Applica | tion block diagrams | 95 | | | A.1 | USB ( | OTG FS interface solutions | 95 | | | A.2 | Etherr | net interface solutions | 97 | | | A.3 | Comp | lete audio player solutions | 99 | | | A.4 | USB ( | OTG FS interface + Ethernet/I <sup>2</sup> S interface solutions | 100 | | 8 | Revi | sion hi | story | 103 | # List of tables | Table 1. | Device summary | . 1 | |-----------|---------------------------------------------------------------------------|-----| | Table 2. | STM32F105xx and STM32F107xx features and peripheral counts | | | Table 3. | STM32F105xx and STM32F107xx family versus STM32F103xx family | | | Table 4. | Timer feature comparison | | | Table 5. | Pin definitions | | | Table 6. | Voltage characteristics | | | Table 7. | Current characteristics | | | Table 8. | Thermal characteristics | | | Table 9. | General operating conditions | | | Table 10. | Operating condition at power-up / power down | | | Table 11. | Embedded reset and power control block characteristics. | | | Table 12. | Embedded internal reference voltage | | | Table 13. | Maximum current consumption in Run mode, code with data processing | - | | Table To. | running from Flash | 40 | | Table 14. | Maximum current consumption in Run mode, code with data processing | | | | running from RAM | 40 | | Table 15. | Maximum current consumption in Sleep mode, code running from Flash or RAM | 41 | | Table 16. | Typical and maximum current consumptions in Stop and Standby modes | | | Table 17. | Typical current consumption in Run mode, code with data processing | | | | running from Flash | 44 | | Table 18. | Typical current consumption in Sleep mode, code running from Flash or | | | | RAM | 45 | | Table 19. | Peripheral current consumption | 46 | | Table 20. | High-speed external user clock characteristics | 47 | | Table 21. | Low-speed external user clock characteristics | 48 | | Table 22. | HSE 3-25 MHz oscillator characteristics | 49 | | Table 23. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | 50 | | Table 24. | HSI oscillator characteristics | 52 | | Table 25. | LSI oscillator characteristics | 52 | | Table 26. | Low-power mode wakeup timings | 53 | | Table 27. | PLL characteristics | | | Table 28. | PLL2 and PLL3 characteristics | 53 | | Table 29. | Flash memory characteristics | 54 | | Table 30. | Flash memory endurance and data retention | 54 | | Table 31. | EMS characteristics | 55 | | Table 32. | EMI characteristics | 56 | | Table 33. | ESD absolute maximum ratings | | | Table 34. | Electrical sensitivities | 56 | | Table 35. | I/O current injection susceptibility | 57 | | Table 36. | I/O static characteristics | 57 | | Table 37. | Output voltage characteristics | 60 | | Table 38. | I/O AC characteristics | | | Table 39. | NRST pin characteristics | 62 | | Table 40. | TIMx characteristics | | | Table 41. | I <sup>2</sup> C characteristics | 64 | | Table 42. | SCL frequency (f <sub>PCLK1</sub> = 36 MHz.,V <sub>DD</sub> = 3.3 V) | 65 | | Table 43. | SPI characteristics | 66 | | Table 44. | I <sup>2</sup> S characteristics | 69 | | Table 45. | USB OTG FS startup time | 71 | |-----------|--------------------------------------------------------------------------|-----| | Table 46. | USB OTG FS DC electrical characteristics | 71 | | Table 47. | USB OTG FS electrical characteristics | 72 | | Table 48. | Ethernet DC electrical characteristics | | | Table 49. | Dynamic characteristics: Ethernet MAC signals for SMI | 72 | | Table 50. | Dynamic characteristics: Ethernet MAC signals for RMII | 73 | | Table 51. | Dynamic characteristics: Ethernet MAC signals for MII | | | Table 52. | ADC characteristics | | | Table 53. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 14 MHz | 75 | | Table 54. | ADC accuracy - limited test conditions | | | Table 55. | ADC accuracy | | | Table 56. | DAC characteristics | | | Table 57. | TS characteristics | 81 | | Table 58. | LFBGA100 recommended PCB design rules (0.8 mm pitch BGA) | 83 | | Table 59. | LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package | | | | mechanical data | 85 | | Table 60. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package mechanical data | 88 | | Table 61. | Package thermal characteristics | 91 | | Table 62. | Ordering information scheme | 94 | | Table 63. | PLL configurations | 101 | | Table 64. | Applicative current consumption in Run mode, code with data | | | | processing running from Flash | 102 | | Table 65 | Document revision history | 103 | # List of figures | Figure 1. | STM32F105xx and STM32F107xx connectivity line block diagram | 13 | |------------|----------------------------------------------------------------------------------------------|----| | Figure 2. | STM32F105xx and STM32F107xx connectivity line BGA100 ballout top view | 24 | | Figure 3. | STM32F105xx and STM32F107xx connectivity line LQFP100 pinout | 25 | | Figure 4. | STM32F105xx and STM32F107xx connectivity line LQFP64 pinout | | | Figure 5. | Memory map | 33 | | Figure 6. | Pin loading conditions | | | Figure 7. | Pin input voltage | 34 | | Figure 8. | Power supply scheme | 35 | | Figure 9. | Current consumption measurement scheme | 35 | | Figure 10. | Typical current consumption on V <sub>BAT</sub> with RTC on vs. temperature at | | | | different V <sub>BAT</sub> values | 42 | | Figure 11. | Typical current consumption in Stop mode with regulator in Run mode | | | | versus temperature at different V <sub>DD</sub> values | 42 | | Figure 12. | Typical current consumption in Stop mode with regulator in Low-power | | | | mode versus temperature at different V <sub>DD</sub> values | 43 | | Figure 13. | Typical current consumption in Standby mode versus temperature at | | | | different V <sub>DD</sub> values | | | Figure 14. | High-speed external clock source AC timing diagram | | | Figure 15. | Low-speed external clock source AC timing diagram | | | Figure 16. | Typical application with an 8 MHz crystal | | | Figure 17. | Typical application with a 32.768 kHz crystal | | | Figure 18. | Standard I/O input characteristics - CMOS port | | | Figure 19. | Standard I/O input characteristics - TTL port | | | Figure 20. | 5 V tolerant I/O input characteristics - CMOS port | | | Figure 21. | 5 V tolerant I/O input characteristics - TTL port | | | Figure 22. | I/O AC characteristics definition | | | Figure 23. | Recommended NRST pin protection | | | Figure 24. | I <sup>2</sup> C bus AC waveforms and measurement circuit | | | Figure 25. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 26. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | 67 | | Figure 27. | SPI timing diagram - master mode <sup>(1)</sup> | 68 | | Figure 28. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | 70 | | Figure 29. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | | | Figure 30. | USB OTG FS timings: definition of data signal rise and fall time | | | Figure 31. | Ethernet SMI timing diagram | | | Figure 32. | Ethernet RMII timing diagram | | | Figure 33. | Ethernet MII timing diagram | | | Figure 34. | ADC accuracy characteristics | | | Figure 35. | Typical connection diagram using the ADC | | | Figure 36. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | | | Figure 37. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> ) | | | Figure 38. | 12-bit buffered /non-buffered DAC | 80 | | Figure 39. | LFBGA100 - 10 x 10 mm low profile fine pitch ball grid array package | | | | outline | 82 | | Figure 40. | LFBGA100 – 100-ball low profile fine pitch ball grid array, 10 x 10 mm, | | | | 0.8 mm pitch, package mechanical data | 83 | | Figure 41. | LFBGA100 – 100-ball low profile fine pitch ball grid array, 10 x 10 mm, | | | | 0.8 mm pitch, package recommended footprint | 83 | | Figure 42. | LFBGA100 marking example (package top view) | 84 | |------------|-------------------------------------------------------------------------|-----| | Figure 43. | LQFP100 – 14 x 14 mm 100 pin low-profile quad flat package outline | | | Figure 44. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat | | | J | recommended footprint | 86 | | Figure 45. | LQFP100 marking example (package top view) | 87 | | Figure 46. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline | | | Figure 47. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat recommended footprint | | | Figure 48. | LQFP64 marking example (package top view) | 90 | | Figure 49. | LQFP100 P <sub>D</sub> max vs. T <sub>A</sub> | | | Figure 50. | USB OTG FS device mode | | | Figure 51. | Host connection | 95 | | Figure 52. | OTG connection (any protocol) | | | Figure 53. | MII mode using a 25 MHz crystal | | | Figure 54. | RMII with a 50 MHz oscillator | | | Figure 55. | RMII with a 25 MHz crystal and PHY with PLL | | | Figure 56. | RMII with a 25 MHz crystal | 98 | | Figure 57. | Complete audio player solution 1 | | | Figure 58. | Complete audio player solution 2 | 99 | | Figure 59. | USB O44TG FS + Ethernet solution | | | Figure 60. | USB OTG FS + I <sup>2</sup> S (Audio) solution | 100 | # 1 Introduction This datasheet provides the description of the STM32F105xx and STM32F107xx connectivity line microcontrollers. For more details on the whole STMicroelectronics STM32F10xxx family, refer to *Section 2.2: Full compatibility throughout the family*. The STM32F105xx and STM32F107xx datasheet should be read in conjunction with the STM32F10xxx reference manual. For information on programming, erasing and protection of the internal Flash memory refer to the STM32F10xxx Flash programming manual. The reference and Flash programming manuals are both available from the STMicroelectronics website *www.st.com*. For information on the Cortex®-M3 core refer to the Cortex®-M3 Technical Reference Manual, available from the www.arm.com website. # 2 Description The STM32F105xx and STM32F107xx connectivity line family incorporates the high-performance ARM® Cortex®-M3 32-bit RISC core operating at a 72 MHz frequency, high-speed embedded memories (Flash memory up to 256 Kbytes and SRAM 64 Kbytes), and an extensive range of enhanced I/Os and peripherals connected to two APB buses. All devices offer two 12-bit ADCs, four general-purpose 16-bit timers plus a PWM timer, as well as standard and advanced communication interfaces: up to two I<sup>2</sup>Cs, three SPIs, two I2Ss, five USARTs, an USB OTG FS and two CANs. Ethernet is available on the STM32F107xx only. The STM32F105xx and STM32F107xx connectivity line family operates in the –40 to +105 °C temperature range, from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F105xx and STM32F107xx connectivity line family offers devices in three different package types: from 64 pins to 100 pins. Depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family. These features make the STM32F105xx and STM32F107xx connectivity line microcontroller family suitable for a wide range of applications such as motor drives and application control, medical and handheld equipment, industrial applications, PLCs, inverters, printers, and scanners, alarm systems, video intercom, HVAC and home audio equipment. #### 2.1 Device overview Figure 1 shows the general block diagram of the device family. Table 2. STM32F105xx and STM32F107xx features and peripheral counts | Peripherals <sup>(1)</sup> | | STM32F105Rx | | STM32F107Rx | | STM32F105Vx | | | STM32F107Vx | | | |----------------------------|---------------------|-------------|--------|-------------|-------------|----------------------------|-------------|-------------|----------------------------|-----|-----| | Flash mem | ory in Kbytes | 64 | 128 | 256 | 128 | 256 | 64 | 128 | 256 | 128 | 256 | | SRAM in K | bytes | | | | | | 64 | | | | | | Package | LQFP64 | | | | LQFP<br>100 | LQFP<br>100,<br>BGA<br>100 | LQFP<br>100 | LQFP<br>100 | LQFP<br>100,<br>BGA<br>100 | | | | Ethernet | | | No Yes | | | No | | | Yes | | | | | General-<br>purpose | 4 | | | | | | | | | | | Timers Advanced-control | | 1 | | | | | | | | | | | | Basic | | 2 | | | | | | | | | Table 2. STM32F105xx and STM32F107xx features and peripheral counts (continued) | Peripherals <sup>(1)</sup> | | STM32F105Rx | STM32F107Rx | STM32F105Vx | STM32F107Vx | | | | |----------------------------|--------------------------------------|-----------------------------------------------------|-------------|-------------|-------------|--|--|--| | | SPI(I <sup>2</sup> S) <sup>(2)</sup> | 3(2) | 3(2) | 3(2) | 3(2) | | | | | Communicat | I <sup>2</sup> C | 2 | 1 | 2 | 1 | | | | | ion | USART | | | 5 | | | | | | interfaces | USB OTG FS | | | Yes | | | | | | | CAN | | | | | | | | | GPIOs | | 51 | | 80 | | | | | | 12-bit ADC | | 2 | | | | | | | | Number of ch | annels | 16 | | | | | | | | 12-bit DAC | | 2 | | | | | | | | Number of ch | annels | 2 | | | | | | | | CPU frequenc | су | 72 MHz | | | | | | | | Operating vol | tage | 2.0 to 3.6 V | | | | | | | | Operating ten | aporaturos | Ambient temperatures: –40 to +85 °C /–40 to +105 °C | | | | | | | | Operating temperatures | | Junction temperature: -40 to + 125 °C | | | | | | | <sup>1.</sup> Refer to *Table 5: Pin definitions* for peripheral availability when the I/O pins are shared by the peripherals required by the application. <sup>2.</sup> The SPI2 and SPI3 interfaces give the flexibility to work in either the SPI mode or the $I^2S$ audio mode. # 2.2 Full compatibility throughout the family The STM32F105xx and STM32F107xx constitute the connectivity line family whose members are fully pin-to-pin, software and feature compatible. The STM32F105xx and STM32F107xx are a drop-in replacement for the low-density (STM32F103x4/6), medium-density (STM32F103x8/B) and high-density (STM32F103xC/D/E) performance line devices, allowing the user to try different memory densities and peripherals providing a greater degree of freedom during the development cycle. Table 3. STM32F105xx and STM32F107xx family versus STM32F103xx family<sup>(1)</sup> | STM32<br>device | | • | | SIM32F105YY S | | | | SIM32F105VV I SIM3 | | STM32F105xx | | STM32 | F107xx | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--------------------------------------------------------------------------------|-----------------|---------------------------|------------|----------------------------------|---------------------------------------------------------------------|------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------| | Flash<br>size (KB) | 16 | 32 | 32 | 64 | 128 | 256 | 384 | 512 | 64 | 128 | 256 | 128 | 256 | | RAM<br>size (KB) | 6 | 10 | 10 | 20 | 20 | 48 | 64 | 64 | 64 | 64 | 64 | 64 | 64 | | 144 pins | | | | • | | | | | | | • | | | | 100 pins | | | | | | | | | 5 × U | SARTs, | | 5 × USAF<br>4 × 16-bi | | | 64 pins | $2 \times \text{USARTS}$<br>$2 \times 16\text{-bit timers}$<br>$1 \times \text{SPI}, 1 \times \text{I}^2\text{C}, \text{USB}, \text{CAN}, \text{USB, CAN}, \text{VSB, VSB, CA$ | | 3 × USARTS<br>3 × 16-bit<br>timers<br>2 × SPIs,<br>2 × I <sup>2</sup> Cs, USB, | | CAN, 2 > 3 × ADC 1 × SDIC | it timers, | s, USB,<br>mers<br>ACs,<br>(100- | 2 × ba<br>3 × SF<br>2 × I <sup>2</sup><br>2 × I2<br>USB (<br>2 × C/ | Ss,<br>Cs,<br>OTG FS<br>ANs,<br>VM tim<br>OCs, | ers,<br>S,<br>er, | 2 × 10-Di<br>2 × basic<br>3 × SPIs,<br>2 × I <sup>2</sup> S,<br>1 × I2C,<br>USB OTC<br>2 × CANs<br>1 × PWM<br>2 × ADCs<br>2 × DACs<br>Ethernet | GFS,<br>s,<br>timer, | | | 48 pins | | | Z * ADUS | | | | | | | | | | | | 36 pins | | | | | | | | | | | | | | <sup>1.</sup> Refer to *Table 5: Pin definitions* for peripheral availability when the I/O pins are shared by the peripherals required by the application. <sup>2.</sup> Ports F and G are not available in devices delivered in 100-pin packages. # 2.3 Overview TRACECLK TRACED[0:3] as AF TPIU $V_{DD} = 2 \text{ to } 3.6 \text{ V}$ Trace/Tric SW/JTAG Voltage reg. 3.3 V to 1.8 V $V_{SS}$ NJTRST JTDI JTCK/SWCLK JTMS/SWDIO Flash 256 KB Cortex-M3 CPU @V<sub>DD</sub> JTDC NRST V<sub>DDA</sub> V<sub>SSA</sub> 64 KB POR / PDR RC HS Bus Matri x NVIC PVD PLL3 GP DMA1 MII\_TXD[3:0]/RMII\_TXD[1:0] MII\_TX\_CLK/RMII\_TX\_CLK MII\_TX\_EN/RMII\_TX\_EN @V<sub>DDA</sub> PLL2 OSC\_IN OSC\_OUT 7 channels XTAL osc 3-25 MHz MII\_RXD[3:0]/RMII\_RXD[1:0] MII\_RX\_ER/RMII\_RX\_ER MII\_RX\_CLK/RMII\_REF\_CLK MII\_RX\_DV/RMII\_CRS\_DV GP DMA2 PCLK1 PCLK2 HCLK Reset & clock Standby V<sub>BAT</sub>=1.8 V to 3.6 V interface MII CRS MII\_COL/RMII\_COL MDC Ethernet MAC 10/100 ®V<sub>BAT</sub> DMA Ethernet OSC32\_IN OSC32\_OUT MDIO PPS\_OUT XTAL 32kHz Bac kup register RTC AWU TAMPER-RTC/ SOF DPRAM 2 KB DPRAM 2 KB ALARM/SECOND OUT VBUS ID DM DP Backup interface 4 Channels, ETR as AF USB OTG FS TIM2 4 Channels, ETR as AF SRAM 1.25 KB 4 Channels, ETR as AF í EXT.IT 80 AF 4 Channel s, ETR as AF TIM5 PA[15:0] < GPIO port A RX,TX, CTS, RTS, USART2 CK as AF PB[15:0] < > RX,TX, CTS, RTS, USART3 CK as AF PC[15:0] < GPIO port C UART4 PD[15:0] < GPIO port D RX,TX as AF UART5 PE[15:0] < GPIO port E MOSI/SD. MISO. MCK MOSI/SD, MISO, NICK, SCK/CK, NSS/WS as AF MOSI/SD, MISO, MCK, SCK/CK, NSS/WS as AF SPI2 / I2S2 4 Channels 4 compl. Channels 4 compl. Channels BKIN, ETR input as AF TIM1 SPI3 / I2S3 SCL,SDA, SMBA as AF I2C1 SCL,SDA,SMBA as AF MOSI MISO 12C2 SCK,NSS as AF RX,TX, CTS, RTS, bx CAN1 CAN1\_TX as AF USART1 WWDG CK as AF CAN1\_RX as AF Ĵ, SRAM 512B Temp sensor 1C CAN2\_TX a AF bxCAN2 16 ADC12\_INs 12bit ADC1 CAN2\_RX as AF 12bit DAC1 ADC1 & ADC2 12bit ADC2 DAC\_OUT1 as AF 12bit DAC 2 DAC\_OUT2 as AF TIM7 $V_{REF-}$ @ VDDA @ VDDA ai15411 Figure 1. STM32F105xx and STM32F107xx connectivity line block diagram T<sub>A</sub> = -40 °C to +85 °C (suffix 6, see *Table 62*) or -40 °C to +105 °C (suffix 7, see *Table 62*), junction temperature up to 105 °C or 125 °C, respectively. <sup>2.</sup> AF = alternate function on I/O port pin. #### 2.3.1 ARM Cortex-M3 core with embedded Flash and SRAM The ARM Cortex-M3 processor is the latest generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM Cortex-M3 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. With its embedded ARM core, STM32F105xx and STM32F107xx connectivity line family is compatible with all ARM tools and software. Figure 1 shows the general block diagram of the device family. # 2.3.2 Embedded Flash memory 64 to 256 Kbytes of embedded Flash is available for storing programs and data. ### 2.3.3 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. #### 2.3.4 Embedded SRAM 64 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states. # 2.3.5 Nested vectored interrupt controller (NVIC) The STM32F105xx and STM32F107xx connectivity line embeds a nested vectored interrupt controller able to handle up to 67 maskable interrupt channels (not including the 16 interrupt lines of Cortex-M3) and 16 priority levels. - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail-chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. # 2.3.6 External interrupt/event controller (EXTI) The external interrupt/event controller consists of 20 edge detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 80 GPIOs can be connected to the 16 external interrupt lines. ### 2.3.7 Clocks and startup System clock selection is performed on startup, however, the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 3-25 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example with failure of an indirectly used external oscillator). A single 25 MHz crystal can clock the entire system including the ethernet and USB OTG FS peripherals. Several prescalers and PLLs allow the configuration of the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the high speed APB domains is 72 MHz. The maximum allowed frequency of the low speed APB domain is 36 MHz. Refer to *Figure 59: USB O44TG FS + Ethernet solution on page 100*. The advanced clock controller clocks the core and all peripherals using a single crystal or oscillator. In order to achieve audio class performance, an audio crystal can be used. In this case, the $I^2S$ master clock can generate all standard sampling frequencies from 8 kHz to 96 kHz with less than 0.5% accuracy error. Refer to *Figure 60: USB OTG FS + I2S (Audio)* solution on page 100. To configure the PLLs, refer to *Table 63 on page 101*, which provides PLL configurations according to the application type. #### 2.3.8 Boot modes At startup, boot pins are used to select one of three boot options: - Boot from User Flash - Boot from System Memory - Boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART1, USART2 (remapped), CAN2 (remapped) or USB OTG FS in device mode (DFU: device firmware upgrade). For remapped signals refer to *Table 5: Pin definitions*. The USART peripheral operates with the internal 8 MHz oscillator (HSI), however the CAN and USB OTG FS can only function if an external 8 MHz, 14.7456 MHz or 25 MHz clock (HSE) is present. For full details about the boot loader, refer to AN2606. # 2.3.9 Power supply schemes - $V_{DD}$ = 2.0 to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through $V_{DD}$ pins. - $V_{SSA}$ , $V_{DDA}$ = 2.0 to 3.6 V: external analog power supplies for ADC, Reset blocks, RCs and PLL (minimum voltage to be applied to $V_{DDA}$ is 2.4 V when the ADC is used). $V_{DDA}$ and $V_{SSA}$ must be connected to $V_{DD}$ and $V_{SS}$ , respectively. - $V_{BAT}$ = 1.8 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when $V_{DD}$ is not present. # 2.3.10 Power supply supervisor The device has an integrated power-on reset (POR)/power-down reset (PDR) circuitry. It is always active, and ensures proper operation starting from/down to 2 V. The device remains in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ , without the need for an external reset circuit. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}/V_{DDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. # 2.3.11 Voltage regulator The regulator has three operation modes: main (MR), low power (LPR) and power down. - MR is used in the nominal regulation mode (Run) - LPR is used in the Stop modes. - Power down is used in Standby mode: the regulator output is in high impedance: the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost) This regulator is always enabled after reset. It is disabled in Standby mode. #### 2.3.12 Low-power modes The STM32F105xx and STM32F107xx connectivity line supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### • Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode. The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm or the USB OTG FS wakeup. #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. #### 2.3.13 DMA The flexible 12-channel general-purpose DMAs (7 channels for DMA1 and 5 channels for DMA2) are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The two DMA controllers support circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, general-purpose, basic and advanced control timers TIMx, DAC, I<sup>2</sup>S and ADC. In the STM32F107xx, there is a DMA controller dedicated for use with the Ethernet (see *Section 2.3.20: Ethernet MAC interface with dedicated DMA and IEEE 1588 support* for more information). # 2.3.14 RTC (real-time clock) and backup registers The RTC and the backup registers are supplied through a switch that takes power either on $V_{DD}$ supply when present or through the $V_{BAT}$ pin. The backup registers are forty-two 16-bit registers used to store 84 bytes of user application data when $V_{DD}$ power is not present. They are not reset by a system or power reset, and they are not reset when the device wakes up from the Standby mode. The real-time clock provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and a periodic interrupt. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low power RC oscillator or the high-speed external clock divided by 128. The internal low-speed RC has a typical frequency of 40 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural quartz deviation. The RTC features a 32-bit programmable counter for long term measurement using the Compare register to generate an alarm. A 20-bit prescaler is used for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 kHz. For more information, refer to AN2604: "STM32F101xx and STM32F103xx RTC calibration", available from www.st.com. # 2.3.15 Timers and watchdogs The STM32F105xx and STM32F107xx devices include an advanced-control timer, four general-purpose timers, two basic timers, two watchdog timers and a SysTick timer. Table 4 compares the features of the general-purpose and basic timers. | Timer | Counter resolution | Counter type | Prescaler factor | DMA request generation | Capture/compare channels | Complementary outputs | |-------------------------------------------|--------------------|-------------------------|---------------------------------------|------------------------|--------------------------|-----------------------| | TIM1 | 16-bit | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | Yes | | TIMx<br>(TIM2,<br>TIM3,<br>TIM4,<br>TIM5) | 16-bit | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | TIM6,<br>TIM7 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 0 | No | Table 4. Timer feature comparison # Advanced-control timer (TIM1) The advanced control timer (TIM1) can be seen as a three-phase PWM multiplexed on 6 channels. It has complementary PWM outputs with programmable inserted dead-times. It can also be seen as a complete general-purpose timer. The 4 independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) - One-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). The counter can be frozen in debug mode. Many features are shared with those of the standard TIM timers which have the same architecture. The advanced control timer can therefore work together with the TIM timers via the Timer Link feature for synchronization or event chaining. #### **General-purpose timers (TIMx)** There are up to 4 synchronizable standard timers (TIM2, TIM3, TIM4 and TIM5) embedded in the STM32F105xx and STM32F107xx connectivity line devices. These timers are based on a 16-bit auto-reload up/down counter, a 16-bit prescaler and feature 4 independent channels each for input capture/output compare, PWM or one pulse mode output. This gives up to 16 input captures / output compares / PWMs on the largest packages. They can work together with the Advanced Control timer via the Timer Link feature for synchronization or event chaining. The counter can be frozen in debug mode. Any of the standard timers can be used to generate PWM outputs. Each of the timers has independent DMA request generations. #### Basic timers TIM6 and TIM7 These timers are mainly used for DAC trigger generation. They can also be used as a generic 16-bit time base. #### Independent watchdog The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. #### Window watchdog The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. #### SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0. - Programmable clock source #### 2.3.16 I2C bus Up to two I<sup>2</sup>C bus interfaces can operate in multimaster and slave modes. They can support standard and fast modes. They support 7/10-bit addressing mode and 7-bit dual addressing mode (as slave). A hardware CRC generation/verification is embedded. They can be served by DMA and they support SMBus 2.0/PMBus. # 2.3.17 Universal synchronous/asynchronous receiver transmitters (USARTs) The STM32F105xx and STM32F107xx connectivity line embeds three universal synchronous/asynchronous receiver transmitters (USART1, USART2 and USART3) and two universal asynchronous receiver transmitters (UART4 and UART5). These five interfaces provide asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode and have LIN Master/Slave capability. The USART1 interface is able to communicate at speeds of up to 4.5 Mbit/s. The other available interfaces communicate at up to 2.25 Mbit/s. USART1, USART2 and USART3 also provide hardware management of the CTS and RTS signals, Smart Card mode (ISO 7816 compliant) and SPI-like communication capability. All interfaces can be served by the DMA controller except for UART5. ### 2.3.18 Serial peripheral interface (SPI) Up to three SPIs are able to communicate up to 18 Mbits/s in slave and master modes in full-duplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC/SDHC<sup>(a)</sup> modes. All SPIs can be served by the DMA controller. # 2.3.19 Inter-integrated sound (I<sup>2</sup>S) Two standard I<sup>2</sup>S interfaces (multiplexed with SPI2 and SPI3) are available, that can be operated in master or slave mode. These interfaces can be configured to operate with 16/32 bit resolution, as input or output channels. Audio sampling frequencies from 8 kHz up to 96 kHz are supported. When either or both of the I<sup>2</sup>S interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency with less than 0.5% accuracy error owing to the advanced clock controller (see *Section 2.3.7: Clocks and startup*). Refer to the "Audio frequency precision" tables provided in the "Serial peripheral interface (SPI)" section of the STM32F10xxx reference manual. # 2.3.20 Ethernet MAC interface with dedicated DMA and IEEE 1588 support Peripheral not available on STM32F105xx devices. The STM32F107xx devices provide an IEEE-802.3-2002-compliant media access controller (MAC) for ethernet LAN communications through an industry-standard media-independent interface (MII) or a reduced media-independent interface (RMII). The STM32F107xx requires an external physical interface device (PHY) to connect to the physical LAN bus (twisted-pair, fiber, etc.). the PHY is connected to the STM32F107xx MII port using as many as 17 signals (MII) or 9 signals (RMII) and can be clocked using the 25 MHz (MII) or 50 MHz (RMII) output from the STM32F107xx. The STM32F107xx includes the following features: - Supports 10 and 100 Mbit/s rates - Dedicated DMA controller allowing high-speed transfers between the dedicated SRAM and the descriptors (see the STM32F105xx/STM32F107xx reference manual for details) - Tagged MAC frame support (VLAN support) - Half-duplex (CSMA/CD) and full-duplex operation - MAC control sublayer (control frames) support a. SDHC = Secure digital high capacity. - 32-bit CRC generation and removal - Several address filtering modes for physical and multicast address (multicast and group addresses) - 32-bit status code for each transmitted or received frame - Internal FIFOs to buffer transmit and receive frames. The transmit FIFO and the receive FIFO are both 2 Kbytes, that is 4 Kbytes in total - Supports hardware PTP (precision time protocol) in accordance with IEEE 1588 with the timestamp comparator connected to the TIM2 trigger input - Triggers interrupt when system time becomes greater than target time # 2.3.21 Controller area network (CAN) The two CANs are compliant with the 2.0A and B (active) specifications with a bitrate up to 1 Mbit/s. They can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. Each CAN has three transmit mailboxes, two receive FIFOS with 3 stages and 28 shared scalable filter banks (all of them can be used even if one CAN is used). The 256 bytes of SRAM which are allocated for each CAN (512 bytes in total) are not shared with any other peripheral. ## 2.3.22 Universal serial bus on-the-go full-speed (USB OTG FS) The STM32F105xx and STM32F107xx connectivity line devices embed a USB OTG full-speed (12 Mb/s) device/host/OTG peripheral with integrated transceivers. The USB OTG FS peripheral is compliant with the USB 2.0 specification and with the OTG 1.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG full-speed controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator. The major features are: - 1.25 KB of SRAM used exclusively by the endpoints (not shared with any other peripheral) - 4 bidirectional endpoints - HNP/SNP/IP inside (no need for any external resistor) - for OTG/Host modes, a power switch is needed in case bus-powered devices are connected - the SOF output can be used to synchronize the external audio DAC clock in isochronous mode - in accordance with the USB 2.0 Specification, the supported transfer speeds are: - in Host mode: full speed and low speed - in Device mode: full speed # 2.3.23 GPIOs (general-purpose inputs/outputs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current-capable. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. I/Os on APB2 with up to 18 MHz toggling speed # 2.3.24 Remap capability This feature allows the use of a maximum number of peripherals in a given application. Indeed, alternate functions are available not only on the default pins but also on other specific pins onto which they are remappable. This has the advantage of making board design and port usage much more flexible. For details refer to *Table 5: Pin definitions*; it shows the list of remappable alternate functions and the pins onto which they can be remapped. See the STM32F10xxx reference manual for software considerations. ### 2.3.25 ADCs (analog-to-digital converters) Two 12-bit analog-to-digital converters are embedded into STM32F105xx and STM32F107xx connectivity line devices and each ADC shares up to 16 external channels, performing conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. Additional logic functions embedded in the ADC interface allow: - Simultaneous sample and hold - Interleaved sample and hold - Single shunt The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. The events generated by the standard timers (TIMx) and the advanced-control timer (TIM1) can be internally connected to the ADC start trigger and injection trigger, respectively, to allow the application to synchronize A/D conversion and timers. # 2.3.26 DAC (digital-to-analog converter) The two 12-bit buffered DAC channels can be used to convert two digital signals into two analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration. This dual digital Interface supports the following features: - two DAC converters: one for each output channel - 8-bit or 12-bit monotonic output - left or right data alignment in 12-bit mode - synchronized update capability - noise-wave generation - triangular-wave generation - dual DAC channel independent or simultaneous conversions - DMA capability for each channel - external triggers for conversion - input voltage reference V<sub>RFF+</sub> 5/ Eight DAC trigger inputs are used in the STM32F105xx and STM32F107xx connectivity line family. The DAC channels are triggered through the timer update outputs that are also connected to different DMA channels. ### 2.3.27 Temperature sensor The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 2 V < V<sub>DDA</sub> < 3.6 V. The temperature sensor is internally connected to the ADC1\_IN16 input channel which is used to convert the sensor output voltage into a digital value. # 2.3.28 Serial wire JTAG debug port (SWJ-DP) The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. #### 2.3.29 Embedded Trace Macrocell™ The ARM<sup>®</sup> Embedded Trace Macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F10xxx through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. The TPA is connected to a host computer using USB, Ethernet, or any other high-speed channel. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer running debugger software. TPA hardware is commercially available from common development tool vendors. It operates with third party debugger software tools. # 3 Pinouts and pin description Figure 2. STM32F105xx and STM32F107xx connectivity line BGA100 ballout top view VVSS\_3 VV $\begin{matrix} 100 \\ 999 \\ 999 \\ 997 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 999 \\ 99$ 75 | VDD\_2 74 | VSS\_2 73 | NC 72 | PA 13 71 | PA 12 2 3 4 5 6 7 70 PA 11 69 □ PA 10 68 □ PA 9 67 □ PA 8 66 □ PC9 65 □ PC8 64 □ PC7 PC14-OSC32\_IN LQFP100 OSC\_OUT | 13 63 PC6 PD15 NRST 🗖 62 PC0 | 15 PC1 | 16 PC2 | 17 PC3 | 18 VSSA | 19 61 60 PD13 59 PD12 58 PD11 57 PD10 VSSA L 18 VREF- C 20 VREF+ C 21 VDDA C 22 PA0-WKUP C 23 PA1 C 24 PA2 C 25 56 | PD9 55 | PD8 54 | PB15 53 | PB14 52 | PB13 PA2 25 51 🔓 PB12 VSS 4 ai14391 Figure 3. STM32F105xx and STM32F107xx connectivity line LQFP100 pinout