Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # **STM32F205xx STM32F207xx** ARM®-based 32-bit MCU, 150DMIPs, up to 1 MB Flash/128+4KB RAM, USB OTG HS/FS, Ethernet, 17 TIMs, 3 ADCs, 15 comm. interfaces & camera Datasheet - production data #### **Features** - Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M3 CPU (120 MHz max) with Adaptive real-time accelerator (ART Accelerator™ allowing 0-wait state execution performance from Flash memory, MPU, 150 DMIPS/1.25 DMIPS/MHz (Dhrystone 2.1) - Memories - Up to 1 Mbyte of Flash memory - 512 bytes of OTP memory - Up to 128 + 4 Kbytes of SRAM - Flexible static memory controller that supports Compact Flash, SRAM, PSRAM, NOR and NAND memories - LCD parallel interface, 8080/6800 modes - Clock, reset and supply management - From 1.8 to 3.6 V application supply+I/Os - POR, PDR, PVD and BOR - 4 to 26 MHz crystal oscillator - Internal 16 MHz factory-trimmed RC - 32 kHz oscillator for RTC with calibration - Internal 32 kHz RC with calibration - Low-power modes - Sleep, Stop and Standby modes - V<sub>BAT</sub> supply for RTC, 20 × 32 bit backup registers, and optional 4 KB backup SRAM - 3 × 12-bit, 0.5 μs ADCs with up to 24 channels and up to 6 MSPS in triple interleaved mode - 2 × 12-bit D/A converters - General-purpose DMA: 16-stream controller with centralized FIFOs and burst support - Up to 17 timers - Up to twelve 16-bit and two 32-bit timers, up to 120 MHz, each with up to 4 IC/OC/PWM or pulse counter and quadrature (incremental) encoder input - Debug mode: Serial wire debug (SWD), JTAG, and Cortex-M3 Embedded Trace Macrocell™ - Up to 140 I/O ports with interrupt capability: - Up to 136 fast I/Os up to 60 MHz - Up to 138 5 V-tolerant I/Os - Up to 15 communication interfaces - Up to $3 \times I^2C$ interfaces (SMBus/PMBus) - Up to 4 USARTs and 2 UARTs (7.5 Mbit/s, ISO 7816 interface, LIN, IrDA, modem ctrl) - Up to 3 SPIs (30 Mbit/s), 2 with muxed I<sup>2</sup>S to achieve audio class accuracy via audio PLL or external PLL - 2 × CAN interfaces (2.0B Active) - SDIO interface - · Advanced connectivity - USB 2.0 full-speed device/host/OTG controller with on-chip PHY - USB 2.0 high-speed/full-speed device/host/OTG controller with dedicated DMA, on-chip full-speed PHY and ULPI - 10/100 Ethernet MAC with dedicated DMA: supports IEEE 1588v2 hardware, MII/RMII - 8- to 14-bit parallel camera interface (48 Mbyte/s max.) - CRC calculation unit - 96-bit unique ID Table 1. Device summary | Reference | Part number | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STM32F205xx | STM32F205RB, STM32F205RC, STM32F205RE, STM32F205RF, STM32F205RG, STM32F205VB, STM32F205VC, STM32F205VE, STM32F205VF STM32F205VG, STM32F205ZC, STM32F205ZE, STM32F205ZF, STM32F205ZG | | STM32F207xx | STM32F207IC, STM32F207IE, STM32F207IF, STM32F207IG, STM32F207ZC, STM32F207ZE, STM32F207ZF, STM32F207ZG, STM32F207VC, STM32F207VE, STM32F207VF, STM32F207VG | Contents STM32F20xxx # **Contents** | 1 | Intro | duction | 12 | |---|-------|----------------------------------------------------------------|----| | 2 | Desc | cription | 13 | | | 2.1 | Full compatibility throughout the family | 17 | | 3 | Fund | ctional overview | 20 | | | 3.1 | ARM <sup>®</sup> Cortex®-M3 core with embedded Flash and SRAM | 20 | | | 3.2 | Adaptive real-time memory accelerator (ART Accelerator™) | 20 | | | 3.3 | Memory protection unit | 20 | | | 3.4 | Embedded Flash memory | 21 | | | 3.5 | CRC (cyclic redundancy check) calculation unit | 21 | | | 3.6 | Embedded SRAM | 21 | | | 3.7 | Multi-AHB bus matrix | 21 | | | 3.8 | DMA controller (DMA) | 22 | | | 3.9 | Flexible static memory controller (FSMC) | 23 | | | 3.10 | Nested vectored interrupt controller (NVIC) | 23 | | | 3.11 | External interrupt/event controller (EXTI) | 24 | | | 3.12 | Clocks and startup | 24 | | | 3.13 | Boot modes | 24 | | | 3.14 | Power supply schemes | 24 | | | 3.15 | Power supply supervisor | 25 | | | 3.16 | Voltage regulator | 25 | | | | 3.16.1 Regulator ON | 25 | | | | 3.16.2 Regulator OFF | 26 | | | | 3.16.3 Regulator ON/OFF and internal reset ON/OFF availability | 30 | | | 3.17 | Real-time clock (RTC), backup SRAM and backup registers | 30 | | | 3.18 | Low-power modes | 31 | | | 3.19 | V <sub>BAT</sub> operation | 31 | | | 3.20 | Timers and watchdogs | | | | | 3.20.1 Advanced-control timers (TIM1, TIM8) | | | | | 3.20.2 General-purpose timers (TIMx) | | | | | 3.20.3 Basic timers TIM6 and TIM7 | 33 | | | | 3.20.4 Independent watchdog | 4 | |---|-------|-------------------------------------------------------------------------|---| | | | 3.20.5 Window watchdog | 4 | | | | 3.20.6 SysTick timer | 4 | | | 3.21 | Inter-integrated circuit interface (I <sup>2</sup> C) | 4 | | | 3.22 | Universal synchronous/asynchronous receiver transmitters (UARTs/USARTs) | 4 | | | 3.23 | Serial peripheral interface (SPI) | 5 | | | 3.24 | Inter-integrated sound (I <sup>2</sup> S) | 5 | | | 3.25 | SDIO 3 | 5 | | | 3.26 | Ethernet MAC interface with dedicated DMA and IEEE 1588 support 3 | 6 | | | 3.27 | Controller area network (CAN) | 6 | | | 3.28 | Universal serial bus on-the-go full-speed (OTG_FS) | 7 | | | 3.29 | Universal serial bus on-the-go high-speed (OTG_HS) | 7 | | | 3.30 | Audio PLL (PLLI2S) | 8 | | | 3.31 | Digital camera interface (DCMI) | 8 | | | 3.32 | True random number generator (RNG) | 8 | | | 3.33 | GPIOs (general-purpose inputs/outputs) 3 | 8 | | | 3.34 | ADCs (analog-to-digital converters) | 9 | | | 3.35 | DAC (digital-to-analog converter) | 9 | | | 3.36 | Temperature sensor | 9 | | | 3.37 | Serial wire JTAG debug port (SWJ-DP) 4 | 0 | | | 3.38 | Embedded Trace Macrocell™ | 0 | | 4 | Pino | ıts and pin description | 1 | | 5 | Mem | ory mapping | 6 | | 6 | Elect | rical characteristics 6 | 8 | | | 6.1 | Parameter conditions | 8 | | | | 6.1.1 Minimum and maximum values | 8 | | | | 6.1.2 Typical values | | | | | 6.1.3 Typical curves | | | | | 6.1.4 Loading capacitor | | | | | 6.1.5 Pin input voltage | | | | | 6.1.6 Power supply scheme | 9 | Contents STM32F20xxx | | | 6.1.7 | Current consumption measurement | 70 | |---|------|----------|---------------------------------------------------------------|-------| | | 6.2 | Absolut | te maximum ratings | 70 | | | 6.3 | Operati | ng conditions | 71 | | | | 6.3.1 | General operating conditions | 71 | | | | 6.3.2 | VCAP1/VCAP2 external capacitor | 74 | | | | 6.3.3 | Operating conditions at power-up / power-down (regulator ON) | 75 | | | | 6.3.4 | Operating conditions at power-up / power-down (regulator OFF) | 75 | | | | 6.3.5 | Embedded reset and power control block characteristics | 76 | | | | 6.3.6 | Supply current characteristics | 77 | | | | 6.3.7 | Wakeup time from low-power mode | 88 | | | | 6.3.8 | External clock source characteristics | 89 | | | | 6.3.9 | Internal clock source characteristics | 92 | | | | 6.3.10 | PLL characteristics | 94 | | | | 6.3.11 | PLL spread spectrum clock generation (SSCG) characteristics | 97 | | | | 6.3.12 | Memory characteristics | 98 | | | | 6.3.13 | EMC characteristics | 100 | | | | 6.3.14 | Absolute maximum ratings (electrical sensitivity) | 102 | | | | 6.3.15 | I/O current injection characteristics | 103 | | | | 6.3.16 | I/O port characteristics | 104 | | | | 6.3.17 | NRST pin characteristics | 109 | | | | 6.3.18 | TIM timer characteristics | 110 | | | | 6.3.19 | Communications interfaces | 111 | | | | 6.3.20 | 12-bit ADC characteristics | 124 | | | | 6.3.21 | DAC electrical characteristics | 128 | | | | 6.3.22 | Temperature sensor characteristics | 130 | | | | 6.3.23 | V <sub>BAT</sub> monitoring characteristics | 131 | | | | 6.3.24 | Embedded reference voltage | 131 | | | | 6.3.25 | FSMC characteristics | 131 | | | | 6.3.26 | Camera interface (DCMI) timing specifications | 149 | | | | 6.3.27 | SD/SDIO MMC card host interface (SDIO) characteristics | 149 | | | | 6.3.28 | RTC characteristics | 150 | | 7 | Pack | age info | ormation | . 151 | | | 7.1 | LQFP6 | 4 package information | . 151 | | | 7.2 | | P64+2 package information | | | | 7.3 | | 00 package information | | | | 7.5 | LOXII I | oo paakaga iiilamattan | . 100 | | STM32F20 | Oxxx | Contents | |----------|------|---------------------------------| | | 7.4 | LQFP144 package information | | | 7.5 | LQFP176 package information | | | 7.6 | UFBGA176+25 package information | | | 7.7 | Thermal characteristics | | 8 | Part | numbering | | 9 | Revi | sion history | List of tables STM32F20xxx # List of tables | Table 1. | Device summary | 1 | |-----------|--------------------------------------------------------------------------------|-------| | Table 2. | STM32F205xx features and peripheral counts | 14 | | Table 3. | STM32F207xx features and peripheral counts | | | Table 4. | Regulator ON/OFF and internal reset ON/OFF availability | | | Table 5. | Timer feature comparison | | | Table 6. | USART feature comparison | | | Table 7. | Legend/abbreviations used in the pinout table | 45 | | Table 8. | STM32F20x pin and ball definitions | | | Table 9. | FSMC pin definition | | | Table 10. | Alternate function mapping | | | Table 11. | Voltage characteristics | | | Table 12. | Current characteristics | | | Table 13. | Thermal characteristics | 71 | | Table 14. | General operating conditions | 71 | | Table 15. | Limitations depending on the operating power supply range | | | Table 16. | VCAP1/VCAP2 operating conditions | | | Table 17. | Operating conditions at power-up / power-down (regulator ON) | | | Table 18. | Operating conditions at power-up / power-down (regulator OFF) | | | Table 19. | Embedded reset and power control block characteristics | | | Table 20. | Typical and maximum current consumption in Run mode, code with data processing | | | | running from Flash memory (ART accelerator enabled) or RAM | 78 | | Table 21. | Typical and maximum current consumption in Run mode, code with data processing | | | | running from Flash memory (ART accelerator disabled) | 79 | | Table 22. | Typical and maximum current consumption in Sleep mode | | | Table 23. | Typical and maximum current consumptions in Stop mode | | | Table 24. | Typical and maximum current consumptions in Standby mode | | | Table 25. | Typical and maximum current consumptions in V <sub>BAT</sub> mode | | | Table 26. | Peripheral current consumption | | | Table 27. | Low-power mode wakeup timings | | | Table 28. | High-speed external user clock characteristics | | | Table 29. | Low-speed external user clock characteristics | | | Table 30. | HSE 4-26 MHz oscillator characteristics | 91 | | Table 31. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | 92 | | Table 32. | HSI oscillator characteristics | | | Table 33. | LSI oscillator characteristics | 93 | | Table 34. | Main PLL characteristics | 94 | | Table 35. | PLLI2S (audio PLL) characteristics | 95 | | Table 36. | SSCG parameters constraint | 97 | | Table 37. | Flash memory characteristics | | | Table 38. | Flash memory programming | 99 | | Table 39. | Flash memory programming with V <sub>PP</sub> | | | Table 40. | Flash memory endurance and data retention | . 100 | | Table 41. | EMS characteristics | | | Table 42. | EMI characteristics | . 102 | | Table 43. | ESD absolute maximum ratings | | | Table 44. | Electrical sensitivities | | | Table 45. | I/O current injection susceptibility | | | Table 46 | I/O static characteristics | 104 | STM32F20xxx List of tables | Table 47. | Output voltage characteristics | | |--------------|-----------------------------------------------------------------------------|-------| | Table 48. | I/O AC characteristics | . 107 | | Table 49. | NRST pin characteristics | | | Table 50. | Characteristics of TIMx connected to the APB1 domain | . 110 | | Table 51. | Characteristics of TIMx connected to the APB2 domain | . 111 | | Table 52. | I <sup>2</sup> C characteristics | . 112 | | Table 53. | SCL frequency (f <sub>PCLK1</sub> = 30 MHz.,V <sub>DD</sub> = 3.3 V) | . 113 | | Table 54. | SPI characteristics | . 114 | | Table 55. | I <sup>2</sup> S characteristics | | | Table 56. | USB OTG FS startup time | | | Table 57. | USB OTG FS DC electrical characteristics | . 119 | | Table 58. | USB OTG FS electrical characteristics | . 120 | | Table 59. | USB HS DC electrical characteristics | . 120 | | Table 60. | Clock timing parameters | | | Table 61. | ULPI timing | | | Table 62. | Ethernet DC electrical characteristics | | | Table 63. | Dynamics characteristics: Ethernet MAC signals for SMI | | | Table 64. | Dynamics characteristics: Ethernet MAC signals for RMII | | | Table 65. | Dynamics characteristics: Ethernet MAC signals for MII | | | Table 66. | ADC characteristics | | | Table 67. | ADC accuracy | | | Table 68. | DAC characteristics | | | Table 69. | Temperature sensor characteristics | | | Table 70. | V <sub>BAT</sub> monitoring characteristics | | | Table 71. | Embedded internal reference voltage | | | Table 72. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings | | | Table 73. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings | | | Table 74. | Asynchronous multiplexed PSRAM/NOR read timings | | | Table 75. | Asynchronous multiplexed PSRAM/NOR write timings | | | Table 76. | Synchronous multiplexed NOR/PSRAM read timings | | | Table 77. | Synchronous multiplexed PSRAM write timings | | | Table 78. | Synchronous non-multiplexed NOR/PSRAM read timings | | | Table 79. | Synchronous non-multiplexed PSRAM write timings | . 140 | | Table 80. | Switching characteristics for PC Card/CF read and write cycles in | | | | attribute/common space | | | Table 81. | Switching characteristics for PC Card/CF read and write cycles in I/O space | | | Table 82. | Switching characteristics for NAND Flash read cycles | | | Table 83. | Switching characteristics for NAND Flash write cycles | | | Table 84. | DCMI characteristics | | | Table 85. | SD/MMC characteristics | | | Table 86. | RTC characteristics | . 150 | | Table 87. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat | | | <del>-</del> | package mechanical data | . 151 | | Table 88. | WLCSP64+2 - 66-ball, 4.539 x 4.911 mm, 0.4 mm pitch wafer level chip scale | 4=0 | | T | package mechanical data | | | Table 89. | WLCSP64 recommended PCB design rules (0.4 mm pitch) | . 154 | | Table 90. | LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package | 4 | | T-1-1- 04 | mechanical data | . 155 | | Table 91. | LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package | 450 | | Table 00 | mechanical data | . 159 | | Table 92. | LQFP176 - 176-pin, 24 x 24 mm low profile quad flat package | 400 | | | mechanical data | . 162 | List of tables STM32F20xxx | Table 93. | UFBGA176+25, - 201-ball, 10 x 10 mm, 0.65 mm pitch, | | |-----------|--------------------------------------------------------------|-----| | | ultra fine pitch ball grid array package mechanical data | 165 | | Table 94. | UFBGA176+25 recommended PCB design rules (0.65 mm pitch BGA) | 166 | | Table 95. | Package thermal characteristics | 167 | | Table 96. | Ordering information scheme | 168 | | Table 97. | Document revision history | 169 | STM32F20xxx List of figures # List of figures | Figure 1. | Compatible board design between STM32F10xx and STM32F2xx | | |-------------|------------------------------------------------------------------------------------------------------------------------|-----| | | for LQFP64 package | 17 | | Figure 2. | Compatible board design between STM32F10xx and STM32F2xx | | | | for LQFP100 package | 18 | | Figure 3. | Compatible board design between STM32F10xx and STM32F2xx | | | | for LQFP144 package | | | Figure 4. | STM32F20x block diagram | | | Figure 5. | Multi-AHB matrix | | | Figure 6. | Regulator OFF/internal reset ON | | | Figure 7. | Regulator OFF/internal reset OFF | 28 | | Figure 8. | Startup in regulator OFF: slow V <sub>DD</sub> slope | | | | - power-down reset risen after V <sub>CAP_1</sub> /V <sub>CAP_2</sub> stabilization | 29 | | Figure 9. | Startup in regulator OFF: fast V <sub>DD</sub> slope | | | E: 10 | - power-down reset risen before V <sub>CAP_1</sub> /V <sub>CAP_2</sub> stabilization | 29 | | Figure 10. | STM32F20x LQFP64 pinout | | | Figure 11. | STM32F20x WLCSP64+2 ballout | | | Figure 12. | STM32F20x LQFP100 pinout | | | Figure 13. | STM32F20x LQFP144 pinout | | | Figure 14. | STM32F20x LQFP176 pinout | | | Figure 15. | STM32F20x UFBGA176 ballout | | | Figure 16. | Memory map | | | Figure 17. | Pin loading conditions | | | Figure 18. | Pin input voltage | | | Figure 19. | Power supply scheme | | | Figure 20. | Current consumption measurement scheme | | | Figure 21. | Number of wait states versus f <sub>CPU</sub> and V <sub>DD</sub> range | | | Figure 22. | External capacitor C <sub>EXT</sub> | /4 | | Figure 23. | Typical current consumption vs. temperature, Run mode, code with data | 90 | | Figure 24 | processing running from RAM, and peripherals ON | 60 | | Figure 24. | Typical current consumption vs. temperature, Run mode, code with data processing running from RAM, and peripherals OFF | 90 | | Figure 25. | Typical current consumption vs. temperature, Run mode, code with data | 60 | | rigule 25. | processing running from Flash, ART accelerator OFF, peripherals ON | 01 | | Figure 26. | Typical current consumption vs. temperature, Run mode, code with data | 01 | | i igure 20. | processing running from Flash, ART accelerator OFF, peripherals OFF | 81 | | Figure 27. | Typical current consumption vs. temperature in Sleep mode, | 0 1 | | riguic 27. | peripherals ON | 83 | | Figure 28. | Typical current consumption vs. temperature in Sleep mode, | 00 | | 1 1gu10 20. | peripherals OFF | 83 | | Figure 29. | Typical current consumption vs. temperature in Stop mode | | | Figure 30. | High-speed external clock source AC timing diagram | | | Figure 31. | Low-speed external clock source AC timing diagram | | | Figure 32. | Typical application with an 8 MHz crystal | | | Figure 33. | Typical application with a 32.768 kHz crystal | | | Figure 34. | ACC <sub>HSI</sub> versus temperature | | | Figure 35. | ACC <sub>I SI</sub> versus temperature | | | Figure 36. | PLL output clock waveforms in center spread mode | | | Figure 37. | PLL output clock waveforms in down spread mode | | | J · · | i san a | | List of figures STM32F20xxx | Figure 38. | FT I/O input characteristics | . 106 | |------------|----------------------------------------------------------------------------------------------|-------| | Figure 39. | I/O AC characteristics definition | . 109 | | Figure 40. | Recommended NRST pin protection | . 109 | | Figure 41. | I <sup>2</sup> C bus AC waveforms and measurement circuit | | | Figure 42. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 43. | SPI timing diagram - slave mode and CPHA = 1 | . 115 | | Figure 44. | SPI timing diagram - master mode | | | Figure 45. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | | | Figure 46. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | . 118 | | Figure 47. | USB OTG FS timings: definition of data signal rise and fall time | . 120 | | Figure 48. | ULPI timing diagram | . 121 | | Figure 49. | Ethernet SMI timing diagram | . 122 | | Figure 50. | Ethernet RMII timing diagram | . 122 | | Figure 51. | Ethernet MII timing diagram | . 123 | | Figure 52. | ADC accuracy characteristics | . 126 | | Figure 53. | Typical connection diagram using the ADC | . 126 | | Figure 54. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | . 127 | | Figure 55. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> ) | . 128 | | Figure 56. | 12-bit buffered /non-buffered DAC | | | Figure 57. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms | . 132 | | Figure 58. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms | . 133 | | Figure 59. | Asynchronous multiplexed PSRAM/NOR read waveforms | . 134 | | Figure 60. | Asynchronous multiplexed PSRAM/NOR write waveforms | . 135 | | Figure 61. | Synchronous multiplexed NOR/PSRAM read timings | . 137 | | Figure 62. | Synchronous multiplexed PSRAM write timings | . 138 | | Figure 63. | Synchronous non-multiplexed NOR/PSRAM read timings | . 139 | | Figure 64. | Synchronous non-multiplexed PSRAM write timings | . 140 | | Figure 65. | PC Card/CompactFlash controller waveforms for common memory read access | . 142 | | Figure 66. | PC Card/CompactFlash controller waveforms for common memory write access | . 142 | | Figure 67. | PC Card/CompactFlash controller waveforms for attribute memory read | | | | access | . 143 | | Figure 68. | PC Card/CompactFlash controller waveforms for attribute memory write | | | | access | . 144 | | Figure 69. | PC Card/CompactFlash controller waveforms for I/O space read access | . 144 | | Figure 70. | PC Card/CompactFlash controller waveforms for I/O space write access | . 145 | | Figure 71. | NAND controller waveforms for read access | . 147 | | Figure 72. | NAND controller waveforms for write access | | | Figure 73. | NAND controller waveforms for common memory read access | | | Figure 74. | NAND controller waveforms for common memory write access | | | Figure 75. | SDIO high-speed mode | | | Figure 76. | SD default mode | | | Figure 77. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline | . 151 | | Figure 78. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package | | | | recommended footprint | . 152 | | Figure 79. | WLCSP64+2 - 66-ball, 3.639 x 3.971 mm, 0.4 mm pitch wafer level | | | | chip scale package outline | . 153 | | Figure 80. | WLCSP64+2 - 66-ball, 4.539 x 4.911 mm, 0.4 mm pitch wafer level chip scale | | | | package recommended footprint | | | Figure 81. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline | . 155 | | Figure 82. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat | | | | recommended footprint | | | Figure 83. | LQFP100 marking (package top view) | . 157 | STM32F20xxx List of figures | LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package outline | 158 | |--------------------------------------------------------------------------|----------------------------------------------------------------------------------| | | 160 | | · · | | | LQFP176 - 176-pin, 24 x 24 mm low profile quad flat package outline | | | LQFP176 - 176-pin, 24 x 24 mm low profile quad flat package | | | recommended footprint | 164 | | UFBGA176+25 - 201-ball, 10 x 10 mm, 0.65 mm pitch, | | | ultra fine pitch ball grid array package outline | 165 | | UFBGA176+25 - 201-ball, 10 x 10 mm, 0.65 mm pitch, ultra fine pitch ball | | | grid array package recommended footprint | 166 | | | LQFP144 - 144-pin,20 x 20 mm low-profile quad flat package recommended footprint | Introduction STM32F20xxx #### 1 Introduction 12/182 This datasheet provides the description of the STM32F205xx and STM32F207xx lines of microcontrollers. For more details on the whole STMicroelectronics STM32 family, please refer to Section 2.1: Full compatibility throughout the family. The STM32F205xx and STM32F207xx datasheet should be read in conjunction with the STM32F20x/STM32F21x reference manual. They will be referred to as STM32F20x devices throughout the document. For information on programming, erasing and protection of the internal Flash memory, please refer to the STM32F20x/STM32F21x Flash programming manual (PM0059). The reference and Flash programming manuals are both available from the STMicroelectronics website *www.st.com*. For information on the Cortex<sup>®</sup>-M3 core please refer to the Cortex<sup>®</sup>-M3 Technical Reference Manual, available from the *www.arm.com* website. STM32F20xxx Description # 2 Description The STM32F20x family is based on the high-performance ARM® Cortex®-M3 32-bit RISC core operating at a frequency of up to 120 MHz. The family incorporates high-speed embedded memories (Flash memory up to 1 Mbyte, up to 128 Kbytes of system SRAM), up to 4 Kbytes of backup SRAM, and an extensive range of enhanced I/Os and peripherals connected to two APB buses, three AHB buses and a 32-bit multi-AHB bus matrix. The devices also feature an adaptive real-time memory accelerator (ART Accelerator™) which allows to achieve a performance equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 120 MHz. This performance has been validated using the CoreMark benchmark. All devices offer three 12-bit ADCs, two DACs, a low-power RTC, twelve general-purpose 16-bit timers including two PWM timers for motor control, two general-purpose 32-bit timers. a true number random generator (RNG). They also feature standard and advanced communication interfaces. New advanced peripherals include an SDIO, an enhanced flexible static memory control (FSMC) interface (for devices offered in packages of 100 pins and more), and a camera interface for CMOS sensors. The devices also feature standard peripherals. - Up to three I<sup>2</sup>Cs - Three SPIs, two I<sup>2</sup>Ss. To achieve audio class accuracy, the I<sup>2</sup>S peripherals can be clocked via a dedicated internal audio PLL or via an external PLL to allow synchronization. - 4 USARTs and 2 UARTs - A USB OTG high-speed with full-speed capability (with the ULPI) - A second USB OTG (full-speed) - Two CANs - An SDIO interface - Ethernet and camera interface available on STM32F207xx devices only. Note: The STM32F205xx and STM32F207xx devices operate in the -40 to +105 °C temperature range from a 1.8 V to 3.6 V power supply. On devices in WLCSP64+2 package, if IRROFF is set to $V_{DD}$ , the supply voltage can drop to 1.7 V when the device operates in the 0 to 70 °C temperature range using an external power supply supervisor (see Section 3.16). A comprehensive set of power-saving modes allow the design of low-power applications. STM32F205xx and STM32F207xx devices are offered in various packages ranging from 64 pins to 176 pins. The set of included peripherals changes with the device chosen. These features make the STM32F205xx and STM32F207xx microcontroller family suitable for a wide range of applications: - Motor drive and application control - Medical equipment - Industrial applications: PLC, inverters, circuit breakers - Printers, and scanners - · Alarm systems, video intercom, and HVAC - Home audio appliances Figure 4 shows the general block diagram of the device family. Table 2. STM32F205xx features and peripheral counts | Peripherals | | STM32F205Rx | | | | | STM32F205Vx | | | | | STM32F205Zx | | | | |----------------------------------|-------------------------|-------------------------------|-----------------------|-----|---------------|---------------|-------------|----------------------|-----|---------------|-----------------|-------------|-----|-----|------| | Flash memory in Kbytes | | 128 | 256 | 512 | 768 | 1024 | 128 | 256 | 512 | 768 | 1024 | 256 | 512 | 768 | 1024 | | SRAM in Kbytes | System<br>(SRAM1+SRAM2) | 64<br>(48+16) | | | 64<br>(48+16) | 96<br>(80+16) | | | | 96<br>(80+16) | 128<br>(112+16) | | | | | | - | Backup | | | 4 | | | | | 4 | | | 4 | | | | | FSMC memory of | controller | | No Yes <sup>(1)</sup> | | | | | | | | | | | | | | Ethernet | | No | | | | | | | | | | | | | | | | General-purpose | | 10 | | | | | | | | | | | | | | | Advanced-control | | 2 | | | | | | | | | | | | | | Timers | Basic | | | | | | | 2 | | | | | | | | | | IWDG | Yes | | | | | | | | | | | | | | | | WWDG | | Yes | | | | | | | | | | | | | | RTC | • | | | | | | | Yes | | | | | | | | | Random number generator | | Yes | | | | | | | | | | | | | | | | SPI/(I <sup>2</sup> S) | | | | | | ; | 3/(2) <sup>(2)</sup> | | | | | | | | | | I <sup>2</sup> C | | | | | | | 3 | | | | | | | | | Comm.<br>interfaces | USART<br>UART | | 4<br>2 | | | | | | | | | | | | | | interfaces | USB OTG FS | | Yes | | | | | | | | | | | | | | | USB OTG HS | | Yes | | | | | | | | | | | | | | | CAN | 2 | | | | | | | | | | | | | | | Camera interface | 9 | No | | | | | | | | | | | | | | | GPIOs | | | | 51 | | | | 8 | 32 | | | | 114 | | | | SDIO | | Yes | | | | | | | | | | | | | | | 12-bit ADC | | 3 | | | | | | | | | | | | | | | Number of chann | nels | 16 16 24 | | | | | | | | | | | | | | | 12-bit DAC<br>Number of channels | | Yes<br>2 | | | | | | | | | | | | | | | Maximum CPU f | requency | 120 MHz | | | | | | | | | | | | | | | Operating voltag | e | 1.8 V to 3.6 V <sup>(3)</sup> | | | | | | | | | | | | | | #### Table 2. STM32F205xx features and peripheral counts (continued) | Peripherals | ST | ГM32F205Rx | | | STM32F205Vx | STM32F205Zx | | | |------------------------|-----------------------------------------------------|-------------------------|------------|-------------------------|-------------|-------------|--|--| | Operating temperatures | Ambient temperatures: -40 to +85 °C /-40 to +105 °C | | | | | | | | | operating temperatures | Junction temperature: -40 to + 125 °C | | | | | | | | | Package | LQFP64 | LQFP64<br>WLCSP64<br>+2 | LQFP6<br>4 | LQFP64<br>WLCSP6<br>4+2 | LQFP100 | LQFP144 | | | - 1. For the LQFP100 package, only FSMC Bank1 or Bank2 are available. Bank1 can only support a multiplexed NOR/PSRAM memory using the NE1 Chip Select. Bank2 can only support a 16- or 8-bit NAND Flash memory using the NCE2 Chip Select. The interrupt line cannot be used since Port G is not available in this package. - 2. The SPI2 and SPI3 interfaces give the flexibility to work in an exclusive way in either the SPI mode or the I2S audio mode. - On devices in WLCSP64+2 package, if IRROFF is set to V<sub>DD</sub>, the supply voltage can drop to 1.7 V when the device operates in the 0 to 70 °C temperature range using an external power supply supervisor (see Section 3.16). #### Table 3. STM32F207xx features and peripheral counts | Peripherals | | STM32F207Vx | | | STM32F207Zx | | | STM32F207lx | | | | | | |-------------------------|-------------------------|--------------------|-----|-----|-------------|-----|-----|-------------|------|-----|-----|-----|------| | Flash memory in Kbytes | | 256 | 512 | 768 | 1024 | 256 | 512 | 768 | 1024 | 256 | 512 | 768 | 1024 | | SRAM in Kbytes | System<br>(SRAM1+SRAM2) | 128<br>(112+16) | | | | | | | | | | | | | , | Backup | 4 | | | | | | | | | | | | | FSMC memory controller | | Yes <sup>(1)</sup> | | | | | | | | | | | | | Ethernet | | Yes | | | | | | | | | | | | | Timers | General-purpose | 10 | | | | | | | | | | | | | | Advanced-control | 2 | | | | | | | | | | | | | | Basic | 2 | | | | | | | | | | | | | | IWDG | Yes | | | | | | | | | | | | | | WWDG | Yes | | | | | | | | | | | | | RTC | | | Yes | | | | | | | | | | | | Random number generator | | | Yes | | | | | | | | | | | Description Table 3. STM32F207xx features and peripheral counts (continued) | | Peripherals | STM32F207Vx | STM32F207Zx | STM32F207ix | | | | | | | | |----------------------------------|------------------------|-------------|----------------------------------------------------|----------------------|--|--|--|--|--|--|--| | | SPI/(I <sup>2</sup> S) | | 3/(2) <sup>(2)</sup> | | | | | | | | | | Comm. interfaces | I <sup>2</sup> C | | 3 | | | | | | | | | | | USART<br>UART | | 4<br>2 | | | | | | | | | | | USB OTG FS | | Yes | | | | | | | | | | | USB OTG HS | | Yes | | | | | | | | | | | CAN | | 2 | | | | | | | | | | Camera interface | | | Yes | | | | | | | | | | GPIOs | | 82 | 82 114 | | | | | | | | | | SDIO | | | Yes | | | | | | | | | | 12-bit ADC<br>Number of channels | | | 3 | | | | | | | | | | | | 16 | 24 | 24 | | | | | | | | | 12-bit DAC<br>Number of channe | ls | | Yes<br>2 | | | | | | | | | | Maximum CPU free | quency | | 120 MHz | | | | | | | | | | Operating voltage | | | 1.8 V to 3.6 V <sup>(3)</sup> | | | | | | | | | | Operating temperatures | | | Ambient temperatures: -40 to +85 °C/-40 to +105 °C | | | | | | | | | | | | | Junction temperature: -40 to + 125 °C | | | | | | | | | | Package | | LQFP100 | LQFP144 | LQFP176/<br>UFBGA176 | | | | | | | | <sup>1.</sup> For the LQFP100 package, only FSMC Bank1 or Bank2 are available. Bank1 can only support a multiplexed NOR/PSRAM memory using the NE1 Chip Select. Bank2 can only support a 16- or 8-bit NAND Flash memory using the NCE2 Chip Select. The interrupt line cannot be used since Port G is not available in this package. <sup>2.</sup> The SPI2 and SPI3 interfaces give the flexibility to work in an exclusive way in either the SPI mode or the I2S audio mode. <sup>3.</sup> On devices in WLCSP64+2 package, if IRROFF is set to V<sub>DD</sub>, the supply voltage can drop to 1.7 V when the device operates in the 0 to 70 °C temperature range using an external power supply supervisor (see Section 3.16). STM32F20xxx Description # 2.1 Full compatibility throughout the family The STM32F205xx and STM32F207xx constitute the STM32F20x family whose members are fully pin-to-pin, software and feature compatible, allowing the user to try different memory densities and peripherals for a greater degree of freedom during the development cycle. The STM32F205xx and STM32F207xx devices maintain a close compatibility with the whole STM32F10xxx family. All functional pins are pin-to-pin compatible. The STM32F205xx and STM32F207xx, however, are not drop-in replacements for the STM32F10xxx devices: the two families do not have the same power scheme, and so their power pins are different. Nonetheless, transition from the STM32F10xxx to the STM32F20x family remains simple as only a few pins are impacted. Figure 1, Figure 2 and Figure 3 provide compatible board designs between the STM32F20x and the STM32F10xxx family. Figure 1. Compatible board design between STM32F10xx and STM32F2xx for LQFP64 package Description STM32F20xxx Figure 2. Compatible board design between STM32F10xx and STM32F2xx for LQFP100 package Figure 3. Compatible board design between STM32F10xx and STM32F2xx for LQFP144 package 1. RFU = reserved for future use. 18/182 DocID15818 Rev 13 STM32F20xxx Description Figure 4. STM32F20x block diagram - The timers connected to APB2 are clocked from TIMxCLK up to 120 MHz, while the timers connected to APB1 are clocked from TIMxCLK up to 60 MHz. - 2. The camera interface and Ethernet are available only in STM32F207xx devices. Functional overview STM32F20xxx #### 3 Functional overview # 3.1 ARM® Cortex®-M3 core with embedded Flash and SRAM The ARM® Cortex®-M3 processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The ARM® Cortex®-M3 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. With its embedded ARM<sup>®</sup> core, the STM32F20x family is compatible with all ARM<sup>®</sup> tools and software. Figure 4 shows the general block diagram of the STM32F20x family. ## 3.2 Adaptive real-time memory accelerator (ART Accelerator™) The ART Accelerator $^{\text{TM}}$ is a memory accelerator which is optimized for STM32 industry-standard ARM $^{\text{®}}$ Cortex $^{\text{®}}$ -M3 processors. It balances the inherent performance advantage of the ARM $^{\text{®}}$ Cortex $^{\text{®}}$ -M3 over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher operating frequencies. To release the processor full 150 DMIPS performance at this frequency, the accelerator implements an instruction prefetch queue and branch cache which increases program execution speed from the 128-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 120 MHz. # 3.3 Memory protection unit The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. 20/182 DocID15818 Rev 13 STM32F20xxx Functional overview # 3.4 Embedded Flash memory The STM32F20x devices embed a 128-bit wide Flash memory of 128 Kbytes, 256 Kbytes, 512 Kbytes, 768 Kbytes or 1 Mbyte available for storing programs and data. The devices also feature 512 bytes of OTP memory that can be used to store critical user data such as Ethernet MAC addresses or cryptographic keys. # 3.5 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a software signature during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. #### 3.6 Embedded SRAM All STM32F20x products embed: - Up to 128 Kbytes of system SRAM accessed (read/write) at CPU clock speed with 0 wait states - 4 Kbytes of backup SRAM. The content of this area is protected against possible unwanted write accesses, and is retained in Standby or VBAT mode. #### 3.7 Multi-AHB bus matrix The 32-bit multi-AHB bus matrix interconnects all the masters (CPU, DMAs, Ethernet, USB HS) and the slaves (Flash memory, RAM, FSMC, AHB and APB peripherals) and ensures a seamless and efficient operation even when several high-speed peripherals work simultaneously. Functional overview STM32F20xxx Figure 5. Multi-AHB matrix # 3.8 DMA controller (DMA) The devices feature two general-purpose dual-port DMAs (DMA1 and DMA2) with 8 streams each. They are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. They share some centralized FIFOs for APB/AHB peripherals, support burst transfer and are designed to provide the maximum peripheral bandwidth (AHB/APB). The two DMA controllers support circular buffer management, so that no specific code is needed when the controller reaches the end of the buffer. The two DMA controllers also have a double buffering feature, which automates the use and switching of two memory buffers without requiring any special code. Each stream is connected to dedicated hardware DMA requests, with support for software trigger on each stream. Configuration is made by software and transfer sizes between source and destination are independent. 22/182 DocID15818 Rev 13 STM32F20xxx Functional overview The DMA can be used with the main peripherals: - SPI and I<sup>2</sup>S - I<sup>2</sup>C - USART and UART - General-purpose, basic and advanced-control timers TIMx - DAC - SDIO - Camera interface (DCMI) - ADC. ## 3.9 Flexible static memory controller (FSMC) The FSMC is embedded in all STM32F20x devices. It has four Chip Select outputs supporting the following modes: PC Card/Compact Flash, SRAM, PSRAM, NOR Flash and NAND Flash. Functionality overview: - Write FIFO - Code execution from external memory except for NAND Flash and PC Card - Maximum frequency (f<sub>HCLK</sub>) for external access is 60 MHz #### LCD parallel interface The FSMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to specific LCD interfaces. This LCD parallel interface capability makes it easy to build cost-effective graphic applications using LCD modules with embedded controllers or high performance solutions using external controllers with dedicated acceleration. # 3.10 Nested vectored interrupt controller (NVIC) The STM32F20x devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 81 maskable interrupt channels plus the 16 interrupt lines of the Cortex<sup>®</sup>-M3. The NVIC main features are the following: - Closely coupled NVIC gives low-latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving, higher-priority interrupts - Support tail chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimum interrupt latency. Functional overview STM32F20xxx ## 3.11 External interrupt/event controller (EXTI) The external interrupt/event controller consists of 23 edge-detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 140 GPIOs can be connected to the 16 external interrupt lines. ## 3.12 Clocks and startup On reset the 16 MHz internal RC oscillator is selected as the default CPU clock. The 16 MHz internal RC oscillator is factory-trimmed to offer 1% accuracy. The application can then select as system clock either the RC oscillator or an external 4-26 MHz clock source. This clock is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator and a software interrupt is generated (if enabled). Similarly, full interrupt management of the PLL clock entry is available when necessary (for example if an indirectly used external oscillator fails). The advanced clock controller clocks the core and all peripherals using a single crystal or oscillator. In particular, the ethernet and USB OTG FS peripherals can be clocked by the system clock. Several prescalers and PLLs allow the configuration of the three AHB buses, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the three AHB buses is 120 MHz and the maximum frequency the high-speed APB domains is 60 MHz. The maximum allowed frequency of the low-speed APB domain is 30 MHz. The devices embed a dedicate PLL (PLLI2S) which allow to achieve audio class performance. In this case, the I<sup>2</sup>S master clock can generate all standard sampling frequencies from 8 kHz to 192 kHz. #### 3.13 Boot modes At startup, boot pins are used to select one out of three boot options: - Boot from user Flash - Boot from system memory - Boot from embedded SRAM The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART1 (PA9/PA10), USART3 (PC10/PC11 or PB10/PB11), CAN2 (PB5/PB13), USB OTG FS in Device mode (PA11/PA12) through DFU (device firmware upgrade). # 3.14 Power supply schemes V<sub>DD</sub> = 1.8 to 3.6 V: external power supply for I/Os and the internal regulator (when enabled), provided externally through V<sub>DD</sub> pins. On devices in WLCSP64+2 package, if IRROFF is set to V<sub>DD</sub>, the supply voltage can drop to 1.7 V when the device operates 24/182 DocID15818 Rev 13 STM32F20xxx Functional overview in the 0 to 70 °C temperature range using an external power supply supervisor (see Section 3.16). - V<sub>SSA</sub>, V<sub>DDA</sub> = 1.8 to 3.6 V: external analog power supplies for ADC, DAC, Reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively. - V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock, 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. Refer to Figure 19: Power supply scheme for more details. ## 3.15 Power supply supervisor The devices have an integrated power-on reset (POR) / power-down reset (PDR) circuitry coupled with a Brownout reset (BOR) circuitry. At power-on, POR/PDR is always active and ensures proper operation starting from 1.8 V. After the 1.8 V POR threshold level is reached, the option byte loading process starts, either to confirm or modify default BOR threshold levels, or to disable BOR permanently. Three BOR thresholds are available through option bytes. The device remains in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ or $V_{BOR}$ , without the need for an external reset circuit. On devices in WLCSP64+2 package, the BOR, POR and PDR features can be disabled by setting IRROFF pin to $V_{DD}$ . In this mode an external power supply supervisor is required (see Section 3.16). The devices also feature an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}/V_{DDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. # 3.16 Voltage regulator The regulator has five operating modes: - Regulator ON - Main regulator mode (MR) - Low-power regulator (LPR) - Power-down - Regulator OFF - Regulator OFF/internal reset ON - Regulator OFF/internal reset OFF #### 3.16.1 Regulator ON The regulator ON modes are activated by default on LQFP packages. On WLCSP64+2 package, they are activated by connecting both REGOFF and IRROFF pins to V $_{\rm SS}$ , while only REGOFF must be connected to V $_{\rm SS}$ on UFBGA176 package (IRROFF is not available). V<sub>DD</sub> minimum value is 1.8 V.